xgbe-mdio.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #include <linux/interrupt.h>
  117. #include <linux/module.h>
  118. #include <linux/kmod.h>
  119. #include <linux/mdio.h>
  120. #include <linux/phy.h>
  121. #include <linux/of.h>
  122. #include <linux/bitops.h>
  123. #include <linux/jiffies.h>
  124. #include "xgbe.h"
  125. #include "xgbe-common.h"
  126. static void xgbe_an37_clear_interrupts(struct xgbe_prv_data *pdata)
  127. {
  128. int reg;
  129. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT);
  130. reg &= ~XGBE_AN_CL37_INT_MASK;
  131. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT, reg);
  132. }
  133. static void xgbe_an37_disable_interrupts(struct xgbe_prv_data *pdata)
  134. {
  135. int reg;
  136. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  137. reg &= ~XGBE_AN_CL37_INT_MASK;
  138. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  139. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL);
  140. reg &= ~XGBE_PCS_CL37_BP;
  141. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL, reg);
  142. }
  143. static void xgbe_an37_enable_interrupts(struct xgbe_prv_data *pdata)
  144. {
  145. int reg;
  146. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL);
  147. reg |= XGBE_PCS_CL37_BP;
  148. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL, reg);
  149. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  150. reg |= XGBE_AN_CL37_INT_MASK;
  151. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  152. }
  153. static void xgbe_an73_clear_interrupts(struct xgbe_prv_data *pdata)
  154. {
  155. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INT, 0);
  156. }
  157. static void xgbe_an73_disable_interrupts(struct xgbe_prv_data *pdata)
  158. {
  159. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INTMASK, 0);
  160. }
  161. static void xgbe_an73_enable_interrupts(struct xgbe_prv_data *pdata)
  162. {
  163. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INTMASK, XGBE_AN_CL73_INT_MASK);
  164. }
  165. static void xgbe_an_enable_interrupts(struct xgbe_prv_data *pdata)
  166. {
  167. switch (pdata->an_mode) {
  168. case XGBE_AN_MODE_CL73:
  169. case XGBE_AN_MODE_CL73_REDRV:
  170. xgbe_an73_enable_interrupts(pdata);
  171. break;
  172. case XGBE_AN_MODE_CL37:
  173. case XGBE_AN_MODE_CL37_SGMII:
  174. xgbe_an37_enable_interrupts(pdata);
  175. break;
  176. default:
  177. break;
  178. }
  179. }
  180. static void xgbe_an_clear_interrupts_all(struct xgbe_prv_data *pdata)
  181. {
  182. xgbe_an73_clear_interrupts(pdata);
  183. xgbe_an37_clear_interrupts(pdata);
  184. }
  185. static void xgbe_an73_enable_kr_training(struct xgbe_prv_data *pdata)
  186. {
  187. unsigned int reg;
  188. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  189. reg |= XGBE_KR_TRAINING_ENABLE;
  190. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, reg);
  191. }
  192. static void xgbe_an73_disable_kr_training(struct xgbe_prv_data *pdata)
  193. {
  194. unsigned int reg;
  195. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  196. reg &= ~XGBE_KR_TRAINING_ENABLE;
  197. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, reg);
  198. }
  199. static void xgbe_kr_mode(struct xgbe_prv_data *pdata)
  200. {
  201. /* Enable KR training */
  202. xgbe_an73_enable_kr_training(pdata);
  203. /* Set MAC to 10G speed */
  204. pdata->hw_if.set_speed(pdata, SPEED_10000);
  205. /* Call PHY implementation support to complete rate change */
  206. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KR);
  207. }
  208. static void xgbe_kx_2500_mode(struct xgbe_prv_data *pdata)
  209. {
  210. /* Disable KR training */
  211. xgbe_an73_disable_kr_training(pdata);
  212. /* Set MAC to 2.5G speed */
  213. pdata->hw_if.set_speed(pdata, SPEED_2500);
  214. /* Call PHY implementation support to complete rate change */
  215. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KX_2500);
  216. }
  217. static void xgbe_kx_1000_mode(struct xgbe_prv_data *pdata)
  218. {
  219. /* Disable KR training */
  220. xgbe_an73_disable_kr_training(pdata);
  221. /* Set MAC to 1G speed */
  222. pdata->hw_if.set_speed(pdata, SPEED_1000);
  223. /* Call PHY implementation support to complete rate change */
  224. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KX_1000);
  225. }
  226. static void xgbe_sfi_mode(struct xgbe_prv_data *pdata)
  227. {
  228. /* If a KR re-driver is present, change to KR mode instead */
  229. if (pdata->kr_redrv)
  230. return xgbe_kr_mode(pdata);
  231. /* Disable KR training */
  232. xgbe_an73_disable_kr_training(pdata);
  233. /* Set MAC to 10G speed */
  234. pdata->hw_if.set_speed(pdata, SPEED_10000);
  235. /* Call PHY implementation support to complete rate change */
  236. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SFI);
  237. }
  238. static void xgbe_x_mode(struct xgbe_prv_data *pdata)
  239. {
  240. /* Disable KR training */
  241. xgbe_an73_disable_kr_training(pdata);
  242. /* Set MAC to 1G speed */
  243. pdata->hw_if.set_speed(pdata, SPEED_1000);
  244. /* Call PHY implementation support to complete rate change */
  245. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_X);
  246. }
  247. static void xgbe_sgmii_1000_mode(struct xgbe_prv_data *pdata)
  248. {
  249. /* Disable KR training */
  250. xgbe_an73_disable_kr_training(pdata);
  251. /* Set MAC to 1G speed */
  252. pdata->hw_if.set_speed(pdata, SPEED_1000);
  253. /* Call PHY implementation support to complete rate change */
  254. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SGMII_1000);
  255. }
  256. static void xgbe_sgmii_100_mode(struct xgbe_prv_data *pdata)
  257. {
  258. /* Disable KR training */
  259. xgbe_an73_disable_kr_training(pdata);
  260. /* Set MAC to 1G speed */
  261. pdata->hw_if.set_speed(pdata, SPEED_1000);
  262. /* Call PHY implementation support to complete rate change */
  263. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SGMII_100);
  264. }
  265. static enum xgbe_mode xgbe_cur_mode(struct xgbe_prv_data *pdata)
  266. {
  267. return pdata->phy_if.phy_impl.cur_mode(pdata);
  268. }
  269. static bool xgbe_in_kr_mode(struct xgbe_prv_data *pdata)
  270. {
  271. return (xgbe_cur_mode(pdata) == XGBE_MODE_KR);
  272. }
  273. static void xgbe_change_mode(struct xgbe_prv_data *pdata,
  274. enum xgbe_mode mode)
  275. {
  276. switch (mode) {
  277. case XGBE_MODE_KX_1000:
  278. xgbe_kx_1000_mode(pdata);
  279. break;
  280. case XGBE_MODE_KX_2500:
  281. xgbe_kx_2500_mode(pdata);
  282. break;
  283. case XGBE_MODE_KR:
  284. xgbe_kr_mode(pdata);
  285. break;
  286. case XGBE_MODE_SGMII_100:
  287. xgbe_sgmii_100_mode(pdata);
  288. break;
  289. case XGBE_MODE_SGMII_1000:
  290. xgbe_sgmii_1000_mode(pdata);
  291. break;
  292. case XGBE_MODE_X:
  293. xgbe_x_mode(pdata);
  294. break;
  295. case XGBE_MODE_SFI:
  296. xgbe_sfi_mode(pdata);
  297. break;
  298. case XGBE_MODE_UNKNOWN:
  299. break;
  300. default:
  301. netif_dbg(pdata, link, pdata->netdev,
  302. "invalid operation mode requested (%u)\n", mode);
  303. }
  304. }
  305. static void xgbe_switch_mode(struct xgbe_prv_data *pdata)
  306. {
  307. xgbe_change_mode(pdata, pdata->phy_if.phy_impl.switch_mode(pdata));
  308. }
  309. static void xgbe_set_mode(struct xgbe_prv_data *pdata,
  310. enum xgbe_mode mode)
  311. {
  312. if (mode == xgbe_cur_mode(pdata))
  313. return;
  314. xgbe_change_mode(pdata, mode);
  315. }
  316. static bool xgbe_use_mode(struct xgbe_prv_data *pdata,
  317. enum xgbe_mode mode)
  318. {
  319. return pdata->phy_if.phy_impl.use_mode(pdata, mode);
  320. }
  321. static void xgbe_an37_set(struct xgbe_prv_data *pdata, bool enable,
  322. bool restart)
  323. {
  324. unsigned int reg;
  325. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_CTRL1);
  326. reg &= ~MDIO_VEND2_CTRL1_AN_ENABLE;
  327. if (enable)
  328. reg |= MDIO_VEND2_CTRL1_AN_ENABLE;
  329. if (restart)
  330. reg |= MDIO_VEND2_CTRL1_AN_RESTART;
  331. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_CTRL1, reg);
  332. }
  333. static void xgbe_an37_restart(struct xgbe_prv_data *pdata)
  334. {
  335. xgbe_an37_enable_interrupts(pdata);
  336. xgbe_an37_set(pdata, true, true);
  337. netif_dbg(pdata, link, pdata->netdev, "CL37 AN enabled/restarted\n");
  338. }
  339. static void xgbe_an37_disable(struct xgbe_prv_data *pdata)
  340. {
  341. xgbe_an37_set(pdata, false, false);
  342. xgbe_an37_disable_interrupts(pdata);
  343. netif_dbg(pdata, link, pdata->netdev, "CL37 AN disabled\n");
  344. }
  345. static void xgbe_an73_set(struct xgbe_prv_data *pdata, bool enable,
  346. bool restart)
  347. {
  348. unsigned int reg;
  349. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_CTRL1);
  350. reg &= ~MDIO_AN_CTRL1_ENABLE;
  351. if (enable)
  352. reg |= MDIO_AN_CTRL1_ENABLE;
  353. if (restart)
  354. reg |= MDIO_AN_CTRL1_RESTART;
  355. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_CTRL1, reg);
  356. }
  357. static void xgbe_an73_restart(struct xgbe_prv_data *pdata)
  358. {
  359. xgbe_an73_enable_interrupts(pdata);
  360. xgbe_an73_set(pdata, true, true);
  361. netif_dbg(pdata, link, pdata->netdev, "CL73 AN enabled/restarted\n");
  362. }
  363. static void xgbe_an73_disable(struct xgbe_prv_data *pdata)
  364. {
  365. xgbe_an73_set(pdata, false, false);
  366. xgbe_an73_disable_interrupts(pdata);
  367. netif_dbg(pdata, link, pdata->netdev, "CL73 AN disabled\n");
  368. }
  369. static void xgbe_an_restart(struct xgbe_prv_data *pdata)
  370. {
  371. switch (pdata->an_mode) {
  372. case XGBE_AN_MODE_CL73:
  373. case XGBE_AN_MODE_CL73_REDRV:
  374. xgbe_an73_restart(pdata);
  375. break;
  376. case XGBE_AN_MODE_CL37:
  377. case XGBE_AN_MODE_CL37_SGMII:
  378. xgbe_an37_restart(pdata);
  379. break;
  380. default:
  381. break;
  382. }
  383. }
  384. static void xgbe_an_disable(struct xgbe_prv_data *pdata)
  385. {
  386. switch (pdata->an_mode) {
  387. case XGBE_AN_MODE_CL73:
  388. case XGBE_AN_MODE_CL73_REDRV:
  389. xgbe_an73_disable(pdata);
  390. break;
  391. case XGBE_AN_MODE_CL37:
  392. case XGBE_AN_MODE_CL37_SGMII:
  393. xgbe_an37_disable(pdata);
  394. break;
  395. default:
  396. break;
  397. }
  398. }
  399. static void xgbe_an_disable_all(struct xgbe_prv_data *pdata)
  400. {
  401. xgbe_an73_disable(pdata);
  402. xgbe_an37_disable(pdata);
  403. }
  404. static enum xgbe_an xgbe_an73_tx_training(struct xgbe_prv_data *pdata,
  405. enum xgbe_rx *state)
  406. {
  407. unsigned int ad_reg, lp_reg, reg;
  408. *state = XGBE_RX_COMPLETE;
  409. /* If we're not in KR mode then we're done */
  410. if (!xgbe_in_kr_mode(pdata))
  411. return XGBE_AN_PAGE_RECEIVED;
  412. /* Enable/Disable FEC */
  413. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  414. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  415. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FECCTRL);
  416. reg &= ~(MDIO_PMA_10GBR_FECABLE_ABLE | MDIO_PMA_10GBR_FECABLE_ERRABLE);
  417. if ((ad_reg & 0xc000) && (lp_reg & 0xc000))
  418. reg |= pdata->fec_ability;
  419. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FECCTRL, reg);
  420. /* Start KR training */
  421. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  422. if (reg & XGBE_KR_TRAINING_ENABLE) {
  423. if (pdata->phy_if.phy_impl.kr_training_pre)
  424. pdata->phy_if.phy_impl.kr_training_pre(pdata);
  425. reg |= XGBE_KR_TRAINING_START;
  426. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL,
  427. reg);
  428. if (pdata->phy_if.phy_impl.kr_training_post)
  429. pdata->phy_if.phy_impl.kr_training_post(pdata);
  430. netif_dbg(pdata, link, pdata->netdev,
  431. "KR training initiated\n");
  432. }
  433. return XGBE_AN_PAGE_RECEIVED;
  434. }
  435. static enum xgbe_an xgbe_an73_tx_xnp(struct xgbe_prv_data *pdata,
  436. enum xgbe_rx *state)
  437. {
  438. u16 msg;
  439. *state = XGBE_RX_XNP;
  440. msg = XGBE_XNP_MCF_NULL_MESSAGE;
  441. msg |= XGBE_XNP_MP_FORMATTED;
  442. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP + 2, 0);
  443. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP + 1, 0);
  444. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP, msg);
  445. return XGBE_AN_PAGE_RECEIVED;
  446. }
  447. static enum xgbe_an xgbe_an73_rx_bpa(struct xgbe_prv_data *pdata,
  448. enum xgbe_rx *state)
  449. {
  450. unsigned int link_support;
  451. unsigned int reg, ad_reg, lp_reg;
  452. /* Read Base Ability register 2 first */
  453. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  454. /* Check for a supported mode, otherwise restart in a different one */
  455. link_support = xgbe_in_kr_mode(pdata) ? 0x80 : 0x20;
  456. if (!(reg & link_support))
  457. return XGBE_AN_INCOMPAT_LINK;
  458. /* Check Extended Next Page support */
  459. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  460. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
  461. return ((ad_reg & XGBE_XNP_NP_EXCHANGE) ||
  462. (lp_reg & XGBE_XNP_NP_EXCHANGE))
  463. ? xgbe_an73_tx_xnp(pdata, state)
  464. : xgbe_an73_tx_training(pdata, state);
  465. }
  466. static enum xgbe_an xgbe_an73_rx_xnp(struct xgbe_prv_data *pdata,
  467. enum xgbe_rx *state)
  468. {
  469. unsigned int ad_reg, lp_reg;
  470. /* Check Extended Next Page support */
  471. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_XNP);
  472. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPX);
  473. return ((ad_reg & XGBE_XNP_NP_EXCHANGE) ||
  474. (lp_reg & XGBE_XNP_NP_EXCHANGE))
  475. ? xgbe_an73_tx_xnp(pdata, state)
  476. : xgbe_an73_tx_training(pdata, state);
  477. }
  478. static enum xgbe_an xgbe_an73_page_received(struct xgbe_prv_data *pdata)
  479. {
  480. enum xgbe_rx *state;
  481. unsigned long an_timeout;
  482. enum xgbe_an ret;
  483. if (!pdata->an_start) {
  484. pdata->an_start = jiffies;
  485. } else {
  486. an_timeout = pdata->an_start +
  487. msecs_to_jiffies(XGBE_AN_MS_TIMEOUT);
  488. if (time_after(jiffies, an_timeout)) {
  489. /* Auto-negotiation timed out, reset state */
  490. pdata->kr_state = XGBE_RX_BPA;
  491. pdata->kx_state = XGBE_RX_BPA;
  492. pdata->an_start = jiffies;
  493. netif_dbg(pdata, link, pdata->netdev,
  494. "CL73 AN timed out, resetting state\n");
  495. }
  496. }
  497. state = xgbe_in_kr_mode(pdata) ? &pdata->kr_state
  498. : &pdata->kx_state;
  499. switch (*state) {
  500. case XGBE_RX_BPA:
  501. ret = xgbe_an73_rx_bpa(pdata, state);
  502. break;
  503. case XGBE_RX_XNP:
  504. ret = xgbe_an73_rx_xnp(pdata, state);
  505. break;
  506. default:
  507. ret = XGBE_AN_ERROR;
  508. }
  509. return ret;
  510. }
  511. static enum xgbe_an xgbe_an73_incompat_link(struct xgbe_prv_data *pdata)
  512. {
  513. /* Be sure we aren't looping trying to negotiate */
  514. if (xgbe_in_kr_mode(pdata)) {
  515. pdata->kr_state = XGBE_RX_ERROR;
  516. if (!(pdata->phy.advertising & ADVERTISED_1000baseKX_Full) &&
  517. !(pdata->phy.advertising & ADVERTISED_2500baseX_Full))
  518. return XGBE_AN_NO_LINK;
  519. if (pdata->kx_state != XGBE_RX_BPA)
  520. return XGBE_AN_NO_LINK;
  521. } else {
  522. pdata->kx_state = XGBE_RX_ERROR;
  523. if (!(pdata->phy.advertising & ADVERTISED_10000baseKR_Full))
  524. return XGBE_AN_NO_LINK;
  525. if (pdata->kr_state != XGBE_RX_BPA)
  526. return XGBE_AN_NO_LINK;
  527. }
  528. xgbe_an73_disable(pdata);
  529. xgbe_switch_mode(pdata);
  530. xgbe_an73_restart(pdata);
  531. return XGBE_AN_INCOMPAT_LINK;
  532. }
  533. static void xgbe_an37_isr(struct xgbe_prv_data *pdata)
  534. {
  535. unsigned int reg;
  536. /* Disable AN interrupts */
  537. xgbe_an37_disable_interrupts(pdata);
  538. /* Save the interrupt(s) that fired */
  539. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT);
  540. pdata->an_int = reg & XGBE_AN_CL37_INT_MASK;
  541. pdata->an_status = reg & ~XGBE_AN_CL37_INT_MASK;
  542. if (pdata->an_int) {
  543. /* Clear the interrupt(s) that fired and process them */
  544. reg &= ~XGBE_AN_CL37_INT_MASK;
  545. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT, reg);
  546. queue_work(pdata->an_workqueue, &pdata->an_irq_work);
  547. } else {
  548. /* Enable AN interrupts */
  549. xgbe_an37_enable_interrupts(pdata);
  550. }
  551. }
  552. static void xgbe_an73_isr(struct xgbe_prv_data *pdata)
  553. {
  554. /* Disable AN interrupts */
  555. xgbe_an73_disable_interrupts(pdata);
  556. /* Save the interrupt(s) that fired */
  557. pdata->an_int = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_INT);
  558. if (pdata->an_int) {
  559. /* Clear the interrupt(s) that fired and process them */
  560. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INT, ~pdata->an_int);
  561. queue_work(pdata->an_workqueue, &pdata->an_irq_work);
  562. } else {
  563. /* Enable AN interrupts */
  564. xgbe_an73_enable_interrupts(pdata);
  565. }
  566. }
  567. static irqreturn_t xgbe_an_isr(int irq, void *data)
  568. {
  569. struct xgbe_prv_data *pdata = (struct xgbe_prv_data *)data;
  570. netif_dbg(pdata, intr, pdata->netdev, "AN interrupt received\n");
  571. switch (pdata->an_mode) {
  572. case XGBE_AN_MODE_CL73:
  573. case XGBE_AN_MODE_CL73_REDRV:
  574. xgbe_an73_isr(pdata);
  575. break;
  576. case XGBE_AN_MODE_CL37:
  577. case XGBE_AN_MODE_CL37_SGMII:
  578. xgbe_an37_isr(pdata);
  579. break;
  580. default:
  581. break;
  582. }
  583. return IRQ_HANDLED;
  584. }
  585. static irqreturn_t xgbe_an_combined_isr(int irq, struct xgbe_prv_data *pdata)
  586. {
  587. return xgbe_an_isr(irq, pdata);
  588. }
  589. static void xgbe_an_irq_work(struct work_struct *work)
  590. {
  591. struct xgbe_prv_data *pdata = container_of(work,
  592. struct xgbe_prv_data,
  593. an_irq_work);
  594. /* Avoid a race between enabling the IRQ and exiting the work by
  595. * waiting for the work to finish and then queueing it
  596. */
  597. flush_work(&pdata->an_work);
  598. queue_work(pdata->an_workqueue, &pdata->an_work);
  599. }
  600. static const char *xgbe_state_as_string(enum xgbe_an state)
  601. {
  602. switch (state) {
  603. case XGBE_AN_READY:
  604. return "Ready";
  605. case XGBE_AN_PAGE_RECEIVED:
  606. return "Page-Received";
  607. case XGBE_AN_INCOMPAT_LINK:
  608. return "Incompatible-Link";
  609. case XGBE_AN_COMPLETE:
  610. return "Complete";
  611. case XGBE_AN_NO_LINK:
  612. return "No-Link";
  613. case XGBE_AN_ERROR:
  614. return "Error";
  615. default:
  616. return "Undefined";
  617. }
  618. }
  619. static void xgbe_an37_state_machine(struct xgbe_prv_data *pdata)
  620. {
  621. enum xgbe_an cur_state = pdata->an_state;
  622. if (!pdata->an_int)
  623. return;
  624. if (pdata->an_int & XGBE_AN_CL37_INT_CMPLT) {
  625. pdata->an_state = XGBE_AN_COMPLETE;
  626. pdata->an_int &= ~XGBE_AN_CL37_INT_CMPLT;
  627. /* If SGMII is enabled, check the link status */
  628. if ((pdata->an_mode == XGBE_AN_MODE_CL37_SGMII) &&
  629. !(pdata->an_status & XGBE_SGMII_AN_LINK_STATUS))
  630. pdata->an_state = XGBE_AN_NO_LINK;
  631. }
  632. netif_dbg(pdata, link, pdata->netdev, "CL37 AN %s\n",
  633. xgbe_state_as_string(pdata->an_state));
  634. cur_state = pdata->an_state;
  635. switch (pdata->an_state) {
  636. case XGBE_AN_READY:
  637. break;
  638. case XGBE_AN_COMPLETE:
  639. netif_dbg(pdata, link, pdata->netdev,
  640. "Auto negotiation successful\n");
  641. break;
  642. case XGBE_AN_NO_LINK:
  643. break;
  644. default:
  645. pdata->an_state = XGBE_AN_ERROR;
  646. }
  647. if (pdata->an_state == XGBE_AN_ERROR) {
  648. netdev_err(pdata->netdev,
  649. "error during auto-negotiation, state=%u\n",
  650. cur_state);
  651. pdata->an_int = 0;
  652. xgbe_an37_clear_interrupts(pdata);
  653. }
  654. if (pdata->an_state >= XGBE_AN_COMPLETE) {
  655. pdata->an_result = pdata->an_state;
  656. pdata->an_state = XGBE_AN_READY;
  657. netif_dbg(pdata, link, pdata->netdev, "CL37 AN result: %s\n",
  658. xgbe_state_as_string(pdata->an_result));
  659. }
  660. xgbe_an37_enable_interrupts(pdata);
  661. }
  662. static void xgbe_an73_state_machine(struct xgbe_prv_data *pdata)
  663. {
  664. enum xgbe_an cur_state = pdata->an_state;
  665. if (!pdata->an_int)
  666. return;
  667. next_int:
  668. if (pdata->an_int & XGBE_AN_CL73_PG_RCV) {
  669. pdata->an_state = XGBE_AN_PAGE_RECEIVED;
  670. pdata->an_int &= ~XGBE_AN_CL73_PG_RCV;
  671. } else if (pdata->an_int & XGBE_AN_CL73_INC_LINK) {
  672. pdata->an_state = XGBE_AN_INCOMPAT_LINK;
  673. pdata->an_int &= ~XGBE_AN_CL73_INC_LINK;
  674. } else if (pdata->an_int & XGBE_AN_CL73_INT_CMPLT) {
  675. pdata->an_state = XGBE_AN_COMPLETE;
  676. pdata->an_int &= ~XGBE_AN_CL73_INT_CMPLT;
  677. } else {
  678. pdata->an_state = XGBE_AN_ERROR;
  679. }
  680. again:
  681. netif_dbg(pdata, link, pdata->netdev, "CL73 AN %s\n",
  682. xgbe_state_as_string(pdata->an_state));
  683. cur_state = pdata->an_state;
  684. switch (pdata->an_state) {
  685. case XGBE_AN_READY:
  686. pdata->an_supported = 0;
  687. break;
  688. case XGBE_AN_PAGE_RECEIVED:
  689. pdata->an_state = xgbe_an73_page_received(pdata);
  690. pdata->an_supported++;
  691. break;
  692. case XGBE_AN_INCOMPAT_LINK:
  693. pdata->an_supported = 0;
  694. pdata->parallel_detect = 0;
  695. pdata->an_state = xgbe_an73_incompat_link(pdata);
  696. break;
  697. case XGBE_AN_COMPLETE:
  698. pdata->parallel_detect = pdata->an_supported ? 0 : 1;
  699. netif_dbg(pdata, link, pdata->netdev, "%s successful\n",
  700. pdata->an_supported ? "Auto negotiation"
  701. : "Parallel detection");
  702. break;
  703. case XGBE_AN_NO_LINK:
  704. break;
  705. default:
  706. pdata->an_state = XGBE_AN_ERROR;
  707. }
  708. if (pdata->an_state == XGBE_AN_NO_LINK) {
  709. pdata->an_int = 0;
  710. xgbe_an73_clear_interrupts(pdata);
  711. } else if (pdata->an_state == XGBE_AN_ERROR) {
  712. netdev_err(pdata->netdev,
  713. "error during auto-negotiation, state=%u\n",
  714. cur_state);
  715. pdata->an_int = 0;
  716. xgbe_an73_clear_interrupts(pdata);
  717. }
  718. if (pdata->an_state >= XGBE_AN_COMPLETE) {
  719. pdata->an_result = pdata->an_state;
  720. pdata->an_state = XGBE_AN_READY;
  721. pdata->kr_state = XGBE_RX_BPA;
  722. pdata->kx_state = XGBE_RX_BPA;
  723. pdata->an_start = 0;
  724. netif_dbg(pdata, link, pdata->netdev, "CL73 AN result: %s\n",
  725. xgbe_state_as_string(pdata->an_result));
  726. }
  727. if (cur_state != pdata->an_state)
  728. goto again;
  729. if (pdata->an_int)
  730. goto next_int;
  731. xgbe_an73_enable_interrupts(pdata);
  732. }
  733. static void xgbe_an_state_machine(struct work_struct *work)
  734. {
  735. struct xgbe_prv_data *pdata = container_of(work,
  736. struct xgbe_prv_data,
  737. an_work);
  738. mutex_lock(&pdata->an_mutex);
  739. switch (pdata->an_mode) {
  740. case XGBE_AN_MODE_CL73:
  741. case XGBE_AN_MODE_CL73_REDRV:
  742. xgbe_an73_state_machine(pdata);
  743. break;
  744. case XGBE_AN_MODE_CL37:
  745. case XGBE_AN_MODE_CL37_SGMII:
  746. xgbe_an37_state_machine(pdata);
  747. break;
  748. default:
  749. break;
  750. }
  751. mutex_unlock(&pdata->an_mutex);
  752. }
  753. static void xgbe_an37_init(struct xgbe_prv_data *pdata)
  754. {
  755. unsigned int advertising, reg;
  756. advertising = pdata->phy_if.phy_impl.an_advertising(pdata);
  757. /* Set up Advertisement register */
  758. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
  759. if (advertising & ADVERTISED_Pause)
  760. reg |= 0x100;
  761. else
  762. reg &= ~0x100;
  763. if (advertising & ADVERTISED_Asym_Pause)
  764. reg |= 0x80;
  765. else
  766. reg &= ~0x80;
  767. /* Full duplex, but not half */
  768. reg |= XGBE_AN_CL37_FD_MASK;
  769. reg &= ~XGBE_AN_CL37_HD_MASK;
  770. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE, reg);
  771. /* Set up the Control register */
  772. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  773. reg &= ~XGBE_AN_CL37_TX_CONFIG_MASK;
  774. reg &= ~XGBE_AN_CL37_PCS_MODE_MASK;
  775. switch (pdata->an_mode) {
  776. case XGBE_AN_MODE_CL37:
  777. reg |= XGBE_AN_CL37_PCS_MODE_BASEX;
  778. break;
  779. case XGBE_AN_MODE_CL37_SGMII:
  780. reg |= XGBE_AN_CL37_PCS_MODE_SGMII;
  781. break;
  782. default:
  783. break;
  784. }
  785. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  786. netif_dbg(pdata, link, pdata->netdev, "CL37 AN (%s) initialized\n",
  787. (pdata->an_mode == XGBE_AN_MODE_CL37) ? "BaseX" : "SGMII");
  788. }
  789. static void xgbe_an73_init(struct xgbe_prv_data *pdata)
  790. {
  791. unsigned int advertising, reg;
  792. advertising = pdata->phy_if.phy_impl.an_advertising(pdata);
  793. /* Set up Advertisement register 3 first */
  794. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  795. if (advertising & ADVERTISED_10000baseR_FEC)
  796. reg |= 0xc000;
  797. else
  798. reg &= ~0xc000;
  799. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2, reg);
  800. /* Set up Advertisement register 2 next */
  801. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  802. if (advertising & ADVERTISED_10000baseKR_Full)
  803. reg |= 0x80;
  804. else
  805. reg &= ~0x80;
  806. if ((advertising & ADVERTISED_1000baseKX_Full) ||
  807. (advertising & ADVERTISED_2500baseX_Full))
  808. reg |= 0x20;
  809. else
  810. reg &= ~0x20;
  811. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1, reg);
  812. /* Set up Advertisement register 1 last */
  813. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  814. if (advertising & ADVERTISED_Pause)
  815. reg |= 0x400;
  816. else
  817. reg &= ~0x400;
  818. if (advertising & ADVERTISED_Asym_Pause)
  819. reg |= 0x800;
  820. else
  821. reg &= ~0x800;
  822. /* We don't intend to perform XNP */
  823. reg &= ~XGBE_XNP_NP_EXCHANGE;
  824. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE, reg);
  825. netif_dbg(pdata, link, pdata->netdev, "CL73 AN initialized\n");
  826. }
  827. static void xgbe_an_init(struct xgbe_prv_data *pdata)
  828. {
  829. /* Set up advertisement registers based on current settings */
  830. pdata->an_mode = pdata->phy_if.phy_impl.an_mode(pdata);
  831. switch (pdata->an_mode) {
  832. case XGBE_AN_MODE_CL73:
  833. case XGBE_AN_MODE_CL73_REDRV:
  834. xgbe_an73_init(pdata);
  835. break;
  836. case XGBE_AN_MODE_CL37:
  837. case XGBE_AN_MODE_CL37_SGMII:
  838. xgbe_an37_init(pdata);
  839. break;
  840. default:
  841. break;
  842. }
  843. }
  844. static const char *xgbe_phy_fc_string(struct xgbe_prv_data *pdata)
  845. {
  846. if (pdata->tx_pause && pdata->rx_pause)
  847. return "rx/tx";
  848. else if (pdata->rx_pause)
  849. return "rx";
  850. else if (pdata->tx_pause)
  851. return "tx";
  852. else
  853. return "off";
  854. }
  855. static const char *xgbe_phy_speed_string(int speed)
  856. {
  857. switch (speed) {
  858. case SPEED_100:
  859. return "100Mbps";
  860. case SPEED_1000:
  861. return "1Gbps";
  862. case SPEED_2500:
  863. return "2.5Gbps";
  864. case SPEED_10000:
  865. return "10Gbps";
  866. case SPEED_UNKNOWN:
  867. return "Unknown";
  868. default:
  869. return "Unsupported";
  870. }
  871. }
  872. static void xgbe_phy_print_status(struct xgbe_prv_data *pdata)
  873. {
  874. if (pdata->phy.link)
  875. netdev_info(pdata->netdev,
  876. "Link is Up - %s/%s - flow control %s\n",
  877. xgbe_phy_speed_string(pdata->phy.speed),
  878. pdata->phy.duplex == DUPLEX_FULL ? "Full" : "Half",
  879. xgbe_phy_fc_string(pdata));
  880. else
  881. netdev_info(pdata->netdev, "Link is Down\n");
  882. }
  883. static void xgbe_phy_adjust_link(struct xgbe_prv_data *pdata)
  884. {
  885. int new_state = 0;
  886. if (pdata->phy.link) {
  887. /* Flow control support */
  888. pdata->pause_autoneg = pdata->phy.pause_autoneg;
  889. if (pdata->tx_pause != pdata->phy.tx_pause) {
  890. new_state = 1;
  891. pdata->hw_if.config_tx_flow_control(pdata);
  892. pdata->tx_pause = pdata->phy.tx_pause;
  893. }
  894. if (pdata->rx_pause != pdata->phy.rx_pause) {
  895. new_state = 1;
  896. pdata->hw_if.config_rx_flow_control(pdata);
  897. pdata->rx_pause = pdata->phy.rx_pause;
  898. }
  899. /* Speed support */
  900. if (pdata->phy_speed != pdata->phy.speed) {
  901. new_state = 1;
  902. pdata->phy_speed = pdata->phy.speed;
  903. }
  904. if (pdata->phy_link != pdata->phy.link) {
  905. new_state = 1;
  906. pdata->phy_link = pdata->phy.link;
  907. }
  908. } else if (pdata->phy_link) {
  909. new_state = 1;
  910. pdata->phy_link = 0;
  911. pdata->phy_speed = SPEED_UNKNOWN;
  912. }
  913. if (new_state && netif_msg_link(pdata))
  914. xgbe_phy_print_status(pdata);
  915. }
  916. static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
  917. {
  918. return pdata->phy_if.phy_impl.valid_speed(pdata, speed);
  919. }
  920. static int xgbe_phy_config_fixed(struct xgbe_prv_data *pdata)
  921. {
  922. enum xgbe_mode mode;
  923. netif_dbg(pdata, link, pdata->netdev, "fixed PHY configuration\n");
  924. /* Disable auto-negotiation */
  925. xgbe_an_disable(pdata);
  926. /* Set specified mode for specified speed */
  927. mode = pdata->phy_if.phy_impl.get_mode(pdata, pdata->phy.speed);
  928. switch (mode) {
  929. case XGBE_MODE_KX_1000:
  930. case XGBE_MODE_KX_2500:
  931. case XGBE_MODE_KR:
  932. case XGBE_MODE_SGMII_100:
  933. case XGBE_MODE_SGMII_1000:
  934. case XGBE_MODE_X:
  935. case XGBE_MODE_SFI:
  936. break;
  937. case XGBE_MODE_UNKNOWN:
  938. default:
  939. return -EINVAL;
  940. }
  941. /* Validate duplex mode */
  942. if (pdata->phy.duplex != DUPLEX_FULL)
  943. return -EINVAL;
  944. xgbe_set_mode(pdata, mode);
  945. return 0;
  946. }
  947. static int __xgbe_phy_config_aneg(struct xgbe_prv_data *pdata)
  948. {
  949. int ret;
  950. set_bit(XGBE_LINK_INIT, &pdata->dev_state);
  951. pdata->link_check = jiffies;
  952. ret = pdata->phy_if.phy_impl.an_config(pdata);
  953. if (ret)
  954. return ret;
  955. if (pdata->phy.autoneg != AUTONEG_ENABLE) {
  956. ret = xgbe_phy_config_fixed(pdata);
  957. if (ret || !pdata->kr_redrv)
  958. return ret;
  959. netif_dbg(pdata, link, pdata->netdev, "AN redriver support\n");
  960. } else {
  961. netif_dbg(pdata, link, pdata->netdev, "AN PHY configuration\n");
  962. }
  963. /* Disable auto-negotiation interrupt */
  964. disable_irq(pdata->an_irq);
  965. /* Start auto-negotiation in a supported mode */
  966. if (xgbe_use_mode(pdata, XGBE_MODE_KR)) {
  967. xgbe_set_mode(pdata, XGBE_MODE_KR);
  968. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_2500)) {
  969. xgbe_set_mode(pdata, XGBE_MODE_KX_2500);
  970. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_1000)) {
  971. xgbe_set_mode(pdata, XGBE_MODE_KX_1000);
  972. } else if (xgbe_use_mode(pdata, XGBE_MODE_SFI)) {
  973. xgbe_set_mode(pdata, XGBE_MODE_SFI);
  974. } else if (xgbe_use_mode(pdata, XGBE_MODE_X)) {
  975. xgbe_set_mode(pdata, XGBE_MODE_X);
  976. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_1000)) {
  977. xgbe_set_mode(pdata, XGBE_MODE_SGMII_1000);
  978. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_100)) {
  979. xgbe_set_mode(pdata, XGBE_MODE_SGMII_100);
  980. } else {
  981. enable_irq(pdata->an_irq);
  982. return -EINVAL;
  983. }
  984. /* Disable and stop any in progress auto-negotiation */
  985. xgbe_an_disable_all(pdata);
  986. /* Clear any auto-negotitation interrupts */
  987. xgbe_an_clear_interrupts_all(pdata);
  988. pdata->an_result = XGBE_AN_READY;
  989. pdata->an_state = XGBE_AN_READY;
  990. pdata->kr_state = XGBE_RX_BPA;
  991. pdata->kx_state = XGBE_RX_BPA;
  992. /* Re-enable auto-negotiation interrupt */
  993. enable_irq(pdata->an_irq);
  994. xgbe_an_init(pdata);
  995. xgbe_an_restart(pdata);
  996. return 0;
  997. }
  998. static int xgbe_phy_config_aneg(struct xgbe_prv_data *pdata)
  999. {
  1000. int ret;
  1001. mutex_lock(&pdata->an_mutex);
  1002. ret = __xgbe_phy_config_aneg(pdata);
  1003. if (ret)
  1004. set_bit(XGBE_LINK_ERR, &pdata->dev_state);
  1005. else
  1006. clear_bit(XGBE_LINK_ERR, &pdata->dev_state);
  1007. mutex_unlock(&pdata->an_mutex);
  1008. return ret;
  1009. }
  1010. static bool xgbe_phy_aneg_done(struct xgbe_prv_data *pdata)
  1011. {
  1012. return (pdata->an_result == XGBE_AN_COMPLETE);
  1013. }
  1014. static void xgbe_check_link_timeout(struct xgbe_prv_data *pdata)
  1015. {
  1016. unsigned long link_timeout;
  1017. link_timeout = pdata->link_check + (XGBE_LINK_TIMEOUT * HZ);
  1018. if (time_after(jiffies, link_timeout)) {
  1019. netif_dbg(pdata, link, pdata->netdev, "AN link timeout\n");
  1020. xgbe_phy_config_aneg(pdata);
  1021. }
  1022. }
  1023. static enum xgbe_mode xgbe_phy_status_aneg(struct xgbe_prv_data *pdata)
  1024. {
  1025. return pdata->phy_if.phy_impl.an_outcome(pdata);
  1026. }
  1027. static void xgbe_phy_status_result(struct xgbe_prv_data *pdata)
  1028. {
  1029. enum xgbe_mode mode;
  1030. pdata->phy.lp_advertising = 0;
  1031. if ((pdata->phy.autoneg != AUTONEG_ENABLE) || pdata->parallel_detect)
  1032. mode = xgbe_cur_mode(pdata);
  1033. else
  1034. mode = xgbe_phy_status_aneg(pdata);
  1035. switch (mode) {
  1036. case XGBE_MODE_SGMII_100:
  1037. pdata->phy.speed = SPEED_100;
  1038. break;
  1039. case XGBE_MODE_X:
  1040. case XGBE_MODE_KX_1000:
  1041. case XGBE_MODE_SGMII_1000:
  1042. pdata->phy.speed = SPEED_1000;
  1043. break;
  1044. case XGBE_MODE_KX_2500:
  1045. pdata->phy.speed = SPEED_2500;
  1046. break;
  1047. case XGBE_MODE_KR:
  1048. case XGBE_MODE_SFI:
  1049. pdata->phy.speed = SPEED_10000;
  1050. break;
  1051. case XGBE_MODE_UNKNOWN:
  1052. default:
  1053. pdata->phy.speed = SPEED_UNKNOWN;
  1054. }
  1055. pdata->phy.duplex = DUPLEX_FULL;
  1056. xgbe_set_mode(pdata, mode);
  1057. }
  1058. static void xgbe_phy_status(struct xgbe_prv_data *pdata)
  1059. {
  1060. unsigned int link_aneg;
  1061. int an_restart;
  1062. if (test_bit(XGBE_LINK_ERR, &pdata->dev_state)) {
  1063. netif_carrier_off(pdata->netdev);
  1064. pdata->phy.link = 0;
  1065. goto adjust_link;
  1066. }
  1067. link_aneg = (pdata->phy.autoneg == AUTONEG_ENABLE);
  1068. pdata->phy.link = pdata->phy_if.phy_impl.link_status(pdata,
  1069. &an_restart);
  1070. if (an_restart) {
  1071. xgbe_phy_config_aneg(pdata);
  1072. return;
  1073. }
  1074. if (pdata->phy.link) {
  1075. if (link_aneg && !xgbe_phy_aneg_done(pdata)) {
  1076. xgbe_check_link_timeout(pdata);
  1077. return;
  1078. }
  1079. xgbe_phy_status_result(pdata);
  1080. if (test_bit(XGBE_LINK_INIT, &pdata->dev_state))
  1081. clear_bit(XGBE_LINK_INIT, &pdata->dev_state);
  1082. netif_carrier_on(pdata->netdev);
  1083. } else {
  1084. if (test_bit(XGBE_LINK_INIT, &pdata->dev_state)) {
  1085. xgbe_check_link_timeout(pdata);
  1086. if (link_aneg)
  1087. return;
  1088. }
  1089. xgbe_phy_status_result(pdata);
  1090. netif_carrier_off(pdata->netdev);
  1091. }
  1092. adjust_link:
  1093. xgbe_phy_adjust_link(pdata);
  1094. }
  1095. static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
  1096. {
  1097. netif_dbg(pdata, link, pdata->netdev, "stopping PHY\n");
  1098. if (!pdata->phy_started)
  1099. return;
  1100. /* Indicate the PHY is down */
  1101. pdata->phy_started = 0;
  1102. /* Disable auto-negotiation */
  1103. xgbe_an_disable_all(pdata);
  1104. if (pdata->dev_irq != pdata->an_irq)
  1105. devm_free_irq(pdata->dev, pdata->an_irq, pdata);
  1106. pdata->phy_if.phy_impl.stop(pdata);
  1107. pdata->phy.link = 0;
  1108. netif_carrier_off(pdata->netdev);
  1109. xgbe_phy_adjust_link(pdata);
  1110. }
  1111. static int xgbe_phy_start(struct xgbe_prv_data *pdata)
  1112. {
  1113. struct net_device *netdev = pdata->netdev;
  1114. int ret;
  1115. netif_dbg(pdata, link, pdata->netdev, "starting PHY\n");
  1116. ret = pdata->phy_if.phy_impl.start(pdata);
  1117. if (ret)
  1118. return ret;
  1119. /* If we have a separate AN irq, enable it */
  1120. if (pdata->dev_irq != pdata->an_irq) {
  1121. ret = devm_request_irq(pdata->dev, pdata->an_irq,
  1122. xgbe_an_isr, 0, pdata->an_name,
  1123. pdata);
  1124. if (ret) {
  1125. netdev_err(netdev, "phy irq request failed\n");
  1126. goto err_stop;
  1127. }
  1128. }
  1129. /* Set initial mode - call the mode setting routines
  1130. * directly to insure we are properly configured
  1131. */
  1132. if (xgbe_use_mode(pdata, XGBE_MODE_KR)) {
  1133. xgbe_kr_mode(pdata);
  1134. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_2500)) {
  1135. xgbe_kx_2500_mode(pdata);
  1136. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_1000)) {
  1137. xgbe_kx_1000_mode(pdata);
  1138. } else if (xgbe_use_mode(pdata, XGBE_MODE_SFI)) {
  1139. xgbe_sfi_mode(pdata);
  1140. } else if (xgbe_use_mode(pdata, XGBE_MODE_X)) {
  1141. xgbe_x_mode(pdata);
  1142. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_1000)) {
  1143. xgbe_sgmii_1000_mode(pdata);
  1144. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_100)) {
  1145. xgbe_sgmii_100_mode(pdata);
  1146. } else {
  1147. ret = -EINVAL;
  1148. goto err_irq;
  1149. }
  1150. /* Indicate the PHY is up and running */
  1151. pdata->phy_started = 1;
  1152. xgbe_an_init(pdata);
  1153. xgbe_an_enable_interrupts(pdata);
  1154. return xgbe_phy_config_aneg(pdata);
  1155. err_irq:
  1156. if (pdata->dev_irq != pdata->an_irq)
  1157. devm_free_irq(pdata->dev, pdata->an_irq, pdata);
  1158. err_stop:
  1159. pdata->phy_if.phy_impl.stop(pdata);
  1160. return ret;
  1161. }
  1162. static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
  1163. {
  1164. int ret;
  1165. ret = pdata->phy_if.phy_impl.reset(pdata);
  1166. if (ret)
  1167. return ret;
  1168. /* Disable auto-negotiation for now */
  1169. xgbe_an_disable_all(pdata);
  1170. /* Clear auto-negotiation interrupts */
  1171. xgbe_an_clear_interrupts_all(pdata);
  1172. return 0;
  1173. }
  1174. static void xgbe_dump_phy_registers(struct xgbe_prv_data *pdata)
  1175. {
  1176. struct device *dev = pdata->dev;
  1177. dev_dbg(dev, "\n************* PHY Reg dump **********************\n");
  1178. dev_dbg(dev, "PCS Control Reg (%#06x) = %#06x\n", MDIO_CTRL1,
  1179. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1));
  1180. dev_dbg(dev, "PCS Status Reg (%#06x) = %#06x\n", MDIO_STAT1,
  1181. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1));
  1182. dev_dbg(dev, "Phy Id (PHYS ID 1 %#06x)= %#06x\n", MDIO_DEVID1,
  1183. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVID1));
  1184. dev_dbg(dev, "Phy Id (PHYS ID 2 %#06x)= %#06x\n", MDIO_DEVID2,
  1185. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVID2));
  1186. dev_dbg(dev, "Devices in Package (%#06x)= %#06x\n", MDIO_DEVS1,
  1187. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVS1));
  1188. dev_dbg(dev, "Devices in Package (%#06x)= %#06x\n", MDIO_DEVS2,
  1189. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVS2));
  1190. dev_dbg(dev, "Auto-Neg Control Reg (%#06x) = %#06x\n", MDIO_CTRL1,
  1191. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_CTRL1));
  1192. dev_dbg(dev, "Auto-Neg Status Reg (%#06x) = %#06x\n", MDIO_STAT1,
  1193. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_STAT1));
  1194. dev_dbg(dev, "Auto-Neg Ad Reg 1 (%#06x) = %#06x\n",
  1195. MDIO_AN_ADVERTISE,
  1196. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE));
  1197. dev_dbg(dev, "Auto-Neg Ad Reg 2 (%#06x) = %#06x\n",
  1198. MDIO_AN_ADVERTISE + 1,
  1199. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1));
  1200. dev_dbg(dev, "Auto-Neg Ad Reg 3 (%#06x) = %#06x\n",
  1201. MDIO_AN_ADVERTISE + 2,
  1202. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2));
  1203. dev_dbg(dev, "Auto-Neg Completion Reg (%#06x) = %#06x\n",
  1204. MDIO_AN_COMP_STAT,
  1205. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_COMP_STAT));
  1206. dev_dbg(dev, "\n*************************************************\n");
  1207. }
  1208. static int xgbe_phy_best_advertised_speed(struct xgbe_prv_data *pdata)
  1209. {
  1210. if (pdata->phy.advertising & ADVERTISED_10000baseKR_Full)
  1211. return SPEED_10000;
  1212. else if (pdata->phy.advertising & ADVERTISED_10000baseT_Full)
  1213. return SPEED_10000;
  1214. else if (pdata->phy.advertising & ADVERTISED_2500baseX_Full)
  1215. return SPEED_2500;
  1216. else if (pdata->phy.advertising & ADVERTISED_1000baseKX_Full)
  1217. return SPEED_1000;
  1218. else if (pdata->phy.advertising & ADVERTISED_1000baseT_Full)
  1219. return SPEED_1000;
  1220. else if (pdata->phy.advertising & ADVERTISED_100baseT_Full)
  1221. return SPEED_100;
  1222. return SPEED_UNKNOWN;
  1223. }
  1224. static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
  1225. {
  1226. xgbe_phy_stop(pdata);
  1227. pdata->phy_if.phy_impl.exit(pdata);
  1228. }
  1229. static int xgbe_phy_init(struct xgbe_prv_data *pdata)
  1230. {
  1231. int ret;
  1232. mutex_init(&pdata->an_mutex);
  1233. INIT_WORK(&pdata->an_irq_work, xgbe_an_irq_work);
  1234. INIT_WORK(&pdata->an_work, xgbe_an_state_machine);
  1235. pdata->mdio_mmd = MDIO_MMD_PCS;
  1236. /* Check for FEC support */
  1237. pdata->fec_ability = XMDIO_READ(pdata, MDIO_MMD_PMAPMD,
  1238. MDIO_PMA_10GBR_FECABLE);
  1239. pdata->fec_ability &= (MDIO_PMA_10GBR_FECABLE_ABLE |
  1240. MDIO_PMA_10GBR_FECABLE_ERRABLE);
  1241. /* Setup the phy (including supported features) */
  1242. ret = pdata->phy_if.phy_impl.init(pdata);
  1243. if (ret)
  1244. return ret;
  1245. pdata->phy.advertising = pdata->phy.supported;
  1246. pdata->phy.address = 0;
  1247. if (pdata->phy.advertising & ADVERTISED_Autoneg) {
  1248. pdata->phy.autoneg = AUTONEG_ENABLE;
  1249. pdata->phy.speed = SPEED_UNKNOWN;
  1250. pdata->phy.duplex = DUPLEX_UNKNOWN;
  1251. } else {
  1252. pdata->phy.autoneg = AUTONEG_DISABLE;
  1253. pdata->phy.speed = xgbe_phy_best_advertised_speed(pdata);
  1254. pdata->phy.duplex = DUPLEX_FULL;
  1255. }
  1256. pdata->phy.link = 0;
  1257. pdata->phy.pause_autoneg = pdata->pause_autoneg;
  1258. pdata->phy.tx_pause = pdata->tx_pause;
  1259. pdata->phy.rx_pause = pdata->rx_pause;
  1260. /* Fix up Flow Control advertising */
  1261. pdata->phy.advertising &= ~ADVERTISED_Pause;
  1262. pdata->phy.advertising &= ~ADVERTISED_Asym_Pause;
  1263. if (pdata->rx_pause) {
  1264. pdata->phy.advertising |= ADVERTISED_Pause;
  1265. pdata->phy.advertising |= ADVERTISED_Asym_Pause;
  1266. }
  1267. if (pdata->tx_pause)
  1268. pdata->phy.advertising ^= ADVERTISED_Asym_Pause;
  1269. if (netif_msg_drv(pdata))
  1270. xgbe_dump_phy_registers(pdata);
  1271. return 0;
  1272. }
  1273. void xgbe_init_function_ptrs_phy(struct xgbe_phy_if *phy_if)
  1274. {
  1275. phy_if->phy_init = xgbe_phy_init;
  1276. phy_if->phy_exit = xgbe_phy_exit;
  1277. phy_if->phy_reset = xgbe_phy_reset;
  1278. phy_if->phy_start = xgbe_phy_start;
  1279. phy_if->phy_stop = xgbe_phy_stop;
  1280. phy_if->phy_status = xgbe_phy_status;
  1281. phy_if->phy_config_aneg = xgbe_phy_config_aneg;
  1282. phy_if->phy_valid_speed = xgbe_phy_valid_speed;
  1283. phy_if->an_isr = xgbe_an_combined_isr;
  1284. }