global1.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * Marvell 88E6xxx Switch Global (1) Registers support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  7. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include "mv88e6xxx.h"
  15. #include "global1.h"
  16. int mv88e6xxx_g1_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
  17. {
  18. int addr = chip->info->global1_addr;
  19. return mv88e6xxx_read(chip, addr, reg, val);
  20. }
  21. int mv88e6xxx_g1_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
  22. {
  23. int addr = chip->info->global1_addr;
  24. return mv88e6xxx_write(chip, addr, reg, val);
  25. }
  26. int mv88e6xxx_g1_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask)
  27. {
  28. return mv88e6xxx_wait(chip, chip->info->global1_addr, reg, mask);
  29. }
  30. /* Offset 0x00: Switch Global Status Register */
  31. static int mv88e6185_g1_wait_ppu_disabled(struct mv88e6xxx_chip *chip)
  32. {
  33. u16 state;
  34. int i, err;
  35. for (i = 0; i < 16; i++) {
  36. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &state);
  37. if (err)
  38. return err;
  39. /* Check the value of the PPUState bits 15:14 */
  40. state &= GLOBAL_STATUS_PPU_STATE_MASK;
  41. if (state != GLOBAL_STATUS_PPU_STATE_POLLING)
  42. return 0;
  43. usleep_range(1000, 2000);
  44. }
  45. return -ETIMEDOUT;
  46. }
  47. static int mv88e6185_g1_wait_ppu_polling(struct mv88e6xxx_chip *chip)
  48. {
  49. u16 state;
  50. int i, err;
  51. for (i = 0; i < 16; ++i) {
  52. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &state);
  53. if (err)
  54. return err;
  55. /* Check the value of the PPUState bits 15:14 */
  56. state &= GLOBAL_STATUS_PPU_STATE_MASK;
  57. if (state == GLOBAL_STATUS_PPU_STATE_POLLING)
  58. return 0;
  59. usleep_range(1000, 2000);
  60. }
  61. return -ETIMEDOUT;
  62. }
  63. static int mv88e6352_g1_wait_ppu_polling(struct mv88e6xxx_chip *chip)
  64. {
  65. u16 state;
  66. int i, err;
  67. for (i = 0; i < 16; ++i) {
  68. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &state);
  69. if (err)
  70. return err;
  71. /* Check the value of the PPUState (or InitState) bit 15 */
  72. if (state & GLOBAL_STATUS_PPU_STATE)
  73. return 0;
  74. usleep_range(1000, 2000);
  75. }
  76. return -ETIMEDOUT;
  77. }
  78. static int mv88e6xxx_g1_wait_init_ready(struct mv88e6xxx_chip *chip)
  79. {
  80. const unsigned long timeout = jiffies + 1 * HZ;
  81. u16 val;
  82. int err;
  83. /* Wait up to 1 second for the switch to be ready. The InitReady bit 11
  84. * is set to a one when all units inside the device (ATU, VTU, etc.)
  85. * have finished their initialization and are ready to accept frames.
  86. */
  87. while (time_before(jiffies, timeout)) {
  88. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
  89. if (err)
  90. return err;
  91. if (val & GLOBAL_STATUS_INIT_READY)
  92. break;
  93. usleep_range(1000, 2000);
  94. }
  95. if (time_after(jiffies, timeout))
  96. return -ETIMEDOUT;
  97. return 0;
  98. }
  99. /* Offset 0x04: Switch Global Control Register */
  100. int mv88e6185_g1_reset(struct mv88e6xxx_chip *chip)
  101. {
  102. u16 val;
  103. int err;
  104. /* Set the SWReset bit 15 along with the PPUEn bit 14, to also restart
  105. * the PPU, including re-doing PHY detection and initialization
  106. */
  107. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
  108. if (err)
  109. return err;
  110. val |= GLOBAL_CONTROL_SW_RESET;
  111. val |= GLOBAL_CONTROL_PPU_ENABLE;
  112. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, val);
  113. if (err)
  114. return err;
  115. err = mv88e6xxx_g1_wait_init_ready(chip);
  116. if (err)
  117. return err;
  118. return mv88e6185_g1_wait_ppu_polling(chip);
  119. }
  120. int mv88e6352_g1_reset(struct mv88e6xxx_chip *chip)
  121. {
  122. u16 val;
  123. int err;
  124. /* Set the SWReset bit 15 */
  125. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
  126. if (err)
  127. return err;
  128. val |= GLOBAL_CONTROL_SW_RESET;
  129. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, val);
  130. if (err)
  131. return err;
  132. err = mv88e6xxx_g1_wait_init_ready(chip);
  133. if (err)
  134. return err;
  135. return mv88e6352_g1_wait_ppu_polling(chip);
  136. }
  137. int mv88e6185_g1_ppu_enable(struct mv88e6xxx_chip *chip)
  138. {
  139. u16 val;
  140. int err;
  141. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
  142. if (err)
  143. return err;
  144. val |= GLOBAL_CONTROL_PPU_ENABLE;
  145. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, val);
  146. if (err)
  147. return err;
  148. return mv88e6185_g1_wait_ppu_polling(chip);
  149. }
  150. int mv88e6185_g1_ppu_disable(struct mv88e6xxx_chip *chip)
  151. {
  152. u16 val;
  153. int err;
  154. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
  155. if (err)
  156. return err;
  157. val &= ~GLOBAL_CONTROL_PPU_ENABLE;
  158. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, val);
  159. if (err)
  160. return err;
  161. return mv88e6185_g1_wait_ppu_disabled(chip);
  162. }
  163. /* Offset 0x1a: Monitor Control */
  164. /* Offset 0x1a: Monitor & MGMT Control on some devices */
  165. int mv88e6095_g1_set_egress_port(struct mv88e6xxx_chip *chip, int port)
  166. {
  167. u16 reg;
  168. int err;
  169. err = mv88e6xxx_g1_read(chip, GLOBAL_MONITOR_CONTROL, &reg);
  170. if (err)
  171. return err;
  172. reg &= ~(GLOBAL_MONITOR_CONTROL_INGRESS_MASK |
  173. GLOBAL_MONITOR_CONTROL_EGRESS_MASK);
  174. reg |= port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
  175. port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT;
  176. return mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
  177. }
  178. /* Older generations also call this the ARP destination. It has been
  179. * generalized in more modern devices such that more than ARP can
  180. * egress it
  181. */
  182. int mv88e6095_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port)
  183. {
  184. u16 reg;
  185. int err;
  186. err = mv88e6xxx_g1_read(chip, GLOBAL_MONITOR_CONTROL, &reg);
  187. if (err)
  188. return err;
  189. reg &= ~GLOBAL_MONITOR_CONTROL_ARP_MASK;
  190. reg |= port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
  191. return mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
  192. }
  193. static int mv88e6390_g1_monitor_write(struct mv88e6xxx_chip *chip,
  194. u16 pointer, u8 data)
  195. {
  196. u16 reg;
  197. reg = GLOBAL_MONITOR_CONTROL_UPDATE | pointer | data;
  198. return mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
  199. }
  200. int mv88e6390_g1_set_egress_port(struct mv88e6xxx_chip *chip, int port)
  201. {
  202. int err;
  203. err = mv88e6390_g1_monitor_write(chip, GLOBAL_MONITOR_CONTROL_INGRESS,
  204. port);
  205. if (err)
  206. return err;
  207. return mv88e6390_g1_monitor_write(chip, GLOBAL_MONITOR_CONTROL_EGRESS,
  208. port);
  209. }
  210. int mv88e6390_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port)
  211. {
  212. return mv88e6390_g1_monitor_write(chip, GLOBAL_MONITOR_CONTROL_CPU_DEST,
  213. port);
  214. }
  215. int mv88e6390_g1_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
  216. {
  217. int err;
  218. /* 01:c2:80:00:00:00:00-01:c2:80:00:00:00:07 are Management */
  219. err = mv88e6390_g1_monitor_write(
  220. chip, GLOBAL_MONITOR_CONTROL_0180C280000000XLO, 0xff);
  221. if (err)
  222. return err;
  223. /* 01:c2:80:00:00:00:08-01:c2:80:00:00:00:0f are Management */
  224. err = mv88e6390_g1_monitor_write(
  225. chip, GLOBAL_MONITOR_CONTROL_0180C280000000XHI, 0xff);
  226. if (err)
  227. return err;
  228. /* 01:c2:80:00:00:00:20-01:c2:80:00:00:00:27 are Management */
  229. err = mv88e6390_g1_monitor_write(
  230. chip, GLOBAL_MONITOR_CONTROL_0180C280000002XLO, 0xff);
  231. if (err)
  232. return err;
  233. /* 01:c2:80:00:00:00:28-01:c2:80:00:00:00:2f are Management */
  234. return mv88e6390_g1_monitor_write(
  235. chip, GLOBAL_MONITOR_CONTROL_0180C280000002XHI, 0xff);
  236. }
  237. /* Offset 0x1c: Global Control 2 */
  238. int mv88e6390_g1_stats_set_histogram(struct mv88e6xxx_chip *chip)
  239. {
  240. u16 val;
  241. int err;
  242. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL_2, &val);
  243. if (err)
  244. return err;
  245. val |= GLOBAL_CONTROL_2_HIST_RX_TX;
  246. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2, val);
  247. return err;
  248. }
  249. /* Offset 0x1d: Statistics Operation 2 */
  250. int mv88e6xxx_g1_stats_wait(struct mv88e6xxx_chip *chip)
  251. {
  252. return mv88e6xxx_g1_wait(chip, GLOBAL_STATS_OP, GLOBAL_STATS_OP_BUSY);
  253. }
  254. int mv88e6xxx_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  255. {
  256. int err;
  257. /* Snapshot the hardware statistics counters for this port. */
  258. err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
  259. GLOBAL_STATS_OP_CAPTURE_PORT |
  260. GLOBAL_STATS_OP_HIST_RX_TX | port);
  261. if (err)
  262. return err;
  263. /* Wait for the snapshotting to complete. */
  264. return mv88e6xxx_g1_stats_wait(chip);
  265. }
  266. int mv88e6320_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  267. {
  268. port = (port + 1) << 5;
  269. return mv88e6xxx_g1_stats_snapshot(chip, port);
  270. }
  271. int mv88e6390_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  272. {
  273. int err;
  274. port = (port + 1) << 5;
  275. /* Snapshot the hardware statistics counters for this port. */
  276. err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
  277. GLOBAL_STATS_OP_CAPTURE_PORT | port);
  278. if (err)
  279. return err;
  280. /* Wait for the snapshotting to complete. */
  281. return mv88e6xxx_g1_stats_wait(chip);
  282. }
  283. void mv88e6xxx_g1_stats_read(struct mv88e6xxx_chip *chip, int stat, u32 *val)
  284. {
  285. u32 value;
  286. u16 reg;
  287. int err;
  288. *val = 0;
  289. err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
  290. GLOBAL_STATS_OP_READ_CAPTURED | stat);
  291. if (err)
  292. return;
  293. err = mv88e6xxx_g1_stats_wait(chip);
  294. if (err)
  295. return;
  296. err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_32, &reg);
  297. if (err)
  298. return;
  299. value = reg << 16;
  300. err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_01, &reg);
  301. if (err)
  302. return;
  303. *val = value | reg;
  304. }