chip.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267
  1. /*
  2. * Marvell 88e6xxx Ethernet switch single-chip support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
  7. *
  8. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  9. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include <linux/delay.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/if_bridge.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/jiffies.h>
  24. #include <linux/list.h>
  25. #include <linux/mdio.h>
  26. #include <linux/module.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_mdio.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/gpio/consumer.h>
  32. #include <linux/phy.h>
  33. #include <net/dsa.h>
  34. #include <net/switchdev.h>
  35. #include "mv88e6xxx.h"
  36. #include "global1.h"
  37. #include "global2.h"
  38. #include "port.h"
  39. static void assert_reg_lock(struct mv88e6xxx_chip *chip)
  40. {
  41. if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
  42. dev_err(chip->dev, "Switch registers lock not held!\n");
  43. dump_stack();
  44. }
  45. }
  46. /* The switch ADDR[4:1] configuration pins define the chip SMI device address
  47. * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
  48. *
  49. * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
  50. * is the only device connected to the SMI master. In this mode it responds to
  51. * all 32 possible SMI addresses, and thus maps directly the internal devices.
  52. *
  53. * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
  54. * multiple devices to share the SMI interface. In this mode it responds to only
  55. * 2 registers, used to indirectly access the internal SMI devices.
  56. */
  57. static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
  58. int addr, int reg, u16 *val)
  59. {
  60. if (!chip->smi_ops)
  61. return -EOPNOTSUPP;
  62. return chip->smi_ops->read(chip, addr, reg, val);
  63. }
  64. static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
  65. int addr, int reg, u16 val)
  66. {
  67. if (!chip->smi_ops)
  68. return -EOPNOTSUPP;
  69. return chip->smi_ops->write(chip, addr, reg, val);
  70. }
  71. static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
  72. int addr, int reg, u16 *val)
  73. {
  74. int ret;
  75. ret = mdiobus_read_nested(chip->bus, addr, reg);
  76. if (ret < 0)
  77. return ret;
  78. *val = ret & 0xffff;
  79. return 0;
  80. }
  81. static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
  82. int addr, int reg, u16 val)
  83. {
  84. int ret;
  85. ret = mdiobus_write_nested(chip->bus, addr, reg, val);
  86. if (ret < 0)
  87. return ret;
  88. return 0;
  89. }
  90. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
  91. .read = mv88e6xxx_smi_single_chip_read,
  92. .write = mv88e6xxx_smi_single_chip_write,
  93. };
  94. static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
  95. {
  96. int ret;
  97. int i;
  98. for (i = 0; i < 16; i++) {
  99. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
  100. if (ret < 0)
  101. return ret;
  102. if ((ret & SMI_CMD_BUSY) == 0)
  103. return 0;
  104. }
  105. return -ETIMEDOUT;
  106. }
  107. static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
  108. int addr, int reg, u16 *val)
  109. {
  110. int ret;
  111. /* Wait for the bus to become free. */
  112. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  113. if (ret < 0)
  114. return ret;
  115. /* Transmit the read command. */
  116. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  117. SMI_CMD_OP_22_READ | (addr << 5) | reg);
  118. if (ret < 0)
  119. return ret;
  120. /* Wait for the read command to complete. */
  121. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  122. if (ret < 0)
  123. return ret;
  124. /* Read the data. */
  125. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
  126. if (ret < 0)
  127. return ret;
  128. *val = ret & 0xffff;
  129. return 0;
  130. }
  131. static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
  132. int addr, int reg, u16 val)
  133. {
  134. int ret;
  135. /* Wait for the bus to become free. */
  136. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  137. if (ret < 0)
  138. return ret;
  139. /* Transmit the data to write. */
  140. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
  141. if (ret < 0)
  142. return ret;
  143. /* Transmit the write command. */
  144. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  145. SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
  146. if (ret < 0)
  147. return ret;
  148. /* Wait for the write command to complete. */
  149. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  150. if (ret < 0)
  151. return ret;
  152. return 0;
  153. }
  154. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
  155. .read = mv88e6xxx_smi_multi_chip_read,
  156. .write = mv88e6xxx_smi_multi_chip_write,
  157. };
  158. int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
  159. {
  160. int err;
  161. assert_reg_lock(chip);
  162. err = mv88e6xxx_smi_read(chip, addr, reg, val);
  163. if (err)
  164. return err;
  165. dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  166. addr, reg, *val);
  167. return 0;
  168. }
  169. int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
  170. {
  171. int err;
  172. assert_reg_lock(chip);
  173. err = mv88e6xxx_smi_write(chip, addr, reg, val);
  174. if (err)
  175. return err;
  176. dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  177. addr, reg, val);
  178. return 0;
  179. }
  180. static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
  181. struct mii_bus *bus,
  182. int addr, int reg, u16 *val)
  183. {
  184. return mv88e6xxx_read(chip, addr, reg, val);
  185. }
  186. static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
  187. struct mii_bus *bus,
  188. int addr, int reg, u16 val)
  189. {
  190. return mv88e6xxx_write(chip, addr, reg, val);
  191. }
  192. static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
  193. {
  194. struct mv88e6xxx_mdio_bus *mdio_bus;
  195. mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
  196. list);
  197. if (!mdio_bus)
  198. return NULL;
  199. return mdio_bus->bus;
  200. }
  201. static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
  202. int reg, u16 *val)
  203. {
  204. int addr = phy; /* PHY devices addresses start at 0x0 */
  205. struct mii_bus *bus;
  206. bus = mv88e6xxx_default_mdio_bus(chip);
  207. if (!bus)
  208. return -EOPNOTSUPP;
  209. if (!chip->info->ops->phy_read)
  210. return -EOPNOTSUPP;
  211. return chip->info->ops->phy_read(chip, bus, addr, reg, val);
  212. }
  213. static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
  214. int reg, u16 val)
  215. {
  216. int addr = phy; /* PHY devices addresses start at 0x0 */
  217. struct mii_bus *bus;
  218. bus = mv88e6xxx_default_mdio_bus(chip);
  219. if (!bus)
  220. return -EOPNOTSUPP;
  221. if (!chip->info->ops->phy_write)
  222. return -EOPNOTSUPP;
  223. return chip->info->ops->phy_write(chip, bus, addr, reg, val);
  224. }
  225. static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
  226. {
  227. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
  228. return -EOPNOTSUPP;
  229. return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
  230. }
  231. static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
  232. {
  233. int err;
  234. /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
  235. err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
  236. if (unlikely(err)) {
  237. dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
  238. phy, err);
  239. }
  240. }
  241. static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
  242. u8 page, int reg, u16 *val)
  243. {
  244. int err;
  245. /* There is no paging for registers 22 */
  246. if (reg == PHY_PAGE)
  247. return -EINVAL;
  248. err = mv88e6xxx_phy_page_get(chip, phy, page);
  249. if (!err) {
  250. err = mv88e6xxx_phy_read(chip, phy, reg, val);
  251. mv88e6xxx_phy_page_put(chip, phy);
  252. }
  253. return err;
  254. }
  255. static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
  256. u8 page, int reg, u16 val)
  257. {
  258. int err;
  259. /* There is no paging for registers 22 */
  260. if (reg == PHY_PAGE)
  261. return -EINVAL;
  262. err = mv88e6xxx_phy_page_get(chip, phy, page);
  263. if (!err) {
  264. err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
  265. mv88e6xxx_phy_page_put(chip, phy);
  266. }
  267. return err;
  268. }
  269. static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
  270. {
  271. return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
  272. reg, val);
  273. }
  274. static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
  275. {
  276. return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
  277. reg, val);
  278. }
  279. static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
  280. {
  281. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  282. unsigned int n = d->hwirq;
  283. chip->g1_irq.masked |= (1 << n);
  284. }
  285. static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
  286. {
  287. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  288. unsigned int n = d->hwirq;
  289. chip->g1_irq.masked &= ~(1 << n);
  290. }
  291. static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
  292. {
  293. struct mv88e6xxx_chip *chip = dev_id;
  294. unsigned int nhandled = 0;
  295. unsigned int sub_irq;
  296. unsigned int n;
  297. u16 reg;
  298. int err;
  299. mutex_lock(&chip->reg_lock);
  300. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
  301. mutex_unlock(&chip->reg_lock);
  302. if (err)
  303. goto out;
  304. for (n = 0; n < chip->g1_irq.nirqs; ++n) {
  305. if (reg & (1 << n)) {
  306. sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
  307. handle_nested_irq(sub_irq);
  308. ++nhandled;
  309. }
  310. }
  311. out:
  312. return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
  313. }
  314. static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
  315. {
  316. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  317. mutex_lock(&chip->reg_lock);
  318. }
  319. static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
  320. {
  321. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  322. u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
  323. u16 reg;
  324. int err;
  325. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
  326. if (err)
  327. goto out;
  328. reg &= ~mask;
  329. reg |= (~chip->g1_irq.masked & mask);
  330. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
  331. if (err)
  332. goto out;
  333. out:
  334. mutex_unlock(&chip->reg_lock);
  335. }
  336. static struct irq_chip mv88e6xxx_g1_irq_chip = {
  337. .name = "mv88e6xxx-g1",
  338. .irq_mask = mv88e6xxx_g1_irq_mask,
  339. .irq_unmask = mv88e6xxx_g1_irq_unmask,
  340. .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
  341. .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
  342. };
  343. static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
  344. unsigned int irq,
  345. irq_hw_number_t hwirq)
  346. {
  347. struct mv88e6xxx_chip *chip = d->host_data;
  348. irq_set_chip_data(irq, d->host_data);
  349. irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
  350. irq_set_noprobe(irq);
  351. return 0;
  352. }
  353. static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
  354. .map = mv88e6xxx_g1_irq_domain_map,
  355. .xlate = irq_domain_xlate_twocell,
  356. };
  357. static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
  358. {
  359. int irq, virq;
  360. u16 mask;
  361. mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
  362. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  363. mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
  364. free_irq(chip->irq, chip);
  365. for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
  366. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  367. irq_dispose_mapping(virq);
  368. }
  369. irq_domain_remove(chip->g1_irq.domain);
  370. }
  371. static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
  372. {
  373. int err, irq, virq;
  374. u16 reg, mask;
  375. chip->g1_irq.nirqs = chip->info->g1_irqs;
  376. chip->g1_irq.domain = irq_domain_add_simple(
  377. NULL, chip->g1_irq.nirqs, 0,
  378. &mv88e6xxx_g1_irq_domain_ops, chip);
  379. if (!chip->g1_irq.domain)
  380. return -ENOMEM;
  381. for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
  382. irq_create_mapping(chip->g1_irq.domain, irq);
  383. chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
  384. chip->g1_irq.masked = ~0;
  385. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
  386. if (err)
  387. goto out_mapping;
  388. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  389. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
  390. if (err)
  391. goto out_disable;
  392. /* Reading the interrupt status clears (most of) them */
  393. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
  394. if (err)
  395. goto out_disable;
  396. err = request_threaded_irq(chip->irq, NULL,
  397. mv88e6xxx_g1_irq_thread_fn,
  398. IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
  399. dev_name(chip->dev), chip);
  400. if (err)
  401. goto out_disable;
  402. return 0;
  403. out_disable:
  404. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  405. mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
  406. out_mapping:
  407. for (irq = 0; irq < 16; irq++) {
  408. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  409. irq_dispose_mapping(virq);
  410. }
  411. irq_domain_remove(chip->g1_irq.domain);
  412. return err;
  413. }
  414. int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
  415. {
  416. int i;
  417. for (i = 0; i < 16; i++) {
  418. u16 val;
  419. int err;
  420. err = mv88e6xxx_read(chip, addr, reg, &val);
  421. if (err)
  422. return err;
  423. if (!(val & mask))
  424. return 0;
  425. usleep_range(1000, 2000);
  426. }
  427. dev_err(chip->dev, "Timeout while waiting for switch\n");
  428. return -ETIMEDOUT;
  429. }
  430. /* Indirect write to single pointer-data register with an Update bit */
  431. int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
  432. {
  433. u16 val;
  434. int err;
  435. /* Wait until the previous operation is completed */
  436. err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
  437. if (err)
  438. return err;
  439. /* Set the Update bit to trigger a write operation */
  440. val = BIT(15) | update;
  441. return mv88e6xxx_write(chip, addr, reg, val);
  442. }
  443. static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
  444. {
  445. if (!chip->info->ops->ppu_disable)
  446. return 0;
  447. return chip->info->ops->ppu_disable(chip);
  448. }
  449. static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
  450. {
  451. if (!chip->info->ops->ppu_enable)
  452. return 0;
  453. return chip->info->ops->ppu_enable(chip);
  454. }
  455. static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
  456. {
  457. struct mv88e6xxx_chip *chip;
  458. chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
  459. mutex_lock(&chip->reg_lock);
  460. if (mutex_trylock(&chip->ppu_mutex)) {
  461. if (mv88e6xxx_ppu_enable(chip) == 0)
  462. chip->ppu_disabled = 0;
  463. mutex_unlock(&chip->ppu_mutex);
  464. }
  465. mutex_unlock(&chip->reg_lock);
  466. }
  467. static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
  468. {
  469. struct mv88e6xxx_chip *chip = (void *)_ps;
  470. schedule_work(&chip->ppu_work);
  471. }
  472. static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
  473. {
  474. int ret;
  475. mutex_lock(&chip->ppu_mutex);
  476. /* If the PHY polling unit is enabled, disable it so that
  477. * we can access the PHY registers. If it was already
  478. * disabled, cancel the timer that is going to re-enable
  479. * it.
  480. */
  481. if (!chip->ppu_disabled) {
  482. ret = mv88e6xxx_ppu_disable(chip);
  483. if (ret < 0) {
  484. mutex_unlock(&chip->ppu_mutex);
  485. return ret;
  486. }
  487. chip->ppu_disabled = 1;
  488. } else {
  489. del_timer(&chip->ppu_timer);
  490. ret = 0;
  491. }
  492. return ret;
  493. }
  494. static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
  495. {
  496. /* Schedule a timer to re-enable the PHY polling unit. */
  497. mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
  498. mutex_unlock(&chip->ppu_mutex);
  499. }
  500. static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
  501. {
  502. mutex_init(&chip->ppu_mutex);
  503. INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
  504. setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
  505. (unsigned long)chip);
  506. }
  507. static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
  508. {
  509. del_timer_sync(&chip->ppu_timer);
  510. }
  511. static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
  512. struct mii_bus *bus,
  513. int addr, int reg, u16 *val)
  514. {
  515. int err;
  516. err = mv88e6xxx_ppu_access_get(chip);
  517. if (!err) {
  518. err = mv88e6xxx_read(chip, addr, reg, val);
  519. mv88e6xxx_ppu_access_put(chip);
  520. }
  521. return err;
  522. }
  523. static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
  524. struct mii_bus *bus,
  525. int addr, int reg, u16 val)
  526. {
  527. int err;
  528. err = mv88e6xxx_ppu_access_get(chip);
  529. if (!err) {
  530. err = mv88e6xxx_write(chip, addr, reg, val);
  531. mv88e6xxx_ppu_access_put(chip);
  532. }
  533. return err;
  534. }
  535. static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
  536. int link, int speed, int duplex,
  537. phy_interface_t mode)
  538. {
  539. int err;
  540. if (!chip->info->ops->port_set_link)
  541. return 0;
  542. /* Port's MAC control must not be changed unless the link is down */
  543. err = chip->info->ops->port_set_link(chip, port, 0);
  544. if (err)
  545. return err;
  546. if (chip->info->ops->port_set_speed) {
  547. err = chip->info->ops->port_set_speed(chip, port, speed);
  548. if (err && err != -EOPNOTSUPP)
  549. goto restore_link;
  550. }
  551. if (chip->info->ops->port_set_duplex) {
  552. err = chip->info->ops->port_set_duplex(chip, port, duplex);
  553. if (err && err != -EOPNOTSUPP)
  554. goto restore_link;
  555. }
  556. if (chip->info->ops->port_set_rgmii_delay) {
  557. err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
  558. if (err && err != -EOPNOTSUPP)
  559. goto restore_link;
  560. }
  561. if (chip->info->ops->port_set_cmode) {
  562. err = chip->info->ops->port_set_cmode(chip, port, mode);
  563. if (err && err != -EOPNOTSUPP)
  564. goto restore_link;
  565. }
  566. err = 0;
  567. restore_link:
  568. if (chip->info->ops->port_set_link(chip, port, link))
  569. netdev_err(chip->ds->ports[port].netdev,
  570. "failed to restore MAC's link\n");
  571. return err;
  572. }
  573. /* We expect the switch to perform auto negotiation if there is a real
  574. * phy. However, in the case of a fixed link phy, we force the port
  575. * settings from the fixed link settings.
  576. */
  577. static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
  578. struct phy_device *phydev)
  579. {
  580. struct mv88e6xxx_chip *chip = ds->priv;
  581. int err;
  582. if (!phy_is_pseudo_fixed_link(phydev))
  583. return;
  584. mutex_lock(&chip->reg_lock);
  585. err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
  586. phydev->duplex, phydev->interface);
  587. mutex_unlock(&chip->reg_lock);
  588. if (err && err != -EOPNOTSUPP)
  589. netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
  590. }
  591. static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  592. {
  593. if (!chip->info->ops->stats_snapshot)
  594. return -EOPNOTSUPP;
  595. return chip->info->ops->stats_snapshot(chip, port);
  596. }
  597. static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
  598. { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
  599. { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
  600. { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
  601. { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
  602. { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
  603. { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
  604. { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
  605. { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
  606. { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
  607. { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
  608. { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
  609. { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
  610. { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
  611. { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
  612. { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
  613. { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
  614. { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
  615. { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
  616. { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
  617. { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
  618. { "single", 4, 0x14, STATS_TYPE_BANK0, },
  619. { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
  620. { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
  621. { "late", 4, 0x1f, STATS_TYPE_BANK0, },
  622. { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
  623. { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
  624. { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
  625. { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
  626. { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
  627. { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
  628. { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
  629. { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
  630. { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
  631. { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
  632. { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
  633. { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
  634. { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
  635. { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
  636. { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
  637. { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
  638. { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
  639. { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
  640. { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
  641. { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
  642. { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
  643. { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
  644. { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
  645. { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
  646. { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
  647. { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
  648. { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
  649. { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
  650. { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
  651. { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
  652. { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
  653. { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
  654. { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
  655. { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
  656. { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
  657. };
  658. static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
  659. struct mv88e6xxx_hw_stat *s,
  660. int port, u16 bank1_select,
  661. u16 histogram)
  662. {
  663. u32 low;
  664. u32 high = 0;
  665. u16 reg = 0;
  666. int err;
  667. u64 value;
  668. switch (s->type) {
  669. case STATS_TYPE_PORT:
  670. err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
  671. if (err)
  672. return UINT64_MAX;
  673. low = reg;
  674. if (s->sizeof_stat == 4) {
  675. err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
  676. if (err)
  677. return UINT64_MAX;
  678. high = reg;
  679. }
  680. break;
  681. case STATS_TYPE_BANK1:
  682. reg = bank1_select;
  683. /* fall through */
  684. case STATS_TYPE_BANK0:
  685. reg |= s->reg | histogram;
  686. mv88e6xxx_g1_stats_read(chip, reg, &low);
  687. if (s->sizeof_stat == 8)
  688. mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
  689. break;
  690. default:
  691. return UINT64_MAX;
  692. }
  693. value = (((u64)high) << 16) | low;
  694. return value;
  695. }
  696. static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
  697. uint8_t *data, int types)
  698. {
  699. struct mv88e6xxx_hw_stat *stat;
  700. int i, j;
  701. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  702. stat = &mv88e6xxx_hw_stats[i];
  703. if (stat->type & types) {
  704. memcpy(data + j * ETH_GSTRING_LEN, stat->string,
  705. ETH_GSTRING_LEN);
  706. j++;
  707. }
  708. }
  709. }
  710. static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
  711. uint8_t *data)
  712. {
  713. mv88e6xxx_stats_get_strings(chip, data,
  714. STATS_TYPE_BANK0 | STATS_TYPE_PORT);
  715. }
  716. static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
  717. uint8_t *data)
  718. {
  719. mv88e6xxx_stats_get_strings(chip, data,
  720. STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
  721. }
  722. static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
  723. uint8_t *data)
  724. {
  725. struct mv88e6xxx_chip *chip = ds->priv;
  726. if (chip->info->ops->stats_get_strings)
  727. chip->info->ops->stats_get_strings(chip, data);
  728. }
  729. static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
  730. int types)
  731. {
  732. struct mv88e6xxx_hw_stat *stat;
  733. int i, j;
  734. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  735. stat = &mv88e6xxx_hw_stats[i];
  736. if (stat->type & types)
  737. j++;
  738. }
  739. return j;
  740. }
  741. static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  742. {
  743. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  744. STATS_TYPE_PORT);
  745. }
  746. static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  747. {
  748. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  749. STATS_TYPE_BANK1);
  750. }
  751. static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
  752. {
  753. struct mv88e6xxx_chip *chip = ds->priv;
  754. if (chip->info->ops->stats_get_sset_count)
  755. return chip->info->ops->stats_get_sset_count(chip);
  756. return 0;
  757. }
  758. static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  759. uint64_t *data, int types,
  760. u16 bank1_select, u16 histogram)
  761. {
  762. struct mv88e6xxx_hw_stat *stat;
  763. int i, j;
  764. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  765. stat = &mv88e6xxx_hw_stats[i];
  766. if (stat->type & types) {
  767. data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
  768. bank1_select,
  769. histogram);
  770. j++;
  771. }
  772. }
  773. }
  774. static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  775. uint64_t *data)
  776. {
  777. return mv88e6xxx_stats_get_stats(chip, port, data,
  778. STATS_TYPE_BANK0 | STATS_TYPE_PORT,
  779. 0, GLOBAL_STATS_OP_HIST_RX_TX);
  780. }
  781. static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  782. uint64_t *data)
  783. {
  784. return mv88e6xxx_stats_get_stats(chip, port, data,
  785. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  786. GLOBAL_STATS_OP_BANK_1_BIT_9,
  787. GLOBAL_STATS_OP_HIST_RX_TX);
  788. }
  789. static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  790. uint64_t *data)
  791. {
  792. return mv88e6xxx_stats_get_stats(chip, port, data,
  793. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  794. GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
  795. }
  796. static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
  797. uint64_t *data)
  798. {
  799. if (chip->info->ops->stats_get_stats)
  800. chip->info->ops->stats_get_stats(chip, port, data);
  801. }
  802. static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
  803. uint64_t *data)
  804. {
  805. struct mv88e6xxx_chip *chip = ds->priv;
  806. int ret;
  807. mutex_lock(&chip->reg_lock);
  808. ret = mv88e6xxx_stats_snapshot(chip, port);
  809. if (ret < 0) {
  810. mutex_unlock(&chip->reg_lock);
  811. return;
  812. }
  813. mv88e6xxx_get_stats(chip, port, data);
  814. mutex_unlock(&chip->reg_lock);
  815. }
  816. static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
  817. {
  818. if (chip->info->ops->stats_set_histogram)
  819. return chip->info->ops->stats_set_histogram(chip);
  820. return 0;
  821. }
  822. static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
  823. {
  824. return 32 * sizeof(u16);
  825. }
  826. static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
  827. struct ethtool_regs *regs, void *_p)
  828. {
  829. struct mv88e6xxx_chip *chip = ds->priv;
  830. int err;
  831. u16 reg;
  832. u16 *p = _p;
  833. int i;
  834. regs->version = 0;
  835. memset(p, 0xff, 32 * sizeof(u16));
  836. mutex_lock(&chip->reg_lock);
  837. for (i = 0; i < 32; i++) {
  838. err = mv88e6xxx_port_read(chip, port, i, &reg);
  839. if (!err)
  840. p[i] = reg;
  841. }
  842. mutex_unlock(&chip->reg_lock);
  843. }
  844. static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
  845. struct ethtool_eee *e)
  846. {
  847. struct mv88e6xxx_chip *chip = ds->priv;
  848. u16 reg;
  849. int err;
  850. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
  851. return -EOPNOTSUPP;
  852. mutex_lock(&chip->reg_lock);
  853. err = mv88e6xxx_phy_read(chip, port, 16, &reg);
  854. if (err)
  855. goto out;
  856. e->eee_enabled = !!(reg & 0x0200);
  857. e->tx_lpi_enabled = !!(reg & 0x0100);
  858. err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
  859. if (err)
  860. goto out;
  861. e->eee_active = !!(reg & PORT_STATUS_EEE);
  862. out:
  863. mutex_unlock(&chip->reg_lock);
  864. return err;
  865. }
  866. static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
  867. struct phy_device *phydev, struct ethtool_eee *e)
  868. {
  869. struct mv88e6xxx_chip *chip = ds->priv;
  870. u16 reg;
  871. int err;
  872. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
  873. return -EOPNOTSUPP;
  874. mutex_lock(&chip->reg_lock);
  875. err = mv88e6xxx_phy_read(chip, port, 16, &reg);
  876. if (err)
  877. goto out;
  878. reg &= ~0x0300;
  879. if (e->eee_enabled)
  880. reg |= 0x0200;
  881. if (e->tx_lpi_enabled)
  882. reg |= 0x0100;
  883. err = mv88e6xxx_phy_write(chip, port, 16, reg);
  884. out:
  885. mutex_unlock(&chip->reg_lock);
  886. return err;
  887. }
  888. static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
  889. {
  890. struct dsa_switch *ds = NULL;
  891. struct net_device *br;
  892. u16 pvlan;
  893. int i;
  894. if (dev < DSA_MAX_SWITCHES)
  895. ds = chip->ds->dst->ds[dev];
  896. /* Prevent frames from unknown switch or port */
  897. if (!ds || port >= ds->num_ports)
  898. return 0;
  899. /* Frames from DSA links and CPU ports can egress any local port */
  900. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  901. return mv88e6xxx_port_mask(chip);
  902. br = ds->ports[port].bridge_dev;
  903. pvlan = 0;
  904. /* Frames from user ports can egress any local DSA links and CPU ports,
  905. * as well as any local member of their bridge group.
  906. */
  907. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  908. if (dsa_is_cpu_port(chip->ds, i) ||
  909. dsa_is_dsa_port(chip->ds, i) ||
  910. (br && chip->ds->ports[i].bridge_dev == br))
  911. pvlan |= BIT(i);
  912. return pvlan;
  913. }
  914. static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
  915. {
  916. u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
  917. /* prevent frames from going back out of the port they came in on */
  918. output_ports &= ~BIT(port);
  919. return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
  920. }
  921. static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
  922. u8 state)
  923. {
  924. struct mv88e6xxx_chip *chip = ds->priv;
  925. int stp_state;
  926. int err;
  927. switch (state) {
  928. case BR_STATE_DISABLED:
  929. stp_state = PORT_CONTROL_STATE_DISABLED;
  930. break;
  931. case BR_STATE_BLOCKING:
  932. case BR_STATE_LISTENING:
  933. stp_state = PORT_CONTROL_STATE_BLOCKING;
  934. break;
  935. case BR_STATE_LEARNING:
  936. stp_state = PORT_CONTROL_STATE_LEARNING;
  937. break;
  938. case BR_STATE_FORWARDING:
  939. default:
  940. stp_state = PORT_CONTROL_STATE_FORWARDING;
  941. break;
  942. }
  943. mutex_lock(&chip->reg_lock);
  944. err = mv88e6xxx_port_set_state(chip, port, stp_state);
  945. mutex_unlock(&chip->reg_lock);
  946. if (err)
  947. netdev_err(ds->ports[port].netdev, "failed to update state\n");
  948. }
  949. static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
  950. {
  951. int err;
  952. err = mv88e6xxx_g1_atu_flush(chip, 0, true);
  953. if (err)
  954. return err;
  955. err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
  956. if (err)
  957. return err;
  958. return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
  959. }
  960. static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
  961. {
  962. u16 pvlan = 0;
  963. if (!mv88e6xxx_has_pvt(chip))
  964. return -EOPNOTSUPP;
  965. /* Skip the local source device, which uses in-chip port VLAN */
  966. if (dev != chip->ds->index)
  967. pvlan = mv88e6xxx_port_vlan(chip, dev, port);
  968. return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
  969. }
  970. static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
  971. {
  972. int dev, port;
  973. int err;
  974. if (!mv88e6xxx_has_pvt(chip))
  975. return 0;
  976. /* Clear 5 Bit Port for usage with Marvell Link Street devices:
  977. * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
  978. */
  979. err = mv88e6xxx_g2_misc_4_bit_port(chip);
  980. if (err)
  981. return err;
  982. for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
  983. for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
  984. err = mv88e6xxx_pvt_map(chip, dev, port);
  985. if (err)
  986. return err;
  987. }
  988. }
  989. return 0;
  990. }
  991. static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
  992. {
  993. struct mv88e6xxx_chip *chip = ds->priv;
  994. int err;
  995. mutex_lock(&chip->reg_lock);
  996. err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
  997. mutex_unlock(&chip->reg_lock);
  998. if (err)
  999. netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
  1000. }
  1001. static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
  1002. {
  1003. if (!chip->info->max_vid)
  1004. return 0;
  1005. return mv88e6xxx_g1_vtu_flush(chip);
  1006. }
  1007. static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
  1008. struct mv88e6xxx_vtu_entry *entry)
  1009. {
  1010. if (!chip->info->ops->vtu_getnext)
  1011. return -EOPNOTSUPP;
  1012. return chip->info->ops->vtu_getnext(chip, entry);
  1013. }
  1014. static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  1015. struct mv88e6xxx_vtu_entry *entry)
  1016. {
  1017. if (!chip->info->ops->vtu_loadpurge)
  1018. return -EOPNOTSUPP;
  1019. return chip->info->ops->vtu_loadpurge(chip, entry);
  1020. }
  1021. static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
  1022. struct switchdev_obj_port_vlan *vlan,
  1023. int (*cb)(struct switchdev_obj *obj))
  1024. {
  1025. struct mv88e6xxx_chip *chip = ds->priv;
  1026. struct mv88e6xxx_vtu_entry next = {
  1027. .vid = chip->info->max_vid,
  1028. };
  1029. u16 pvid;
  1030. int err;
  1031. if (!chip->info->max_vid)
  1032. return -EOPNOTSUPP;
  1033. mutex_lock(&chip->reg_lock);
  1034. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1035. if (err)
  1036. goto unlock;
  1037. do {
  1038. err = mv88e6xxx_vtu_getnext(chip, &next);
  1039. if (err)
  1040. break;
  1041. if (!next.valid)
  1042. break;
  1043. if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1044. continue;
  1045. /* reinit and dump this VLAN obj */
  1046. vlan->vid_begin = next.vid;
  1047. vlan->vid_end = next.vid;
  1048. vlan->flags = 0;
  1049. if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
  1050. vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
  1051. if (next.vid == pvid)
  1052. vlan->flags |= BRIDGE_VLAN_INFO_PVID;
  1053. err = cb(&vlan->obj);
  1054. if (err)
  1055. break;
  1056. } while (next.vid < chip->info->max_vid);
  1057. unlock:
  1058. mutex_unlock(&chip->reg_lock);
  1059. return err;
  1060. }
  1061. static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
  1062. {
  1063. DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
  1064. struct mv88e6xxx_vtu_entry vlan = {
  1065. .vid = chip->info->max_vid,
  1066. };
  1067. int i, err;
  1068. bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
  1069. /* Set every FID bit used by the (un)bridged ports */
  1070. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1071. err = mv88e6xxx_port_get_fid(chip, i, fid);
  1072. if (err)
  1073. return err;
  1074. set_bit(*fid, fid_bitmap);
  1075. }
  1076. /* Set every FID bit used by the VLAN entries */
  1077. do {
  1078. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1079. if (err)
  1080. return err;
  1081. if (!vlan.valid)
  1082. break;
  1083. set_bit(vlan.fid, fid_bitmap);
  1084. } while (vlan.vid < chip->info->max_vid);
  1085. /* The reset value 0x000 is used to indicate that multiple address
  1086. * databases are not needed. Return the next positive available.
  1087. */
  1088. *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
  1089. if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
  1090. return -ENOSPC;
  1091. /* Clear the database */
  1092. return mv88e6xxx_g1_atu_flush(chip, *fid, true);
  1093. }
  1094. static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
  1095. struct mv88e6xxx_vtu_entry *entry, bool new)
  1096. {
  1097. int err;
  1098. if (!vid)
  1099. return -EINVAL;
  1100. entry->vid = vid - 1;
  1101. entry->valid = false;
  1102. err = mv88e6xxx_vtu_getnext(chip, entry);
  1103. if (err)
  1104. return err;
  1105. if (entry->vid == vid && entry->valid)
  1106. return 0;
  1107. if (new) {
  1108. int i;
  1109. /* Initialize a fresh VLAN entry */
  1110. memset(entry, 0, sizeof(*entry));
  1111. entry->valid = true;
  1112. entry->vid = vid;
  1113. /* Include only CPU and DSA ports */
  1114. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  1115. entry->member[i] = dsa_is_normal_port(chip->ds, i) ?
  1116. GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER :
  1117. GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
  1118. return mv88e6xxx_atu_new(chip, &entry->fid);
  1119. }
  1120. /* switchdev expects -EOPNOTSUPP to honor software VLANs */
  1121. return -EOPNOTSUPP;
  1122. }
  1123. static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
  1124. u16 vid_begin, u16 vid_end)
  1125. {
  1126. struct mv88e6xxx_chip *chip = ds->priv;
  1127. struct mv88e6xxx_vtu_entry vlan = {
  1128. .vid = vid_begin - 1,
  1129. };
  1130. int i, err;
  1131. if (!vid_begin)
  1132. return -EOPNOTSUPP;
  1133. mutex_lock(&chip->reg_lock);
  1134. do {
  1135. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1136. if (err)
  1137. goto unlock;
  1138. if (!vlan.valid)
  1139. break;
  1140. if (vlan.vid > vid_end)
  1141. break;
  1142. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1143. if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
  1144. continue;
  1145. if (!ds->ports[port].netdev)
  1146. continue;
  1147. if (vlan.member[i] ==
  1148. GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1149. continue;
  1150. if (ds->ports[i].bridge_dev ==
  1151. ds->ports[port].bridge_dev)
  1152. break; /* same bridge, check next VLAN */
  1153. if (!ds->ports[i].bridge_dev)
  1154. continue;
  1155. netdev_warn(ds->ports[port].netdev,
  1156. "hardware VLAN %d already used by %s\n",
  1157. vlan.vid,
  1158. netdev_name(ds->ports[i].bridge_dev));
  1159. err = -EOPNOTSUPP;
  1160. goto unlock;
  1161. }
  1162. } while (vlan.vid < vid_end);
  1163. unlock:
  1164. mutex_unlock(&chip->reg_lock);
  1165. return err;
  1166. }
  1167. static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
  1168. bool vlan_filtering)
  1169. {
  1170. struct mv88e6xxx_chip *chip = ds->priv;
  1171. u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
  1172. PORT_CONTROL_2_8021Q_DISABLED;
  1173. int err;
  1174. if (!chip->info->max_vid)
  1175. return -EOPNOTSUPP;
  1176. mutex_lock(&chip->reg_lock);
  1177. err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
  1178. mutex_unlock(&chip->reg_lock);
  1179. return err;
  1180. }
  1181. static int
  1182. mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
  1183. const struct switchdev_obj_port_vlan *vlan,
  1184. struct switchdev_trans *trans)
  1185. {
  1186. struct mv88e6xxx_chip *chip = ds->priv;
  1187. int err;
  1188. if (!chip->info->max_vid)
  1189. return -EOPNOTSUPP;
  1190. /* If the requested port doesn't belong to the same bridge as the VLAN
  1191. * members, do not support it (yet) and fallback to software VLAN.
  1192. */
  1193. err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
  1194. vlan->vid_end);
  1195. if (err)
  1196. return err;
  1197. /* We don't need any dynamic resource from the kernel (yet),
  1198. * so skip the prepare phase.
  1199. */
  1200. return 0;
  1201. }
  1202. static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
  1203. u16 vid, bool untagged)
  1204. {
  1205. struct mv88e6xxx_vtu_entry vlan;
  1206. int err;
  1207. err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
  1208. if (err)
  1209. return err;
  1210. vlan.member[port] = untagged ?
  1211. GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
  1212. GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
  1213. return mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1214. }
  1215. static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
  1216. const struct switchdev_obj_port_vlan *vlan,
  1217. struct switchdev_trans *trans)
  1218. {
  1219. struct mv88e6xxx_chip *chip = ds->priv;
  1220. bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
  1221. bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
  1222. u16 vid;
  1223. if (!chip->info->max_vid)
  1224. return;
  1225. mutex_lock(&chip->reg_lock);
  1226. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
  1227. if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
  1228. netdev_err(ds->ports[port].netdev,
  1229. "failed to add VLAN %d%c\n",
  1230. vid, untagged ? 'u' : 't');
  1231. if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
  1232. netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
  1233. vlan->vid_end);
  1234. mutex_unlock(&chip->reg_lock);
  1235. }
  1236. static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
  1237. int port, u16 vid)
  1238. {
  1239. struct dsa_switch *ds = chip->ds;
  1240. struct mv88e6xxx_vtu_entry vlan;
  1241. int i, err;
  1242. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1243. if (err)
  1244. return err;
  1245. /* Tell switchdev if this VLAN is handled in software */
  1246. if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1247. return -EOPNOTSUPP;
  1248. vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1249. /* keep the VLAN unless all ports are excluded */
  1250. vlan.valid = false;
  1251. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1252. if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
  1253. continue;
  1254. if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
  1255. vlan.valid = true;
  1256. break;
  1257. }
  1258. }
  1259. err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1260. if (err)
  1261. return err;
  1262. return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
  1263. }
  1264. static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
  1265. const struct switchdev_obj_port_vlan *vlan)
  1266. {
  1267. struct mv88e6xxx_chip *chip = ds->priv;
  1268. u16 pvid, vid;
  1269. int err = 0;
  1270. if (!chip->info->max_vid)
  1271. return -EOPNOTSUPP;
  1272. mutex_lock(&chip->reg_lock);
  1273. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1274. if (err)
  1275. goto unlock;
  1276. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
  1277. err = _mv88e6xxx_port_vlan_del(chip, port, vid);
  1278. if (err)
  1279. goto unlock;
  1280. if (vid == pvid) {
  1281. err = mv88e6xxx_port_set_pvid(chip, port, 0);
  1282. if (err)
  1283. goto unlock;
  1284. }
  1285. }
  1286. unlock:
  1287. mutex_unlock(&chip->reg_lock);
  1288. return err;
  1289. }
  1290. static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
  1291. const unsigned char *addr, u16 vid,
  1292. u8 state)
  1293. {
  1294. struct mv88e6xxx_vtu_entry vlan;
  1295. struct mv88e6xxx_atu_entry entry;
  1296. int err;
  1297. /* Null VLAN ID corresponds to the port private database */
  1298. if (vid == 0)
  1299. err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
  1300. else
  1301. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1302. if (err)
  1303. return err;
  1304. entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
  1305. ether_addr_copy(entry.mac, addr);
  1306. eth_addr_dec(entry.mac);
  1307. err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
  1308. if (err)
  1309. return err;
  1310. /* Initialize a fresh ATU entry if it isn't found */
  1311. if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
  1312. !ether_addr_equal(entry.mac, addr)) {
  1313. memset(&entry, 0, sizeof(entry));
  1314. ether_addr_copy(entry.mac, addr);
  1315. }
  1316. /* Purge the ATU entry only if no port is using it anymore */
  1317. if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
  1318. entry.portvec &= ~BIT(port);
  1319. if (!entry.portvec)
  1320. entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
  1321. } else {
  1322. entry.portvec |= BIT(port);
  1323. entry.state = state;
  1324. }
  1325. return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
  1326. }
  1327. static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
  1328. const struct switchdev_obj_port_fdb *fdb,
  1329. struct switchdev_trans *trans)
  1330. {
  1331. /* We don't need any dynamic resource from the kernel (yet),
  1332. * so skip the prepare phase.
  1333. */
  1334. return 0;
  1335. }
  1336. static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
  1337. const struct switchdev_obj_port_fdb *fdb,
  1338. struct switchdev_trans *trans)
  1339. {
  1340. struct mv88e6xxx_chip *chip = ds->priv;
  1341. mutex_lock(&chip->reg_lock);
  1342. if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
  1343. GLOBAL_ATU_DATA_STATE_UC_STATIC))
  1344. netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
  1345. mutex_unlock(&chip->reg_lock);
  1346. }
  1347. static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
  1348. const struct switchdev_obj_port_fdb *fdb)
  1349. {
  1350. struct mv88e6xxx_chip *chip = ds->priv;
  1351. int err;
  1352. mutex_lock(&chip->reg_lock);
  1353. err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
  1354. GLOBAL_ATU_DATA_STATE_UNUSED);
  1355. mutex_unlock(&chip->reg_lock);
  1356. return err;
  1357. }
  1358. static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
  1359. u16 fid, u16 vid, int port,
  1360. struct switchdev_obj *obj,
  1361. int (*cb)(struct switchdev_obj *obj))
  1362. {
  1363. struct mv88e6xxx_atu_entry addr;
  1364. int err;
  1365. addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
  1366. eth_broadcast_addr(addr.mac);
  1367. do {
  1368. err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
  1369. if (err)
  1370. return err;
  1371. if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
  1372. break;
  1373. if (addr.trunk || (addr.portvec & BIT(port)) == 0)
  1374. continue;
  1375. if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
  1376. struct switchdev_obj_port_fdb *fdb;
  1377. if (!is_unicast_ether_addr(addr.mac))
  1378. continue;
  1379. fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
  1380. fdb->vid = vid;
  1381. ether_addr_copy(fdb->addr, addr.mac);
  1382. if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
  1383. fdb->ndm_state = NUD_NOARP;
  1384. else
  1385. fdb->ndm_state = NUD_REACHABLE;
  1386. } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
  1387. struct switchdev_obj_port_mdb *mdb;
  1388. if (!is_multicast_ether_addr(addr.mac))
  1389. continue;
  1390. mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
  1391. mdb->vid = vid;
  1392. ether_addr_copy(mdb->addr, addr.mac);
  1393. } else {
  1394. return -EOPNOTSUPP;
  1395. }
  1396. err = cb(obj);
  1397. if (err)
  1398. return err;
  1399. } while (!is_broadcast_ether_addr(addr.mac));
  1400. return err;
  1401. }
  1402. static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
  1403. struct switchdev_obj *obj,
  1404. int (*cb)(struct switchdev_obj *obj))
  1405. {
  1406. struct mv88e6xxx_vtu_entry vlan = {
  1407. .vid = chip->info->max_vid,
  1408. };
  1409. u16 fid;
  1410. int err;
  1411. /* Dump port's default Filtering Information Database (VLAN ID 0) */
  1412. err = mv88e6xxx_port_get_fid(chip, port, &fid);
  1413. if (err)
  1414. return err;
  1415. err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
  1416. if (err)
  1417. return err;
  1418. /* Dump VLANs' Filtering Information Databases */
  1419. do {
  1420. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1421. if (err)
  1422. return err;
  1423. if (!vlan.valid)
  1424. break;
  1425. err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
  1426. obj, cb);
  1427. if (err)
  1428. return err;
  1429. } while (vlan.vid < chip->info->max_vid);
  1430. return err;
  1431. }
  1432. static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
  1433. struct switchdev_obj_port_fdb *fdb,
  1434. int (*cb)(struct switchdev_obj *obj))
  1435. {
  1436. struct mv88e6xxx_chip *chip = ds->priv;
  1437. int err;
  1438. mutex_lock(&chip->reg_lock);
  1439. err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
  1440. mutex_unlock(&chip->reg_lock);
  1441. return err;
  1442. }
  1443. static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
  1444. struct net_device *br)
  1445. {
  1446. struct dsa_switch *ds;
  1447. int port;
  1448. int dev;
  1449. int err;
  1450. /* Remap the Port VLAN of each local bridge group member */
  1451. for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
  1452. if (chip->ds->ports[port].bridge_dev == br) {
  1453. err = mv88e6xxx_port_vlan_map(chip, port);
  1454. if (err)
  1455. return err;
  1456. }
  1457. }
  1458. if (!mv88e6xxx_has_pvt(chip))
  1459. return 0;
  1460. /* Remap the Port VLAN of each cross-chip bridge group member */
  1461. for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
  1462. ds = chip->ds->dst->ds[dev];
  1463. if (!ds)
  1464. break;
  1465. for (port = 0; port < ds->num_ports; ++port) {
  1466. if (ds->ports[port].bridge_dev == br) {
  1467. err = mv88e6xxx_pvt_map(chip, dev, port);
  1468. if (err)
  1469. return err;
  1470. }
  1471. }
  1472. }
  1473. return 0;
  1474. }
  1475. static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
  1476. struct net_device *br)
  1477. {
  1478. struct mv88e6xxx_chip *chip = ds->priv;
  1479. int err;
  1480. mutex_lock(&chip->reg_lock);
  1481. err = mv88e6xxx_bridge_map(chip, br);
  1482. mutex_unlock(&chip->reg_lock);
  1483. return err;
  1484. }
  1485. static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
  1486. struct net_device *br)
  1487. {
  1488. struct mv88e6xxx_chip *chip = ds->priv;
  1489. mutex_lock(&chip->reg_lock);
  1490. if (mv88e6xxx_bridge_map(chip, br) ||
  1491. mv88e6xxx_port_vlan_map(chip, port))
  1492. dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
  1493. mutex_unlock(&chip->reg_lock);
  1494. }
  1495. static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
  1496. int port, struct net_device *br)
  1497. {
  1498. struct mv88e6xxx_chip *chip = ds->priv;
  1499. int err;
  1500. if (!mv88e6xxx_has_pvt(chip))
  1501. return 0;
  1502. mutex_lock(&chip->reg_lock);
  1503. err = mv88e6xxx_pvt_map(chip, dev, port);
  1504. mutex_unlock(&chip->reg_lock);
  1505. return err;
  1506. }
  1507. static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
  1508. int port, struct net_device *br)
  1509. {
  1510. struct mv88e6xxx_chip *chip = ds->priv;
  1511. if (!mv88e6xxx_has_pvt(chip))
  1512. return;
  1513. mutex_lock(&chip->reg_lock);
  1514. if (mv88e6xxx_pvt_map(chip, dev, port))
  1515. dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
  1516. mutex_unlock(&chip->reg_lock);
  1517. }
  1518. static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
  1519. {
  1520. if (chip->info->ops->reset)
  1521. return chip->info->ops->reset(chip);
  1522. return 0;
  1523. }
  1524. static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
  1525. {
  1526. struct gpio_desc *gpiod = chip->reset;
  1527. /* If there is a GPIO connected to the reset pin, toggle it */
  1528. if (gpiod) {
  1529. gpiod_set_value_cansleep(gpiod, 1);
  1530. usleep_range(10000, 20000);
  1531. gpiod_set_value_cansleep(gpiod, 0);
  1532. usleep_range(10000, 20000);
  1533. }
  1534. }
  1535. static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
  1536. {
  1537. int i, err;
  1538. /* Set all ports to the Disabled state */
  1539. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1540. err = mv88e6xxx_port_set_state(chip, i,
  1541. PORT_CONTROL_STATE_DISABLED);
  1542. if (err)
  1543. return err;
  1544. }
  1545. /* Wait for transmit queues to drain,
  1546. * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
  1547. */
  1548. usleep_range(2000, 4000);
  1549. return 0;
  1550. }
  1551. static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
  1552. {
  1553. int err;
  1554. err = mv88e6xxx_disable_ports(chip);
  1555. if (err)
  1556. return err;
  1557. mv88e6xxx_hardware_reset(chip);
  1558. return mv88e6xxx_software_reset(chip);
  1559. }
  1560. static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
  1561. {
  1562. u16 val;
  1563. int err;
  1564. /* Clear Power Down bit */
  1565. err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
  1566. if (err)
  1567. return err;
  1568. if (val & BMCR_PDOWN) {
  1569. val &= ~BMCR_PDOWN;
  1570. err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
  1571. }
  1572. return err;
  1573. }
  1574. static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
  1575. enum mv88e6xxx_frame_mode frame, u16 egress,
  1576. u16 etype)
  1577. {
  1578. int err;
  1579. if (!chip->info->ops->port_set_frame_mode)
  1580. return -EOPNOTSUPP;
  1581. err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
  1582. if (err)
  1583. return err;
  1584. err = chip->info->ops->port_set_frame_mode(chip, port, frame);
  1585. if (err)
  1586. return err;
  1587. if (chip->info->ops->port_set_ether_type)
  1588. return chip->info->ops->port_set_ether_type(chip, port, etype);
  1589. return 0;
  1590. }
  1591. static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
  1592. {
  1593. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
  1594. PORT_CONTROL_EGRESS_UNMODIFIED,
  1595. PORT_ETH_TYPE_DEFAULT);
  1596. }
  1597. static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
  1598. {
  1599. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
  1600. PORT_CONTROL_EGRESS_UNMODIFIED,
  1601. PORT_ETH_TYPE_DEFAULT);
  1602. }
  1603. static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
  1604. {
  1605. return mv88e6xxx_set_port_mode(chip, port,
  1606. MV88E6XXX_FRAME_MODE_ETHERTYPE,
  1607. PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
  1608. }
  1609. static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
  1610. {
  1611. if (dsa_is_dsa_port(chip->ds, port))
  1612. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1613. if (dsa_is_normal_port(chip->ds, port))
  1614. return mv88e6xxx_set_port_mode_normal(chip, port);
  1615. /* Setup CPU port mode depending on its supported tag format */
  1616. if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
  1617. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1618. if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
  1619. return mv88e6xxx_set_port_mode_edsa(chip, port);
  1620. return -EINVAL;
  1621. }
  1622. static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
  1623. {
  1624. bool message = dsa_is_dsa_port(chip->ds, port);
  1625. return mv88e6xxx_port_set_message_port(chip, port, message);
  1626. }
  1627. static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
  1628. {
  1629. bool flood = port == dsa_upstream_port(chip->ds);
  1630. /* Upstream ports flood frames with unknown unicast or multicast DA */
  1631. if (chip->info->ops->port_set_egress_floods)
  1632. return chip->info->ops->port_set_egress_floods(chip, port,
  1633. flood, flood);
  1634. return 0;
  1635. }
  1636. static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
  1637. {
  1638. struct dsa_switch *ds = chip->ds;
  1639. int err;
  1640. u16 reg;
  1641. /* MAC Forcing register: don't force link, speed, duplex or flow control
  1642. * state to any particular values on physical ports, but force the CPU
  1643. * port and all DSA ports to their maximum bandwidth and full duplex.
  1644. */
  1645. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  1646. err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
  1647. SPEED_MAX, DUPLEX_FULL,
  1648. PHY_INTERFACE_MODE_NA);
  1649. else
  1650. err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
  1651. SPEED_UNFORCED, DUPLEX_UNFORCED,
  1652. PHY_INTERFACE_MODE_NA);
  1653. if (err)
  1654. return err;
  1655. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  1656. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  1657. * tunneling, determine priority by looking at 802.1p and IP
  1658. * priority fields (IP prio has precedence), and set STP state
  1659. * to Forwarding.
  1660. *
  1661. * If this is the CPU link, use DSA or EDSA tagging depending
  1662. * on which tagging mode was configured.
  1663. *
  1664. * If this is a link to another switch, use DSA tagging mode.
  1665. *
  1666. * If this is the upstream port for this switch, enable
  1667. * forwarding of unknown unicasts and multicasts.
  1668. */
  1669. reg = PORT_CONTROL_IGMP_MLD_SNOOP |
  1670. PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
  1671. PORT_CONTROL_STATE_FORWARDING;
  1672. err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
  1673. if (err)
  1674. return err;
  1675. err = mv88e6xxx_setup_port_mode(chip, port);
  1676. if (err)
  1677. return err;
  1678. err = mv88e6xxx_setup_egress_floods(chip, port);
  1679. if (err)
  1680. return err;
  1681. /* If this port is connected to a SerDes, make sure the SerDes is not
  1682. * powered down.
  1683. */
  1684. if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
  1685. err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
  1686. if (err)
  1687. return err;
  1688. reg &= PORT_STATUS_CMODE_MASK;
  1689. if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
  1690. (reg == PORT_STATUS_CMODE_1000BASE_X) ||
  1691. (reg == PORT_STATUS_CMODE_SGMII)) {
  1692. err = mv88e6xxx_serdes_power_on(chip);
  1693. if (err < 0)
  1694. return err;
  1695. }
  1696. }
  1697. /* Port Control 2: don't force a good FCS, set the maximum frame size to
  1698. * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
  1699. * untagged frames on this port, do a destination address lookup on all
  1700. * received packets as usual, disable ARP mirroring and don't send a
  1701. * copy of all transmitted/received frames on this port to the CPU.
  1702. */
  1703. err = mv88e6xxx_port_set_map_da(chip, port);
  1704. if (err)
  1705. return err;
  1706. reg = 0;
  1707. if (chip->info->ops->port_set_upstream_port) {
  1708. err = chip->info->ops->port_set_upstream_port(
  1709. chip, port, dsa_upstream_port(ds));
  1710. if (err)
  1711. return err;
  1712. }
  1713. err = mv88e6xxx_port_set_8021q_mode(chip, port,
  1714. PORT_CONTROL_2_8021Q_DISABLED);
  1715. if (err)
  1716. return err;
  1717. if (chip->info->ops->port_jumbo_config) {
  1718. err = chip->info->ops->port_jumbo_config(chip, port);
  1719. if (err)
  1720. return err;
  1721. }
  1722. /* Port Association Vector: when learning source addresses
  1723. * of packets, add the address to the address database using
  1724. * a port bitmap that has only the bit for this port set and
  1725. * the other bits clear.
  1726. */
  1727. reg = 1 << port;
  1728. /* Disable learning for CPU port */
  1729. if (dsa_is_cpu_port(ds, port))
  1730. reg = 0;
  1731. err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
  1732. if (err)
  1733. return err;
  1734. /* Egress rate control 2: disable egress rate control. */
  1735. err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
  1736. if (err)
  1737. return err;
  1738. if (chip->info->ops->port_pause_config) {
  1739. err = chip->info->ops->port_pause_config(chip, port);
  1740. if (err)
  1741. return err;
  1742. }
  1743. if (chip->info->ops->port_disable_learn_limit) {
  1744. err = chip->info->ops->port_disable_learn_limit(chip, port);
  1745. if (err)
  1746. return err;
  1747. }
  1748. if (chip->info->ops->port_disable_pri_override) {
  1749. err = chip->info->ops->port_disable_pri_override(chip, port);
  1750. if (err)
  1751. return err;
  1752. }
  1753. if (chip->info->ops->port_tag_remap) {
  1754. err = chip->info->ops->port_tag_remap(chip, port);
  1755. if (err)
  1756. return err;
  1757. }
  1758. if (chip->info->ops->port_egress_rate_limiting) {
  1759. err = chip->info->ops->port_egress_rate_limiting(chip, port);
  1760. if (err)
  1761. return err;
  1762. }
  1763. err = mv88e6xxx_setup_message_port(chip, port);
  1764. if (err)
  1765. return err;
  1766. /* Port based VLAN map: give each port the same default address
  1767. * database, and allow bidirectional communication between the
  1768. * CPU and DSA port(s), and the other ports.
  1769. */
  1770. err = mv88e6xxx_port_set_fid(chip, port, 0);
  1771. if (err)
  1772. return err;
  1773. err = mv88e6xxx_port_vlan_map(chip, port);
  1774. if (err)
  1775. return err;
  1776. /* Default VLAN ID and priority: don't set a default VLAN
  1777. * ID, and set the default packet priority to zero.
  1778. */
  1779. return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
  1780. }
  1781. static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
  1782. {
  1783. int err;
  1784. err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
  1785. if (err)
  1786. return err;
  1787. err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
  1788. if (err)
  1789. return err;
  1790. err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
  1791. if (err)
  1792. return err;
  1793. return 0;
  1794. }
  1795. static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
  1796. unsigned int ageing_time)
  1797. {
  1798. struct mv88e6xxx_chip *chip = ds->priv;
  1799. int err;
  1800. mutex_lock(&chip->reg_lock);
  1801. err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
  1802. mutex_unlock(&chip->reg_lock);
  1803. return err;
  1804. }
  1805. static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
  1806. {
  1807. struct dsa_switch *ds = chip->ds;
  1808. u32 upstream_port = dsa_upstream_port(ds);
  1809. int err;
  1810. /* Enable the PHY Polling Unit if present, don't discard any packets,
  1811. * and mask all interrupt sources.
  1812. */
  1813. err = mv88e6xxx_ppu_enable(chip);
  1814. if (err)
  1815. return err;
  1816. if (chip->info->ops->g1_set_cpu_port) {
  1817. err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
  1818. if (err)
  1819. return err;
  1820. }
  1821. if (chip->info->ops->g1_set_egress_port) {
  1822. err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
  1823. if (err)
  1824. return err;
  1825. }
  1826. /* Disable remote management, and set the switch's DSA device number. */
  1827. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
  1828. GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
  1829. (ds->index & 0x1f));
  1830. if (err)
  1831. return err;
  1832. /* Configure the IP ToS mapping registers. */
  1833. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
  1834. if (err)
  1835. return err;
  1836. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
  1837. if (err)
  1838. return err;
  1839. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
  1840. if (err)
  1841. return err;
  1842. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
  1843. if (err)
  1844. return err;
  1845. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
  1846. if (err)
  1847. return err;
  1848. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
  1849. if (err)
  1850. return err;
  1851. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
  1852. if (err)
  1853. return err;
  1854. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
  1855. if (err)
  1856. return err;
  1857. /* Configure the IEEE 802.1p priority mapping register. */
  1858. err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
  1859. if (err)
  1860. return err;
  1861. /* Initialize the statistics unit */
  1862. err = mv88e6xxx_stats_set_histogram(chip);
  1863. if (err)
  1864. return err;
  1865. /* Clear the statistics counters for all ports */
  1866. err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
  1867. GLOBAL_STATS_OP_FLUSH_ALL);
  1868. if (err)
  1869. return err;
  1870. /* Wait for the flush to complete. */
  1871. err = mv88e6xxx_g1_stats_wait(chip);
  1872. if (err)
  1873. return err;
  1874. return 0;
  1875. }
  1876. static int mv88e6xxx_setup(struct dsa_switch *ds)
  1877. {
  1878. struct mv88e6xxx_chip *chip = ds->priv;
  1879. int err;
  1880. int i;
  1881. chip->ds = ds;
  1882. ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
  1883. mutex_lock(&chip->reg_lock);
  1884. /* Setup Switch Port Registers */
  1885. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1886. err = mv88e6xxx_setup_port(chip, i);
  1887. if (err)
  1888. goto unlock;
  1889. }
  1890. /* Setup Switch Global 1 Registers */
  1891. err = mv88e6xxx_g1_setup(chip);
  1892. if (err)
  1893. goto unlock;
  1894. /* Setup Switch Global 2 Registers */
  1895. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
  1896. err = mv88e6xxx_g2_setup(chip);
  1897. if (err)
  1898. goto unlock;
  1899. }
  1900. err = mv88e6xxx_vtu_setup(chip);
  1901. if (err)
  1902. goto unlock;
  1903. err = mv88e6xxx_pvt_setup(chip);
  1904. if (err)
  1905. goto unlock;
  1906. err = mv88e6xxx_atu_setup(chip);
  1907. if (err)
  1908. goto unlock;
  1909. /* Some generations have the configuration of sending reserved
  1910. * management frames to the CPU in global2, others in
  1911. * global1. Hence it does not fit the two setup functions
  1912. * above.
  1913. */
  1914. if (chip->info->ops->mgmt_rsvd2cpu) {
  1915. err = chip->info->ops->mgmt_rsvd2cpu(chip);
  1916. if (err)
  1917. goto unlock;
  1918. }
  1919. unlock:
  1920. mutex_unlock(&chip->reg_lock);
  1921. return err;
  1922. }
  1923. static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
  1924. {
  1925. struct mv88e6xxx_chip *chip = ds->priv;
  1926. int err;
  1927. if (!chip->info->ops->set_switch_mac)
  1928. return -EOPNOTSUPP;
  1929. mutex_lock(&chip->reg_lock);
  1930. err = chip->info->ops->set_switch_mac(chip, addr);
  1931. mutex_unlock(&chip->reg_lock);
  1932. return err;
  1933. }
  1934. static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
  1935. {
  1936. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  1937. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  1938. u16 val;
  1939. int err;
  1940. if (!chip->info->ops->phy_read)
  1941. return -EOPNOTSUPP;
  1942. mutex_lock(&chip->reg_lock);
  1943. err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
  1944. mutex_unlock(&chip->reg_lock);
  1945. if (reg == MII_PHYSID2) {
  1946. /* Some internal PHYS don't have a model number. Use
  1947. * the mv88e6390 family model number instead.
  1948. */
  1949. if (!(val & 0x3f0))
  1950. val |= PORT_SWITCH_ID_PROD_NUM_6390;
  1951. }
  1952. return err ? err : val;
  1953. }
  1954. static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  1955. {
  1956. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  1957. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  1958. int err;
  1959. if (!chip->info->ops->phy_write)
  1960. return -EOPNOTSUPP;
  1961. mutex_lock(&chip->reg_lock);
  1962. err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
  1963. mutex_unlock(&chip->reg_lock);
  1964. return err;
  1965. }
  1966. static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
  1967. struct device_node *np,
  1968. bool external)
  1969. {
  1970. static int index;
  1971. struct mv88e6xxx_mdio_bus *mdio_bus;
  1972. struct mii_bus *bus;
  1973. int err;
  1974. bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
  1975. if (!bus)
  1976. return -ENOMEM;
  1977. mdio_bus = bus->priv;
  1978. mdio_bus->bus = bus;
  1979. mdio_bus->chip = chip;
  1980. INIT_LIST_HEAD(&mdio_bus->list);
  1981. mdio_bus->external = external;
  1982. if (np) {
  1983. bus->name = np->full_name;
  1984. snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
  1985. } else {
  1986. bus->name = "mv88e6xxx SMI";
  1987. snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
  1988. }
  1989. bus->read = mv88e6xxx_mdio_read;
  1990. bus->write = mv88e6xxx_mdio_write;
  1991. bus->parent = chip->dev;
  1992. if (np)
  1993. err = of_mdiobus_register(bus, np);
  1994. else
  1995. err = mdiobus_register(bus);
  1996. if (err) {
  1997. dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
  1998. return err;
  1999. }
  2000. if (external)
  2001. list_add_tail(&mdio_bus->list, &chip->mdios);
  2002. else
  2003. list_add(&mdio_bus->list, &chip->mdios);
  2004. return 0;
  2005. }
  2006. static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
  2007. { .compatible = "marvell,mv88e6xxx-mdio-external",
  2008. .data = (void *)true },
  2009. { },
  2010. };
  2011. static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
  2012. struct device_node *np)
  2013. {
  2014. const struct of_device_id *match;
  2015. struct device_node *child;
  2016. int err;
  2017. /* Always register one mdio bus for the internal/default mdio
  2018. * bus. This maybe represented in the device tree, but is
  2019. * optional.
  2020. */
  2021. child = of_get_child_by_name(np, "mdio");
  2022. err = mv88e6xxx_mdio_register(chip, child, false);
  2023. if (err)
  2024. return err;
  2025. /* Walk the device tree, and see if there are any other nodes
  2026. * which say they are compatible with the external mdio
  2027. * bus.
  2028. */
  2029. for_each_available_child_of_node(np, child) {
  2030. match = of_match_node(mv88e6xxx_mdio_external_match, child);
  2031. if (match) {
  2032. err = mv88e6xxx_mdio_register(chip, child, true);
  2033. if (err)
  2034. return err;
  2035. }
  2036. }
  2037. return 0;
  2038. }
  2039. static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
  2040. {
  2041. struct mv88e6xxx_mdio_bus *mdio_bus;
  2042. struct mii_bus *bus;
  2043. list_for_each_entry(mdio_bus, &chip->mdios, list) {
  2044. bus = mdio_bus->bus;
  2045. mdiobus_unregister(bus);
  2046. }
  2047. }
  2048. static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
  2049. {
  2050. struct mv88e6xxx_chip *chip = ds->priv;
  2051. return chip->eeprom_len;
  2052. }
  2053. static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
  2054. struct ethtool_eeprom *eeprom, u8 *data)
  2055. {
  2056. struct mv88e6xxx_chip *chip = ds->priv;
  2057. int err;
  2058. if (!chip->info->ops->get_eeprom)
  2059. return -EOPNOTSUPP;
  2060. mutex_lock(&chip->reg_lock);
  2061. err = chip->info->ops->get_eeprom(chip, eeprom, data);
  2062. mutex_unlock(&chip->reg_lock);
  2063. if (err)
  2064. return err;
  2065. eeprom->magic = 0xc3ec4951;
  2066. return 0;
  2067. }
  2068. static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
  2069. struct ethtool_eeprom *eeprom, u8 *data)
  2070. {
  2071. struct mv88e6xxx_chip *chip = ds->priv;
  2072. int err;
  2073. if (!chip->info->ops->set_eeprom)
  2074. return -EOPNOTSUPP;
  2075. if (eeprom->magic != 0xc3ec4951)
  2076. return -EINVAL;
  2077. mutex_lock(&chip->reg_lock);
  2078. err = chip->info->ops->set_eeprom(chip, eeprom, data);
  2079. mutex_unlock(&chip->reg_lock);
  2080. return err;
  2081. }
  2082. static const struct mv88e6xxx_ops mv88e6085_ops = {
  2083. /* MV88E6XXX_FAMILY_6097 */
  2084. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2085. .phy_read = mv88e6xxx_phy_ppu_read,
  2086. .phy_write = mv88e6xxx_phy_ppu_write,
  2087. .port_set_link = mv88e6xxx_port_set_link,
  2088. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2089. .port_set_speed = mv88e6185_port_set_speed,
  2090. .port_tag_remap = mv88e6095_port_tag_remap,
  2091. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2092. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2093. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2094. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2095. .port_pause_config = mv88e6097_port_pause_config,
  2096. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2097. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2098. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2099. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2100. .stats_get_strings = mv88e6095_stats_get_strings,
  2101. .stats_get_stats = mv88e6095_stats_get_stats,
  2102. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2103. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2104. .watchdog_ops = &mv88e6097_watchdog_ops,
  2105. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2106. .ppu_enable = mv88e6185_g1_ppu_enable,
  2107. .ppu_disable = mv88e6185_g1_ppu_disable,
  2108. .reset = mv88e6185_g1_reset,
  2109. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2110. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2111. };
  2112. static const struct mv88e6xxx_ops mv88e6095_ops = {
  2113. /* MV88E6XXX_FAMILY_6095 */
  2114. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2115. .phy_read = mv88e6xxx_phy_ppu_read,
  2116. .phy_write = mv88e6xxx_phy_ppu_write,
  2117. .port_set_link = mv88e6xxx_port_set_link,
  2118. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2119. .port_set_speed = mv88e6185_port_set_speed,
  2120. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2121. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2122. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2123. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2124. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2125. .stats_get_strings = mv88e6095_stats_get_strings,
  2126. .stats_get_stats = mv88e6095_stats_get_stats,
  2127. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2128. .ppu_enable = mv88e6185_g1_ppu_enable,
  2129. .ppu_disable = mv88e6185_g1_ppu_disable,
  2130. .reset = mv88e6185_g1_reset,
  2131. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2132. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2133. };
  2134. static const struct mv88e6xxx_ops mv88e6097_ops = {
  2135. /* MV88E6XXX_FAMILY_6097 */
  2136. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2137. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2138. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2139. .port_set_link = mv88e6xxx_port_set_link,
  2140. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2141. .port_set_speed = mv88e6185_port_set_speed,
  2142. .port_tag_remap = mv88e6095_port_tag_remap,
  2143. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2144. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2145. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2146. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2147. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2148. .port_pause_config = mv88e6097_port_pause_config,
  2149. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2150. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2151. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2152. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2153. .stats_get_strings = mv88e6095_stats_get_strings,
  2154. .stats_get_stats = mv88e6095_stats_get_stats,
  2155. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2156. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2157. .watchdog_ops = &mv88e6097_watchdog_ops,
  2158. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2159. .reset = mv88e6352_g1_reset,
  2160. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2161. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2162. };
  2163. static const struct mv88e6xxx_ops mv88e6123_ops = {
  2164. /* MV88E6XXX_FAMILY_6165 */
  2165. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2166. .phy_read = mv88e6165_phy_read,
  2167. .phy_write = mv88e6165_phy_write,
  2168. .port_set_link = mv88e6xxx_port_set_link,
  2169. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2170. .port_set_speed = mv88e6185_port_set_speed,
  2171. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2172. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2173. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2174. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2175. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2176. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2177. .stats_get_strings = mv88e6095_stats_get_strings,
  2178. .stats_get_stats = mv88e6095_stats_get_stats,
  2179. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2180. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2181. .watchdog_ops = &mv88e6097_watchdog_ops,
  2182. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2183. .reset = mv88e6352_g1_reset,
  2184. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2185. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2186. };
  2187. static const struct mv88e6xxx_ops mv88e6131_ops = {
  2188. /* MV88E6XXX_FAMILY_6185 */
  2189. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2190. .phy_read = mv88e6xxx_phy_ppu_read,
  2191. .phy_write = mv88e6xxx_phy_ppu_write,
  2192. .port_set_link = mv88e6xxx_port_set_link,
  2193. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2194. .port_set_speed = mv88e6185_port_set_speed,
  2195. .port_tag_remap = mv88e6095_port_tag_remap,
  2196. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2197. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2198. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2199. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2200. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2201. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2202. .port_pause_config = mv88e6097_port_pause_config,
  2203. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2204. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2205. .stats_get_strings = mv88e6095_stats_get_strings,
  2206. .stats_get_stats = mv88e6095_stats_get_stats,
  2207. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2208. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2209. .watchdog_ops = &mv88e6097_watchdog_ops,
  2210. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2211. .ppu_enable = mv88e6185_g1_ppu_enable,
  2212. .ppu_disable = mv88e6185_g1_ppu_disable,
  2213. .reset = mv88e6185_g1_reset,
  2214. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2215. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2216. };
  2217. static const struct mv88e6xxx_ops mv88e6141_ops = {
  2218. /* MV88E6XXX_FAMILY_6341 */
  2219. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2220. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2221. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2222. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2223. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2224. .port_set_link = mv88e6xxx_port_set_link,
  2225. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2226. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2227. .port_set_speed = mv88e6390_port_set_speed,
  2228. .port_tag_remap = mv88e6095_port_tag_remap,
  2229. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2230. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2231. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2232. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2233. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2234. .port_pause_config = mv88e6097_port_pause_config,
  2235. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2236. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2237. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2238. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2239. .stats_get_strings = mv88e6320_stats_get_strings,
  2240. .stats_get_stats = mv88e6390_stats_get_stats,
  2241. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2242. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2243. .watchdog_ops = &mv88e6390_watchdog_ops,
  2244. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2245. .reset = mv88e6352_g1_reset,
  2246. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2247. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2248. };
  2249. static const struct mv88e6xxx_ops mv88e6161_ops = {
  2250. /* MV88E6XXX_FAMILY_6165 */
  2251. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2252. .phy_read = mv88e6165_phy_read,
  2253. .phy_write = mv88e6165_phy_write,
  2254. .port_set_link = mv88e6xxx_port_set_link,
  2255. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2256. .port_set_speed = mv88e6185_port_set_speed,
  2257. .port_tag_remap = mv88e6095_port_tag_remap,
  2258. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2259. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2260. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2261. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2262. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2263. .port_pause_config = mv88e6097_port_pause_config,
  2264. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2265. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2266. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2267. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2268. .stats_get_strings = mv88e6095_stats_get_strings,
  2269. .stats_get_stats = mv88e6095_stats_get_stats,
  2270. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2271. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2272. .watchdog_ops = &mv88e6097_watchdog_ops,
  2273. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2274. .reset = mv88e6352_g1_reset,
  2275. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2276. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2277. };
  2278. static const struct mv88e6xxx_ops mv88e6165_ops = {
  2279. /* MV88E6XXX_FAMILY_6165 */
  2280. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2281. .phy_read = mv88e6165_phy_read,
  2282. .phy_write = mv88e6165_phy_write,
  2283. .port_set_link = mv88e6xxx_port_set_link,
  2284. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2285. .port_set_speed = mv88e6185_port_set_speed,
  2286. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2287. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2288. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2289. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2290. .stats_get_strings = mv88e6095_stats_get_strings,
  2291. .stats_get_stats = mv88e6095_stats_get_stats,
  2292. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2293. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2294. .watchdog_ops = &mv88e6097_watchdog_ops,
  2295. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2296. .reset = mv88e6352_g1_reset,
  2297. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2298. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2299. };
  2300. static const struct mv88e6xxx_ops mv88e6171_ops = {
  2301. /* MV88E6XXX_FAMILY_6351 */
  2302. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2303. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2304. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2305. .port_set_link = mv88e6xxx_port_set_link,
  2306. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2307. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2308. .port_set_speed = mv88e6185_port_set_speed,
  2309. .port_tag_remap = mv88e6095_port_tag_remap,
  2310. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2311. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2312. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2313. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2314. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2315. .port_pause_config = mv88e6097_port_pause_config,
  2316. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2317. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2318. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2319. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2320. .stats_get_strings = mv88e6095_stats_get_strings,
  2321. .stats_get_stats = mv88e6095_stats_get_stats,
  2322. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2323. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2324. .watchdog_ops = &mv88e6097_watchdog_ops,
  2325. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2326. .reset = mv88e6352_g1_reset,
  2327. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2328. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2329. };
  2330. static const struct mv88e6xxx_ops mv88e6172_ops = {
  2331. /* MV88E6XXX_FAMILY_6352 */
  2332. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2333. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2334. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2335. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2336. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2337. .port_set_link = mv88e6xxx_port_set_link,
  2338. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2339. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2340. .port_set_speed = mv88e6352_port_set_speed,
  2341. .port_tag_remap = mv88e6095_port_tag_remap,
  2342. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2343. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2344. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2345. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2346. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2347. .port_pause_config = mv88e6097_port_pause_config,
  2348. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2349. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2350. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2351. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2352. .stats_get_strings = mv88e6095_stats_get_strings,
  2353. .stats_get_stats = mv88e6095_stats_get_stats,
  2354. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2355. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2356. .watchdog_ops = &mv88e6097_watchdog_ops,
  2357. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2358. .reset = mv88e6352_g1_reset,
  2359. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2360. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2361. };
  2362. static const struct mv88e6xxx_ops mv88e6175_ops = {
  2363. /* MV88E6XXX_FAMILY_6351 */
  2364. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2365. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2366. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2367. .port_set_link = mv88e6xxx_port_set_link,
  2368. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2369. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2370. .port_set_speed = mv88e6185_port_set_speed,
  2371. .port_tag_remap = mv88e6095_port_tag_remap,
  2372. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2373. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2374. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2375. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2376. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2377. .port_pause_config = mv88e6097_port_pause_config,
  2378. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2379. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2380. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2381. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2382. .stats_get_strings = mv88e6095_stats_get_strings,
  2383. .stats_get_stats = mv88e6095_stats_get_stats,
  2384. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2385. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2386. .watchdog_ops = &mv88e6097_watchdog_ops,
  2387. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2388. .reset = mv88e6352_g1_reset,
  2389. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2390. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2391. };
  2392. static const struct mv88e6xxx_ops mv88e6176_ops = {
  2393. /* MV88E6XXX_FAMILY_6352 */
  2394. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2395. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2396. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2397. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2398. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2399. .port_set_link = mv88e6xxx_port_set_link,
  2400. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2401. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2402. .port_set_speed = mv88e6352_port_set_speed,
  2403. .port_tag_remap = mv88e6095_port_tag_remap,
  2404. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2405. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2406. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2407. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2408. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2409. .port_pause_config = mv88e6097_port_pause_config,
  2410. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2411. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2412. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2413. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2414. .stats_get_strings = mv88e6095_stats_get_strings,
  2415. .stats_get_stats = mv88e6095_stats_get_stats,
  2416. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2417. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2418. .watchdog_ops = &mv88e6097_watchdog_ops,
  2419. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2420. .reset = mv88e6352_g1_reset,
  2421. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2422. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2423. };
  2424. static const struct mv88e6xxx_ops mv88e6185_ops = {
  2425. /* MV88E6XXX_FAMILY_6185 */
  2426. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2427. .phy_read = mv88e6xxx_phy_ppu_read,
  2428. .phy_write = mv88e6xxx_phy_ppu_write,
  2429. .port_set_link = mv88e6xxx_port_set_link,
  2430. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2431. .port_set_speed = mv88e6185_port_set_speed,
  2432. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2433. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2434. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2435. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2436. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2437. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2438. .stats_get_strings = mv88e6095_stats_get_strings,
  2439. .stats_get_stats = mv88e6095_stats_get_stats,
  2440. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2441. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2442. .watchdog_ops = &mv88e6097_watchdog_ops,
  2443. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2444. .ppu_enable = mv88e6185_g1_ppu_enable,
  2445. .ppu_disable = mv88e6185_g1_ppu_disable,
  2446. .reset = mv88e6185_g1_reset,
  2447. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2448. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2449. };
  2450. static const struct mv88e6xxx_ops mv88e6190_ops = {
  2451. /* MV88E6XXX_FAMILY_6390 */
  2452. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2453. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2454. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2455. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2456. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2457. .port_set_link = mv88e6xxx_port_set_link,
  2458. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2459. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2460. .port_set_speed = mv88e6390_port_set_speed,
  2461. .port_tag_remap = mv88e6390_port_tag_remap,
  2462. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2463. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2464. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2465. .port_pause_config = mv88e6390_port_pause_config,
  2466. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2467. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2468. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2469. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2470. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2471. .stats_get_strings = mv88e6320_stats_get_strings,
  2472. .stats_get_stats = mv88e6390_stats_get_stats,
  2473. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2474. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2475. .watchdog_ops = &mv88e6390_watchdog_ops,
  2476. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2477. .reset = mv88e6352_g1_reset,
  2478. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2479. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2480. };
  2481. static const struct mv88e6xxx_ops mv88e6190x_ops = {
  2482. /* MV88E6XXX_FAMILY_6390 */
  2483. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2484. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2485. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2486. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2487. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2488. .port_set_link = mv88e6xxx_port_set_link,
  2489. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2490. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2491. .port_set_speed = mv88e6390x_port_set_speed,
  2492. .port_tag_remap = mv88e6390_port_tag_remap,
  2493. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2494. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2495. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2496. .port_pause_config = mv88e6390_port_pause_config,
  2497. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2498. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2499. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2500. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2501. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2502. .stats_get_strings = mv88e6320_stats_get_strings,
  2503. .stats_get_stats = mv88e6390_stats_get_stats,
  2504. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2505. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2506. .watchdog_ops = &mv88e6390_watchdog_ops,
  2507. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2508. .reset = mv88e6352_g1_reset,
  2509. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2510. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2511. };
  2512. static const struct mv88e6xxx_ops mv88e6191_ops = {
  2513. /* MV88E6XXX_FAMILY_6390 */
  2514. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2515. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2516. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2517. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2518. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2519. .port_set_link = mv88e6xxx_port_set_link,
  2520. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2521. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2522. .port_set_speed = mv88e6390_port_set_speed,
  2523. .port_tag_remap = mv88e6390_port_tag_remap,
  2524. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2525. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2526. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2527. .port_pause_config = mv88e6390_port_pause_config,
  2528. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2529. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2530. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2531. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2532. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2533. .stats_get_strings = mv88e6320_stats_get_strings,
  2534. .stats_get_stats = mv88e6390_stats_get_stats,
  2535. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2536. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2537. .watchdog_ops = &mv88e6390_watchdog_ops,
  2538. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2539. .reset = mv88e6352_g1_reset,
  2540. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2541. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2542. };
  2543. static const struct mv88e6xxx_ops mv88e6240_ops = {
  2544. /* MV88E6XXX_FAMILY_6352 */
  2545. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2546. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2547. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2548. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2549. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2550. .port_set_link = mv88e6xxx_port_set_link,
  2551. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2552. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2553. .port_set_speed = mv88e6352_port_set_speed,
  2554. .port_tag_remap = mv88e6095_port_tag_remap,
  2555. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2556. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2557. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2558. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2559. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2560. .port_pause_config = mv88e6097_port_pause_config,
  2561. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2562. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2563. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2564. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2565. .stats_get_strings = mv88e6095_stats_get_strings,
  2566. .stats_get_stats = mv88e6095_stats_get_stats,
  2567. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2568. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2569. .watchdog_ops = &mv88e6097_watchdog_ops,
  2570. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2571. .reset = mv88e6352_g1_reset,
  2572. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2573. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2574. };
  2575. static const struct mv88e6xxx_ops mv88e6290_ops = {
  2576. /* MV88E6XXX_FAMILY_6390 */
  2577. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2578. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2579. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2580. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2581. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2582. .port_set_link = mv88e6xxx_port_set_link,
  2583. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2584. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2585. .port_set_speed = mv88e6390_port_set_speed,
  2586. .port_tag_remap = mv88e6390_port_tag_remap,
  2587. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2588. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2589. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2590. .port_pause_config = mv88e6390_port_pause_config,
  2591. .port_set_cmode = mv88e6390x_port_set_cmode,
  2592. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2593. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2594. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2595. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2596. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2597. .stats_get_strings = mv88e6320_stats_get_strings,
  2598. .stats_get_stats = mv88e6390_stats_get_stats,
  2599. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2600. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2601. .watchdog_ops = &mv88e6390_watchdog_ops,
  2602. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2603. .reset = mv88e6352_g1_reset,
  2604. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2605. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2606. };
  2607. static const struct mv88e6xxx_ops mv88e6320_ops = {
  2608. /* MV88E6XXX_FAMILY_6320 */
  2609. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2610. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2611. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2612. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2613. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2614. .port_set_link = mv88e6xxx_port_set_link,
  2615. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2616. .port_set_speed = mv88e6185_port_set_speed,
  2617. .port_tag_remap = mv88e6095_port_tag_remap,
  2618. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2619. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2620. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2621. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2622. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2623. .port_pause_config = mv88e6097_port_pause_config,
  2624. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2625. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2626. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2627. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2628. .stats_get_strings = mv88e6320_stats_get_strings,
  2629. .stats_get_stats = mv88e6320_stats_get_stats,
  2630. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2631. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2632. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2633. .reset = mv88e6352_g1_reset,
  2634. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2635. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2636. };
  2637. static const struct mv88e6xxx_ops mv88e6321_ops = {
  2638. /* MV88E6XXX_FAMILY_6321 */
  2639. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2640. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2641. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2642. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2643. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2644. .port_set_link = mv88e6xxx_port_set_link,
  2645. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2646. .port_set_speed = mv88e6185_port_set_speed,
  2647. .port_tag_remap = mv88e6095_port_tag_remap,
  2648. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2649. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2650. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2651. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2652. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2653. .port_pause_config = mv88e6097_port_pause_config,
  2654. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2655. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2656. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2657. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2658. .stats_get_strings = mv88e6320_stats_get_strings,
  2659. .stats_get_stats = mv88e6320_stats_get_stats,
  2660. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2661. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2662. .reset = mv88e6352_g1_reset,
  2663. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2664. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2665. };
  2666. static const struct mv88e6xxx_ops mv88e6341_ops = {
  2667. /* MV88E6XXX_FAMILY_6341 */
  2668. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2669. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2670. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2671. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2672. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2673. .port_set_link = mv88e6xxx_port_set_link,
  2674. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2675. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2676. .port_set_speed = mv88e6390_port_set_speed,
  2677. .port_tag_remap = mv88e6095_port_tag_remap,
  2678. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2679. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2680. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2681. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2682. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2683. .port_pause_config = mv88e6097_port_pause_config,
  2684. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2685. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2686. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2687. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2688. .stats_get_strings = mv88e6320_stats_get_strings,
  2689. .stats_get_stats = mv88e6390_stats_get_stats,
  2690. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2691. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2692. .watchdog_ops = &mv88e6390_watchdog_ops,
  2693. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2694. .reset = mv88e6352_g1_reset,
  2695. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2696. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2697. };
  2698. static const struct mv88e6xxx_ops mv88e6350_ops = {
  2699. /* MV88E6XXX_FAMILY_6351 */
  2700. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2701. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2702. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2703. .port_set_link = mv88e6xxx_port_set_link,
  2704. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2705. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2706. .port_set_speed = mv88e6185_port_set_speed,
  2707. .port_tag_remap = mv88e6095_port_tag_remap,
  2708. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2709. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2710. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2711. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2712. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2713. .port_pause_config = mv88e6097_port_pause_config,
  2714. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2715. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2716. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2717. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2718. .stats_get_strings = mv88e6095_stats_get_strings,
  2719. .stats_get_stats = mv88e6095_stats_get_stats,
  2720. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2721. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2722. .watchdog_ops = &mv88e6097_watchdog_ops,
  2723. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2724. .reset = mv88e6352_g1_reset,
  2725. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2726. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2727. };
  2728. static const struct mv88e6xxx_ops mv88e6351_ops = {
  2729. /* MV88E6XXX_FAMILY_6351 */
  2730. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2731. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2732. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2733. .port_set_link = mv88e6xxx_port_set_link,
  2734. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2735. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2736. .port_set_speed = mv88e6185_port_set_speed,
  2737. .port_tag_remap = mv88e6095_port_tag_remap,
  2738. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2739. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2740. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2741. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2742. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2743. .port_pause_config = mv88e6097_port_pause_config,
  2744. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2745. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2746. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2747. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2748. .stats_get_strings = mv88e6095_stats_get_strings,
  2749. .stats_get_stats = mv88e6095_stats_get_stats,
  2750. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2751. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2752. .watchdog_ops = &mv88e6097_watchdog_ops,
  2753. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2754. .reset = mv88e6352_g1_reset,
  2755. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2756. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2757. };
  2758. static const struct mv88e6xxx_ops mv88e6352_ops = {
  2759. /* MV88E6XXX_FAMILY_6352 */
  2760. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2761. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2762. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2763. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2764. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2765. .port_set_link = mv88e6xxx_port_set_link,
  2766. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2767. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2768. .port_set_speed = mv88e6352_port_set_speed,
  2769. .port_tag_remap = mv88e6095_port_tag_remap,
  2770. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2771. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2772. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2773. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2774. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2775. .port_pause_config = mv88e6097_port_pause_config,
  2776. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2777. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2778. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2779. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2780. .stats_get_strings = mv88e6095_stats_get_strings,
  2781. .stats_get_stats = mv88e6095_stats_get_stats,
  2782. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2783. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2784. .watchdog_ops = &mv88e6097_watchdog_ops,
  2785. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2786. .reset = mv88e6352_g1_reset,
  2787. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2788. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2789. };
  2790. static const struct mv88e6xxx_ops mv88e6390_ops = {
  2791. /* MV88E6XXX_FAMILY_6390 */
  2792. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2793. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2794. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2795. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2796. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2797. .port_set_link = mv88e6xxx_port_set_link,
  2798. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2799. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2800. .port_set_speed = mv88e6390_port_set_speed,
  2801. .port_tag_remap = mv88e6390_port_tag_remap,
  2802. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2803. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2804. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2805. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2806. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2807. .port_pause_config = mv88e6390_port_pause_config,
  2808. .port_set_cmode = mv88e6390x_port_set_cmode,
  2809. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2810. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2811. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2812. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2813. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2814. .stats_get_strings = mv88e6320_stats_get_strings,
  2815. .stats_get_stats = mv88e6390_stats_get_stats,
  2816. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2817. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2818. .watchdog_ops = &mv88e6390_watchdog_ops,
  2819. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2820. .reset = mv88e6352_g1_reset,
  2821. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2822. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2823. };
  2824. static const struct mv88e6xxx_ops mv88e6390x_ops = {
  2825. /* MV88E6XXX_FAMILY_6390 */
  2826. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2827. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2828. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2829. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2830. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2831. .port_set_link = mv88e6xxx_port_set_link,
  2832. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2833. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2834. .port_set_speed = mv88e6390x_port_set_speed,
  2835. .port_tag_remap = mv88e6390_port_tag_remap,
  2836. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2837. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2838. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2839. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2840. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2841. .port_pause_config = mv88e6390_port_pause_config,
  2842. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2843. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2844. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2845. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2846. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2847. .stats_get_strings = mv88e6320_stats_get_strings,
  2848. .stats_get_stats = mv88e6390_stats_get_stats,
  2849. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2850. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2851. .watchdog_ops = &mv88e6390_watchdog_ops,
  2852. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2853. .reset = mv88e6352_g1_reset,
  2854. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2855. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2856. };
  2857. static const struct mv88e6xxx_info mv88e6xxx_table[] = {
  2858. [MV88E6085] = {
  2859. .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
  2860. .family = MV88E6XXX_FAMILY_6097,
  2861. .name = "Marvell 88E6085",
  2862. .num_databases = 4096,
  2863. .num_ports = 10,
  2864. .max_vid = 4095,
  2865. .port_base_addr = 0x10,
  2866. .global1_addr = 0x1b,
  2867. .age_time_coeff = 15000,
  2868. .g1_irqs = 8,
  2869. .atu_move_port_mask = 0xf,
  2870. .pvt = true,
  2871. .tag_protocol = DSA_TAG_PROTO_DSA,
  2872. .flags = MV88E6XXX_FLAGS_FAMILY_6097,
  2873. .ops = &mv88e6085_ops,
  2874. },
  2875. [MV88E6095] = {
  2876. .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
  2877. .family = MV88E6XXX_FAMILY_6095,
  2878. .name = "Marvell 88E6095/88E6095F",
  2879. .num_databases = 256,
  2880. .num_ports = 11,
  2881. .max_vid = 4095,
  2882. .port_base_addr = 0x10,
  2883. .global1_addr = 0x1b,
  2884. .age_time_coeff = 15000,
  2885. .g1_irqs = 8,
  2886. .atu_move_port_mask = 0xf,
  2887. .tag_protocol = DSA_TAG_PROTO_DSA,
  2888. .flags = MV88E6XXX_FLAGS_FAMILY_6095,
  2889. .ops = &mv88e6095_ops,
  2890. },
  2891. [MV88E6097] = {
  2892. .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
  2893. .family = MV88E6XXX_FAMILY_6097,
  2894. .name = "Marvell 88E6097/88E6097F",
  2895. .num_databases = 4096,
  2896. .num_ports = 11,
  2897. .max_vid = 4095,
  2898. .port_base_addr = 0x10,
  2899. .global1_addr = 0x1b,
  2900. .age_time_coeff = 15000,
  2901. .g1_irqs = 8,
  2902. .atu_move_port_mask = 0xf,
  2903. .pvt = true,
  2904. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2905. .flags = MV88E6XXX_FLAGS_FAMILY_6097,
  2906. .ops = &mv88e6097_ops,
  2907. },
  2908. [MV88E6123] = {
  2909. .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
  2910. .family = MV88E6XXX_FAMILY_6165,
  2911. .name = "Marvell 88E6123",
  2912. .num_databases = 4096,
  2913. .num_ports = 3,
  2914. .max_vid = 4095,
  2915. .port_base_addr = 0x10,
  2916. .global1_addr = 0x1b,
  2917. .age_time_coeff = 15000,
  2918. .g1_irqs = 9,
  2919. .atu_move_port_mask = 0xf,
  2920. .pvt = true,
  2921. .tag_protocol = DSA_TAG_PROTO_DSA,
  2922. .flags = MV88E6XXX_FLAGS_FAMILY_6165,
  2923. .ops = &mv88e6123_ops,
  2924. },
  2925. [MV88E6131] = {
  2926. .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
  2927. .family = MV88E6XXX_FAMILY_6185,
  2928. .name = "Marvell 88E6131",
  2929. .num_databases = 256,
  2930. .num_ports = 8,
  2931. .max_vid = 4095,
  2932. .port_base_addr = 0x10,
  2933. .global1_addr = 0x1b,
  2934. .age_time_coeff = 15000,
  2935. .g1_irqs = 9,
  2936. .atu_move_port_mask = 0xf,
  2937. .tag_protocol = DSA_TAG_PROTO_DSA,
  2938. .flags = MV88E6XXX_FLAGS_FAMILY_6185,
  2939. .ops = &mv88e6131_ops,
  2940. },
  2941. [MV88E6141] = {
  2942. .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
  2943. .family = MV88E6XXX_FAMILY_6341,
  2944. .name = "Marvell 88E6341",
  2945. .num_databases = 4096,
  2946. .num_ports = 6,
  2947. .max_vid = 4095,
  2948. .port_base_addr = 0x10,
  2949. .global1_addr = 0x1b,
  2950. .age_time_coeff = 3750,
  2951. .atu_move_port_mask = 0x1f,
  2952. .pvt = true,
  2953. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2954. .flags = MV88E6XXX_FLAGS_FAMILY_6341,
  2955. .ops = &mv88e6141_ops,
  2956. },
  2957. [MV88E6161] = {
  2958. .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
  2959. .family = MV88E6XXX_FAMILY_6165,
  2960. .name = "Marvell 88E6161",
  2961. .num_databases = 4096,
  2962. .num_ports = 6,
  2963. .max_vid = 4095,
  2964. .port_base_addr = 0x10,
  2965. .global1_addr = 0x1b,
  2966. .age_time_coeff = 15000,
  2967. .g1_irqs = 9,
  2968. .atu_move_port_mask = 0xf,
  2969. .pvt = true,
  2970. .tag_protocol = DSA_TAG_PROTO_DSA,
  2971. .flags = MV88E6XXX_FLAGS_FAMILY_6165,
  2972. .ops = &mv88e6161_ops,
  2973. },
  2974. [MV88E6165] = {
  2975. .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
  2976. .family = MV88E6XXX_FAMILY_6165,
  2977. .name = "Marvell 88E6165",
  2978. .num_databases = 4096,
  2979. .num_ports = 6,
  2980. .max_vid = 4095,
  2981. .port_base_addr = 0x10,
  2982. .global1_addr = 0x1b,
  2983. .age_time_coeff = 15000,
  2984. .g1_irqs = 9,
  2985. .atu_move_port_mask = 0xf,
  2986. .pvt = true,
  2987. .tag_protocol = DSA_TAG_PROTO_DSA,
  2988. .flags = MV88E6XXX_FLAGS_FAMILY_6165,
  2989. .ops = &mv88e6165_ops,
  2990. },
  2991. [MV88E6171] = {
  2992. .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
  2993. .family = MV88E6XXX_FAMILY_6351,
  2994. .name = "Marvell 88E6171",
  2995. .num_databases = 4096,
  2996. .num_ports = 7,
  2997. .max_vid = 4095,
  2998. .port_base_addr = 0x10,
  2999. .global1_addr = 0x1b,
  3000. .age_time_coeff = 15000,
  3001. .g1_irqs = 9,
  3002. .atu_move_port_mask = 0xf,
  3003. .pvt = true,
  3004. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3005. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3006. .ops = &mv88e6171_ops,
  3007. },
  3008. [MV88E6172] = {
  3009. .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
  3010. .family = MV88E6XXX_FAMILY_6352,
  3011. .name = "Marvell 88E6172",
  3012. .num_databases = 4096,
  3013. .num_ports = 7,
  3014. .max_vid = 4095,
  3015. .port_base_addr = 0x10,
  3016. .global1_addr = 0x1b,
  3017. .age_time_coeff = 15000,
  3018. .g1_irqs = 9,
  3019. .atu_move_port_mask = 0xf,
  3020. .pvt = true,
  3021. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3022. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3023. .ops = &mv88e6172_ops,
  3024. },
  3025. [MV88E6175] = {
  3026. .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
  3027. .family = MV88E6XXX_FAMILY_6351,
  3028. .name = "Marvell 88E6175",
  3029. .num_databases = 4096,
  3030. .num_ports = 7,
  3031. .max_vid = 4095,
  3032. .port_base_addr = 0x10,
  3033. .global1_addr = 0x1b,
  3034. .age_time_coeff = 15000,
  3035. .g1_irqs = 9,
  3036. .atu_move_port_mask = 0xf,
  3037. .pvt = true,
  3038. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3039. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3040. .ops = &mv88e6175_ops,
  3041. },
  3042. [MV88E6176] = {
  3043. .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
  3044. .family = MV88E6XXX_FAMILY_6352,
  3045. .name = "Marvell 88E6176",
  3046. .num_databases = 4096,
  3047. .num_ports = 7,
  3048. .max_vid = 4095,
  3049. .port_base_addr = 0x10,
  3050. .global1_addr = 0x1b,
  3051. .age_time_coeff = 15000,
  3052. .g1_irqs = 9,
  3053. .atu_move_port_mask = 0xf,
  3054. .pvt = true,
  3055. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3056. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3057. .ops = &mv88e6176_ops,
  3058. },
  3059. [MV88E6185] = {
  3060. .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
  3061. .family = MV88E6XXX_FAMILY_6185,
  3062. .name = "Marvell 88E6185",
  3063. .num_databases = 256,
  3064. .num_ports = 10,
  3065. .max_vid = 4095,
  3066. .port_base_addr = 0x10,
  3067. .global1_addr = 0x1b,
  3068. .age_time_coeff = 15000,
  3069. .g1_irqs = 8,
  3070. .atu_move_port_mask = 0xf,
  3071. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3072. .flags = MV88E6XXX_FLAGS_FAMILY_6185,
  3073. .ops = &mv88e6185_ops,
  3074. },
  3075. [MV88E6190] = {
  3076. .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
  3077. .family = MV88E6XXX_FAMILY_6390,
  3078. .name = "Marvell 88E6190",
  3079. .num_databases = 4096,
  3080. .num_ports = 11, /* 10 + Z80 */
  3081. .max_vid = 8191,
  3082. .port_base_addr = 0x0,
  3083. .global1_addr = 0x1b,
  3084. .tag_protocol = DSA_TAG_PROTO_DSA,
  3085. .age_time_coeff = 3750,
  3086. .g1_irqs = 9,
  3087. .pvt = true,
  3088. .atu_move_port_mask = 0x1f,
  3089. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3090. .ops = &mv88e6190_ops,
  3091. },
  3092. [MV88E6190X] = {
  3093. .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
  3094. .family = MV88E6XXX_FAMILY_6390,
  3095. .name = "Marvell 88E6190X",
  3096. .num_databases = 4096,
  3097. .num_ports = 11, /* 10 + Z80 */
  3098. .max_vid = 8191,
  3099. .port_base_addr = 0x0,
  3100. .global1_addr = 0x1b,
  3101. .age_time_coeff = 3750,
  3102. .g1_irqs = 9,
  3103. .atu_move_port_mask = 0x1f,
  3104. .pvt = true,
  3105. .tag_protocol = DSA_TAG_PROTO_DSA,
  3106. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3107. .ops = &mv88e6190x_ops,
  3108. },
  3109. [MV88E6191] = {
  3110. .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
  3111. .family = MV88E6XXX_FAMILY_6390,
  3112. .name = "Marvell 88E6191",
  3113. .num_databases = 4096,
  3114. .num_ports = 11, /* 10 + Z80 */
  3115. .max_vid = 8191,
  3116. .port_base_addr = 0x0,
  3117. .global1_addr = 0x1b,
  3118. .age_time_coeff = 3750,
  3119. .g1_irqs = 9,
  3120. .atu_move_port_mask = 0x1f,
  3121. .pvt = true,
  3122. .tag_protocol = DSA_TAG_PROTO_DSA,
  3123. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3124. .ops = &mv88e6191_ops,
  3125. },
  3126. [MV88E6240] = {
  3127. .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
  3128. .family = MV88E6XXX_FAMILY_6352,
  3129. .name = "Marvell 88E6240",
  3130. .num_databases = 4096,
  3131. .num_ports = 7,
  3132. .max_vid = 4095,
  3133. .port_base_addr = 0x10,
  3134. .global1_addr = 0x1b,
  3135. .age_time_coeff = 15000,
  3136. .g1_irqs = 9,
  3137. .atu_move_port_mask = 0xf,
  3138. .pvt = true,
  3139. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3140. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3141. .ops = &mv88e6240_ops,
  3142. },
  3143. [MV88E6290] = {
  3144. .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
  3145. .family = MV88E6XXX_FAMILY_6390,
  3146. .name = "Marvell 88E6290",
  3147. .num_databases = 4096,
  3148. .num_ports = 11, /* 10 + Z80 */
  3149. .max_vid = 8191,
  3150. .port_base_addr = 0x0,
  3151. .global1_addr = 0x1b,
  3152. .age_time_coeff = 3750,
  3153. .g1_irqs = 9,
  3154. .atu_move_port_mask = 0x1f,
  3155. .pvt = true,
  3156. .tag_protocol = DSA_TAG_PROTO_DSA,
  3157. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3158. .ops = &mv88e6290_ops,
  3159. },
  3160. [MV88E6320] = {
  3161. .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
  3162. .family = MV88E6XXX_FAMILY_6320,
  3163. .name = "Marvell 88E6320",
  3164. .num_databases = 4096,
  3165. .num_ports = 7,
  3166. .max_vid = 4095,
  3167. .port_base_addr = 0x10,
  3168. .global1_addr = 0x1b,
  3169. .age_time_coeff = 15000,
  3170. .g1_irqs = 8,
  3171. .atu_move_port_mask = 0xf,
  3172. .pvt = true,
  3173. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3174. .flags = MV88E6XXX_FLAGS_FAMILY_6320,
  3175. .ops = &mv88e6320_ops,
  3176. },
  3177. [MV88E6321] = {
  3178. .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
  3179. .family = MV88E6XXX_FAMILY_6320,
  3180. .name = "Marvell 88E6321",
  3181. .num_databases = 4096,
  3182. .num_ports = 7,
  3183. .max_vid = 4095,
  3184. .port_base_addr = 0x10,
  3185. .global1_addr = 0x1b,
  3186. .age_time_coeff = 15000,
  3187. .g1_irqs = 8,
  3188. .atu_move_port_mask = 0xf,
  3189. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3190. .flags = MV88E6XXX_FLAGS_FAMILY_6320,
  3191. .ops = &mv88e6321_ops,
  3192. },
  3193. [MV88E6341] = {
  3194. .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
  3195. .family = MV88E6XXX_FAMILY_6341,
  3196. .name = "Marvell 88E6341",
  3197. .num_databases = 4096,
  3198. .num_ports = 6,
  3199. .max_vid = 4095,
  3200. .port_base_addr = 0x10,
  3201. .global1_addr = 0x1b,
  3202. .age_time_coeff = 3750,
  3203. .atu_move_port_mask = 0x1f,
  3204. .pvt = true,
  3205. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3206. .flags = MV88E6XXX_FLAGS_FAMILY_6341,
  3207. .ops = &mv88e6341_ops,
  3208. },
  3209. [MV88E6350] = {
  3210. .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
  3211. .family = MV88E6XXX_FAMILY_6351,
  3212. .name = "Marvell 88E6350",
  3213. .num_databases = 4096,
  3214. .num_ports = 7,
  3215. .max_vid = 4095,
  3216. .port_base_addr = 0x10,
  3217. .global1_addr = 0x1b,
  3218. .age_time_coeff = 15000,
  3219. .g1_irqs = 9,
  3220. .atu_move_port_mask = 0xf,
  3221. .pvt = true,
  3222. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3223. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3224. .ops = &mv88e6350_ops,
  3225. },
  3226. [MV88E6351] = {
  3227. .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
  3228. .family = MV88E6XXX_FAMILY_6351,
  3229. .name = "Marvell 88E6351",
  3230. .num_databases = 4096,
  3231. .num_ports = 7,
  3232. .max_vid = 4095,
  3233. .port_base_addr = 0x10,
  3234. .global1_addr = 0x1b,
  3235. .age_time_coeff = 15000,
  3236. .g1_irqs = 9,
  3237. .atu_move_port_mask = 0xf,
  3238. .pvt = true,
  3239. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3240. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3241. .ops = &mv88e6351_ops,
  3242. },
  3243. [MV88E6352] = {
  3244. .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
  3245. .family = MV88E6XXX_FAMILY_6352,
  3246. .name = "Marvell 88E6352",
  3247. .num_databases = 4096,
  3248. .num_ports = 7,
  3249. .max_vid = 4095,
  3250. .port_base_addr = 0x10,
  3251. .global1_addr = 0x1b,
  3252. .age_time_coeff = 15000,
  3253. .g1_irqs = 9,
  3254. .atu_move_port_mask = 0xf,
  3255. .pvt = true,
  3256. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3257. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3258. .ops = &mv88e6352_ops,
  3259. },
  3260. [MV88E6390] = {
  3261. .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
  3262. .family = MV88E6XXX_FAMILY_6390,
  3263. .name = "Marvell 88E6390",
  3264. .num_databases = 4096,
  3265. .num_ports = 11, /* 10 + Z80 */
  3266. .max_vid = 8191,
  3267. .port_base_addr = 0x0,
  3268. .global1_addr = 0x1b,
  3269. .age_time_coeff = 3750,
  3270. .g1_irqs = 9,
  3271. .atu_move_port_mask = 0x1f,
  3272. .pvt = true,
  3273. .tag_protocol = DSA_TAG_PROTO_DSA,
  3274. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3275. .ops = &mv88e6390_ops,
  3276. },
  3277. [MV88E6390X] = {
  3278. .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
  3279. .family = MV88E6XXX_FAMILY_6390,
  3280. .name = "Marvell 88E6390X",
  3281. .num_databases = 4096,
  3282. .num_ports = 11, /* 10 + Z80 */
  3283. .max_vid = 8191,
  3284. .port_base_addr = 0x0,
  3285. .global1_addr = 0x1b,
  3286. .age_time_coeff = 3750,
  3287. .g1_irqs = 9,
  3288. .atu_move_port_mask = 0x1f,
  3289. .pvt = true,
  3290. .tag_protocol = DSA_TAG_PROTO_DSA,
  3291. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3292. .ops = &mv88e6390x_ops,
  3293. },
  3294. };
  3295. static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
  3296. {
  3297. int i;
  3298. for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
  3299. if (mv88e6xxx_table[i].prod_num == prod_num)
  3300. return &mv88e6xxx_table[i];
  3301. return NULL;
  3302. }
  3303. static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
  3304. {
  3305. const struct mv88e6xxx_info *info;
  3306. unsigned int prod_num, rev;
  3307. u16 id;
  3308. int err;
  3309. mutex_lock(&chip->reg_lock);
  3310. err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
  3311. mutex_unlock(&chip->reg_lock);
  3312. if (err)
  3313. return err;
  3314. prod_num = (id & 0xfff0) >> 4;
  3315. rev = id & 0x000f;
  3316. info = mv88e6xxx_lookup_info(prod_num);
  3317. if (!info)
  3318. return -ENODEV;
  3319. /* Update the compatible info with the probed one */
  3320. chip->info = info;
  3321. err = mv88e6xxx_g2_require(chip);
  3322. if (err)
  3323. return err;
  3324. dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
  3325. chip->info->prod_num, chip->info->name, rev);
  3326. return 0;
  3327. }
  3328. static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
  3329. {
  3330. struct mv88e6xxx_chip *chip;
  3331. chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
  3332. if (!chip)
  3333. return NULL;
  3334. chip->dev = dev;
  3335. mutex_init(&chip->reg_lock);
  3336. INIT_LIST_HEAD(&chip->mdios);
  3337. return chip;
  3338. }
  3339. static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
  3340. {
  3341. if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
  3342. mv88e6xxx_ppu_state_init(chip);
  3343. }
  3344. static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
  3345. {
  3346. if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
  3347. mv88e6xxx_ppu_state_destroy(chip);
  3348. }
  3349. static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
  3350. struct mii_bus *bus, int sw_addr)
  3351. {
  3352. if (sw_addr == 0)
  3353. chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
  3354. else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
  3355. chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
  3356. else
  3357. return -EINVAL;
  3358. chip->bus = bus;
  3359. chip->sw_addr = sw_addr;
  3360. return 0;
  3361. }
  3362. static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
  3363. {
  3364. struct mv88e6xxx_chip *chip = ds->priv;
  3365. return chip->info->tag_protocol;
  3366. }
  3367. static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
  3368. struct device *host_dev, int sw_addr,
  3369. void **priv)
  3370. {
  3371. struct mv88e6xxx_chip *chip;
  3372. struct mii_bus *bus;
  3373. int err;
  3374. bus = dsa_host_dev_to_mii_bus(host_dev);
  3375. if (!bus)
  3376. return NULL;
  3377. chip = mv88e6xxx_alloc_chip(dsa_dev);
  3378. if (!chip)
  3379. return NULL;
  3380. /* Legacy SMI probing will only support chips similar to 88E6085 */
  3381. chip->info = &mv88e6xxx_table[MV88E6085];
  3382. err = mv88e6xxx_smi_init(chip, bus, sw_addr);
  3383. if (err)
  3384. goto free;
  3385. err = mv88e6xxx_detect(chip);
  3386. if (err)
  3387. goto free;
  3388. mutex_lock(&chip->reg_lock);
  3389. err = mv88e6xxx_switch_reset(chip);
  3390. mutex_unlock(&chip->reg_lock);
  3391. if (err)
  3392. goto free;
  3393. mv88e6xxx_phy_init(chip);
  3394. err = mv88e6xxx_mdios_register(chip, NULL);
  3395. if (err)
  3396. goto free;
  3397. *priv = chip;
  3398. return chip->info->name;
  3399. free:
  3400. devm_kfree(dsa_dev, chip);
  3401. return NULL;
  3402. }
  3403. static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
  3404. const struct switchdev_obj_port_mdb *mdb,
  3405. struct switchdev_trans *trans)
  3406. {
  3407. /* We don't need any dynamic resource from the kernel (yet),
  3408. * so skip the prepare phase.
  3409. */
  3410. return 0;
  3411. }
  3412. static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
  3413. const struct switchdev_obj_port_mdb *mdb,
  3414. struct switchdev_trans *trans)
  3415. {
  3416. struct mv88e6xxx_chip *chip = ds->priv;
  3417. mutex_lock(&chip->reg_lock);
  3418. if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3419. GLOBAL_ATU_DATA_STATE_MC_STATIC))
  3420. netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
  3421. mutex_unlock(&chip->reg_lock);
  3422. }
  3423. static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
  3424. const struct switchdev_obj_port_mdb *mdb)
  3425. {
  3426. struct mv88e6xxx_chip *chip = ds->priv;
  3427. int err;
  3428. mutex_lock(&chip->reg_lock);
  3429. err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3430. GLOBAL_ATU_DATA_STATE_UNUSED);
  3431. mutex_unlock(&chip->reg_lock);
  3432. return err;
  3433. }
  3434. static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
  3435. struct switchdev_obj_port_mdb *mdb,
  3436. int (*cb)(struct switchdev_obj *obj))
  3437. {
  3438. struct mv88e6xxx_chip *chip = ds->priv;
  3439. int err;
  3440. mutex_lock(&chip->reg_lock);
  3441. err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
  3442. mutex_unlock(&chip->reg_lock);
  3443. return err;
  3444. }
  3445. static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
  3446. .probe = mv88e6xxx_drv_probe,
  3447. .get_tag_protocol = mv88e6xxx_get_tag_protocol,
  3448. .setup = mv88e6xxx_setup,
  3449. .set_addr = mv88e6xxx_set_addr,
  3450. .adjust_link = mv88e6xxx_adjust_link,
  3451. .get_strings = mv88e6xxx_get_strings,
  3452. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  3453. .get_sset_count = mv88e6xxx_get_sset_count,
  3454. .set_eee = mv88e6xxx_set_eee,
  3455. .get_eee = mv88e6xxx_get_eee,
  3456. .get_eeprom_len = mv88e6xxx_get_eeprom_len,
  3457. .get_eeprom = mv88e6xxx_get_eeprom,
  3458. .set_eeprom = mv88e6xxx_set_eeprom,
  3459. .get_regs_len = mv88e6xxx_get_regs_len,
  3460. .get_regs = mv88e6xxx_get_regs,
  3461. .set_ageing_time = mv88e6xxx_set_ageing_time,
  3462. .port_bridge_join = mv88e6xxx_port_bridge_join,
  3463. .port_bridge_leave = mv88e6xxx_port_bridge_leave,
  3464. .port_stp_state_set = mv88e6xxx_port_stp_state_set,
  3465. .port_fast_age = mv88e6xxx_port_fast_age,
  3466. .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
  3467. .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
  3468. .port_vlan_add = mv88e6xxx_port_vlan_add,
  3469. .port_vlan_del = mv88e6xxx_port_vlan_del,
  3470. .port_vlan_dump = mv88e6xxx_port_vlan_dump,
  3471. .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
  3472. .port_fdb_add = mv88e6xxx_port_fdb_add,
  3473. .port_fdb_del = mv88e6xxx_port_fdb_del,
  3474. .port_fdb_dump = mv88e6xxx_port_fdb_dump,
  3475. .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
  3476. .port_mdb_add = mv88e6xxx_port_mdb_add,
  3477. .port_mdb_del = mv88e6xxx_port_mdb_del,
  3478. .port_mdb_dump = mv88e6xxx_port_mdb_dump,
  3479. .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
  3480. .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
  3481. };
  3482. static struct dsa_switch_driver mv88e6xxx_switch_drv = {
  3483. .ops = &mv88e6xxx_switch_ops,
  3484. };
  3485. static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
  3486. {
  3487. struct device *dev = chip->dev;
  3488. struct dsa_switch *ds;
  3489. ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
  3490. if (!ds)
  3491. return -ENOMEM;
  3492. ds->priv = chip;
  3493. ds->ops = &mv88e6xxx_switch_ops;
  3494. ds->ageing_time_min = chip->info->age_time_coeff;
  3495. ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
  3496. dev_set_drvdata(dev, ds);
  3497. return dsa_register_switch(ds, dev);
  3498. }
  3499. static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
  3500. {
  3501. dsa_unregister_switch(chip->ds);
  3502. }
  3503. static int mv88e6xxx_probe(struct mdio_device *mdiodev)
  3504. {
  3505. struct device *dev = &mdiodev->dev;
  3506. struct device_node *np = dev->of_node;
  3507. const struct mv88e6xxx_info *compat_info;
  3508. struct mv88e6xxx_chip *chip;
  3509. u32 eeprom_len;
  3510. int err;
  3511. compat_info = of_device_get_match_data(dev);
  3512. if (!compat_info)
  3513. return -EINVAL;
  3514. chip = mv88e6xxx_alloc_chip(dev);
  3515. if (!chip)
  3516. return -ENOMEM;
  3517. chip->info = compat_info;
  3518. err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
  3519. if (err)
  3520. return err;
  3521. chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
  3522. if (IS_ERR(chip->reset))
  3523. return PTR_ERR(chip->reset);
  3524. err = mv88e6xxx_detect(chip);
  3525. if (err)
  3526. return err;
  3527. mv88e6xxx_phy_init(chip);
  3528. if (chip->info->ops->get_eeprom &&
  3529. !of_property_read_u32(np, "eeprom-length", &eeprom_len))
  3530. chip->eeprom_len = eeprom_len;
  3531. mutex_lock(&chip->reg_lock);
  3532. err = mv88e6xxx_switch_reset(chip);
  3533. mutex_unlock(&chip->reg_lock);
  3534. if (err)
  3535. goto out;
  3536. chip->irq = of_irq_get(np, 0);
  3537. if (chip->irq == -EPROBE_DEFER) {
  3538. err = chip->irq;
  3539. goto out;
  3540. }
  3541. if (chip->irq > 0) {
  3542. /* Has to be performed before the MDIO bus is created,
  3543. * because the PHYs will link there interrupts to these
  3544. * interrupt controllers
  3545. */
  3546. mutex_lock(&chip->reg_lock);
  3547. err = mv88e6xxx_g1_irq_setup(chip);
  3548. mutex_unlock(&chip->reg_lock);
  3549. if (err)
  3550. goto out;
  3551. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
  3552. err = mv88e6xxx_g2_irq_setup(chip);
  3553. if (err)
  3554. goto out_g1_irq;
  3555. }
  3556. }
  3557. err = mv88e6xxx_mdios_register(chip, np);
  3558. if (err)
  3559. goto out_g2_irq;
  3560. err = mv88e6xxx_register_switch(chip);
  3561. if (err)
  3562. goto out_mdio;
  3563. return 0;
  3564. out_mdio:
  3565. mv88e6xxx_mdios_unregister(chip);
  3566. out_g2_irq:
  3567. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
  3568. mv88e6xxx_g2_irq_free(chip);
  3569. out_g1_irq:
  3570. if (chip->irq > 0) {
  3571. mutex_lock(&chip->reg_lock);
  3572. mv88e6xxx_g1_irq_free(chip);
  3573. mutex_unlock(&chip->reg_lock);
  3574. }
  3575. out:
  3576. return err;
  3577. }
  3578. static void mv88e6xxx_remove(struct mdio_device *mdiodev)
  3579. {
  3580. struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
  3581. struct mv88e6xxx_chip *chip = ds->priv;
  3582. mv88e6xxx_phy_destroy(chip);
  3583. mv88e6xxx_unregister_switch(chip);
  3584. mv88e6xxx_mdios_unregister(chip);
  3585. if (chip->irq > 0) {
  3586. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
  3587. mv88e6xxx_g2_irq_free(chip);
  3588. mv88e6xxx_g1_irq_free(chip);
  3589. }
  3590. }
  3591. static const struct of_device_id mv88e6xxx_of_match[] = {
  3592. {
  3593. .compatible = "marvell,mv88e6085",
  3594. .data = &mv88e6xxx_table[MV88E6085],
  3595. },
  3596. {
  3597. .compatible = "marvell,mv88e6190",
  3598. .data = &mv88e6xxx_table[MV88E6190],
  3599. },
  3600. { /* sentinel */ },
  3601. };
  3602. MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
  3603. static struct mdio_driver mv88e6xxx_driver = {
  3604. .probe = mv88e6xxx_probe,
  3605. .remove = mv88e6xxx_remove,
  3606. .mdiodrv.driver = {
  3607. .name = "mv88e6085",
  3608. .of_match_table = mv88e6xxx_of_match,
  3609. },
  3610. };
  3611. static int __init mv88e6xxx_init(void)
  3612. {
  3613. register_switch_driver(&mv88e6xxx_switch_drv);
  3614. return mdio_driver_register(&mv88e6xxx_driver);
  3615. }
  3616. module_init(mv88e6xxx_init);
  3617. static void __exit mv88e6xxx_cleanup(void)
  3618. {
  3619. mdio_driver_unregister(&mv88e6xxx_driver);
  3620. unregister_switch_driver(&mv88e6xxx_switch_drv);
  3621. }
  3622. module_exit(mv88e6xxx_cleanup);
  3623. MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
  3624. MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
  3625. MODULE_LICENSE("GPL");