bcm_sf2.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <net/switchdev.h>
  31. #include <linux/platform_data/b53.h>
  32. #include "bcm_sf2.h"
  33. #include "bcm_sf2_regs.h"
  34. #include "b53/b53_priv.h"
  35. #include "b53/b53_regs.h"
  36. static enum dsa_tag_protocol bcm_sf2_sw_get_tag_protocol(struct dsa_switch *ds)
  37. {
  38. return DSA_TAG_PROTO_BRCM;
  39. }
  40. static void bcm_sf2_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
  41. {
  42. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  43. unsigned int i;
  44. u32 reg;
  45. /* Enable the IMP Port to be in the same VLAN as the other ports
  46. * on a per-port basis such that we only have Port i and IMP in
  47. * the same VLAN.
  48. */
  49. for (i = 0; i < priv->hw_params.num_ports; i++) {
  50. if (!((1 << i) & ds->enabled_port_mask))
  51. continue;
  52. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(i));
  53. reg |= (1 << cpu_port);
  54. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(i));
  55. }
  56. }
  57. static void bcm_sf2_brcm_hdr_setup(struct bcm_sf2_priv *priv, int port)
  58. {
  59. u32 reg, val;
  60. /* Resolve which bit controls the Broadcom tag */
  61. switch (port) {
  62. case 8:
  63. val = BRCM_HDR_EN_P8;
  64. break;
  65. case 7:
  66. val = BRCM_HDR_EN_P7;
  67. break;
  68. case 5:
  69. val = BRCM_HDR_EN_P5;
  70. break;
  71. default:
  72. val = 0;
  73. break;
  74. }
  75. /* Enable Broadcom tags for IMP port */
  76. reg = core_readl(priv, CORE_BRCM_HDR_CTRL);
  77. reg |= val;
  78. core_writel(priv, reg, CORE_BRCM_HDR_CTRL);
  79. /* Enable reception Broadcom tag for CPU TX (switch RX) to
  80. * allow us to tag outgoing frames
  81. */
  82. reg = core_readl(priv, CORE_BRCM_HDR_RX_DIS);
  83. reg &= ~(1 << port);
  84. core_writel(priv, reg, CORE_BRCM_HDR_RX_DIS);
  85. /* Enable transmission of Broadcom tags from the switch (CPU RX) to
  86. * allow delivering frames to the per-port net_devices
  87. */
  88. reg = core_readl(priv, CORE_BRCM_HDR_TX_DIS);
  89. reg &= ~(1 << port);
  90. core_writel(priv, reg, CORE_BRCM_HDR_TX_DIS);
  91. }
  92. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  93. {
  94. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  95. u32 reg, offset;
  96. if (priv->type == BCM7445_DEVICE_ID)
  97. offset = CORE_STS_OVERRIDE_IMP;
  98. else
  99. offset = CORE_STS_OVERRIDE_IMP2;
  100. /* Enable the port memories */
  101. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  102. reg &= ~P_TXQ_PSM_VDD(port);
  103. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  104. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  105. reg = core_readl(priv, CORE_IMP_CTL);
  106. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  107. reg &= ~(RX_DIS | TX_DIS);
  108. core_writel(priv, reg, CORE_IMP_CTL);
  109. /* Enable forwarding */
  110. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  111. /* Enable IMP port in dumb mode */
  112. reg = core_readl(priv, CORE_SWITCH_CTRL);
  113. reg |= MII_DUMB_FWDG_EN;
  114. core_writel(priv, reg, CORE_SWITCH_CTRL);
  115. bcm_sf2_brcm_hdr_setup(priv, port);
  116. /* Force link status for IMP port */
  117. reg = core_readl(priv, offset);
  118. reg |= (MII_SW_OR | LINK_STS);
  119. core_writel(priv, reg, offset);
  120. }
  121. static void bcm_sf2_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
  122. {
  123. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  124. u32 reg;
  125. reg = core_readl(priv, CORE_EEE_EN_CTRL);
  126. if (enable)
  127. reg |= 1 << port;
  128. else
  129. reg &= ~(1 << port);
  130. core_writel(priv, reg, CORE_EEE_EN_CTRL);
  131. }
  132. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  133. {
  134. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  135. u32 reg;
  136. reg = reg_readl(priv, REG_SPHY_CNTRL);
  137. if (enable) {
  138. reg |= PHY_RESET;
  139. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | CK25_DIS);
  140. reg_writel(priv, reg, REG_SPHY_CNTRL);
  141. udelay(21);
  142. reg = reg_readl(priv, REG_SPHY_CNTRL);
  143. reg &= ~PHY_RESET;
  144. } else {
  145. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  146. reg_writel(priv, reg, REG_SPHY_CNTRL);
  147. mdelay(1);
  148. reg |= CK25_DIS;
  149. }
  150. reg_writel(priv, reg, REG_SPHY_CNTRL);
  151. /* Use PHY-driven LED signaling */
  152. if (!enable) {
  153. reg = reg_readl(priv, REG_LED_CNTRL(0));
  154. reg |= SPDLNK_SRC_SEL;
  155. reg_writel(priv, reg, REG_LED_CNTRL(0));
  156. }
  157. }
  158. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  159. int port)
  160. {
  161. unsigned int off;
  162. switch (port) {
  163. case 7:
  164. off = P7_IRQ_OFF;
  165. break;
  166. case 0:
  167. /* Port 0 interrupts are located on the first bank */
  168. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  169. return;
  170. default:
  171. off = P_IRQ_OFF(port);
  172. break;
  173. }
  174. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  175. }
  176. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  177. int port)
  178. {
  179. unsigned int off;
  180. switch (port) {
  181. case 7:
  182. off = P7_IRQ_OFF;
  183. break;
  184. case 0:
  185. /* Port 0 interrupts are located on the first bank */
  186. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  187. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  188. return;
  189. default:
  190. off = P_IRQ_OFF(port);
  191. break;
  192. }
  193. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  194. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  195. }
  196. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  197. struct phy_device *phy)
  198. {
  199. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  200. s8 cpu_port = ds->dst[ds->index].cpu_port;
  201. unsigned int i;
  202. u32 reg;
  203. /* Clear the memory power down */
  204. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  205. reg &= ~P_TXQ_PSM_VDD(port);
  206. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  207. /* Enable Broadcom tags for that port if requested */
  208. if (priv->brcm_tag_mask & BIT(port))
  209. bcm_sf2_brcm_hdr_setup(priv, port);
  210. /* Configure Traffic Class to QoS mapping, allow each priority to map
  211. * to a different queue number
  212. */
  213. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  214. for (i = 0; i < 8; i++)
  215. reg |= i << (PRT_TO_QID_SHIFT * i);
  216. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  217. /* Clear the Rx and Tx disable bits and set to no spanning tree */
  218. core_writel(priv, 0, CORE_G_PCTL_PORT(port));
  219. /* Re-enable the GPHY and re-apply workarounds */
  220. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  221. bcm_sf2_gphy_enable_set(ds, true);
  222. if (phy) {
  223. /* if phy_stop() has been called before, phy
  224. * will be in halted state, and phy_start()
  225. * will call resume.
  226. *
  227. * the resume path does not configure back
  228. * autoneg settings, and since we hard reset
  229. * the phy manually here, we need to reset the
  230. * state machine also.
  231. */
  232. phy->state = PHY_READY;
  233. phy_init_hw(phy);
  234. }
  235. }
  236. /* Enable MoCA port interrupts to get notified */
  237. if (port == priv->moca_port)
  238. bcm_sf2_port_intr_enable(priv, port);
  239. /* Set this port, and only this one to be in the default VLAN,
  240. * if member of a bridge, restore its membership prior to
  241. * bringing down this port.
  242. */
  243. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(port));
  244. reg &= ~PORT_VLAN_CTRL_MASK;
  245. reg |= (1 << port);
  246. reg |= priv->dev->ports[port].vlan_ctl_mask;
  247. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(port));
  248. bcm_sf2_imp_vlan_setup(ds, cpu_port);
  249. /* If EEE was enabled, restore it */
  250. if (priv->port_sts[port].eee.eee_enabled)
  251. bcm_sf2_eee_enable_set(ds, port, true);
  252. return 0;
  253. }
  254. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  255. struct phy_device *phy)
  256. {
  257. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  258. u32 off, reg;
  259. if (priv->wol_ports_mask & (1 << port))
  260. return;
  261. if (port == priv->moca_port)
  262. bcm_sf2_port_intr_disable(priv, port);
  263. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  264. bcm_sf2_gphy_enable_set(ds, false);
  265. if (dsa_is_cpu_port(ds, port))
  266. off = CORE_IMP_CTL;
  267. else
  268. off = CORE_G_PCTL_PORT(port);
  269. reg = core_readl(priv, off);
  270. reg |= RX_DIS | TX_DIS;
  271. core_writel(priv, reg, off);
  272. /* Power down the port memory */
  273. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  274. reg |= P_TXQ_PSM_VDD(port);
  275. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  276. }
  277. /* Returns 0 if EEE was not enabled, or 1 otherwise
  278. */
  279. static int bcm_sf2_eee_init(struct dsa_switch *ds, int port,
  280. struct phy_device *phy)
  281. {
  282. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  283. struct ethtool_eee *p = &priv->port_sts[port].eee;
  284. int ret;
  285. p->supported = (SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full);
  286. ret = phy_init_eee(phy, 0);
  287. if (ret)
  288. return 0;
  289. bcm_sf2_eee_enable_set(ds, port, true);
  290. return 1;
  291. }
  292. static int bcm_sf2_sw_get_eee(struct dsa_switch *ds, int port,
  293. struct ethtool_eee *e)
  294. {
  295. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  296. struct ethtool_eee *p = &priv->port_sts[port].eee;
  297. u32 reg;
  298. reg = core_readl(priv, CORE_EEE_LPI_INDICATE);
  299. e->eee_enabled = p->eee_enabled;
  300. e->eee_active = !!(reg & (1 << port));
  301. return 0;
  302. }
  303. static int bcm_sf2_sw_set_eee(struct dsa_switch *ds, int port,
  304. struct phy_device *phydev,
  305. struct ethtool_eee *e)
  306. {
  307. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  308. struct ethtool_eee *p = &priv->port_sts[port].eee;
  309. p->eee_enabled = e->eee_enabled;
  310. if (!p->eee_enabled) {
  311. bcm_sf2_eee_enable_set(ds, port, false);
  312. } else {
  313. p->eee_enabled = bcm_sf2_eee_init(ds, port, phydev);
  314. if (!p->eee_enabled)
  315. return -EOPNOTSUPP;
  316. }
  317. return 0;
  318. }
  319. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  320. int regnum, u16 val)
  321. {
  322. int ret = 0;
  323. u32 reg;
  324. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  325. reg |= MDIO_MASTER_SEL;
  326. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  327. /* Page << 8 | offset */
  328. reg = 0x70;
  329. reg <<= 2;
  330. core_writel(priv, addr, reg);
  331. /* Page << 8 | offset */
  332. reg = 0x80 << 8 | regnum << 1;
  333. reg <<= 2;
  334. if (op)
  335. ret = core_readl(priv, reg);
  336. else
  337. core_writel(priv, val, reg);
  338. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  339. reg &= ~MDIO_MASTER_SEL;
  340. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  341. return ret & 0xffff;
  342. }
  343. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  344. {
  345. struct bcm_sf2_priv *priv = bus->priv;
  346. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  347. * them to our master MDIO bus controller
  348. */
  349. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  350. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  351. else
  352. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  353. }
  354. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  355. u16 val)
  356. {
  357. struct bcm_sf2_priv *priv = bus->priv;
  358. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  359. * send them to our master MDIO bus controller
  360. */
  361. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  362. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  363. else
  364. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  365. return 0;
  366. }
  367. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  368. {
  369. struct bcm_sf2_priv *priv = dev_id;
  370. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  371. ~priv->irq0_mask;
  372. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  373. return IRQ_HANDLED;
  374. }
  375. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  376. {
  377. struct bcm_sf2_priv *priv = dev_id;
  378. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  379. ~priv->irq1_mask;
  380. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  381. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  382. priv->port_sts[7].link = 1;
  383. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  384. priv->port_sts[7].link = 0;
  385. return IRQ_HANDLED;
  386. }
  387. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  388. {
  389. unsigned int timeout = 1000;
  390. u32 reg;
  391. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  392. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  393. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  394. do {
  395. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  396. if (!(reg & SOFTWARE_RESET))
  397. break;
  398. usleep_range(1000, 2000);
  399. } while (timeout-- > 0);
  400. if (timeout == 0)
  401. return -ETIMEDOUT;
  402. return 0;
  403. }
  404. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  405. {
  406. intrl2_0_mask_set(priv, 0xffffffff);
  407. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  408. intrl2_1_mask_set(priv, 0xffffffff);
  409. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  410. }
  411. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  412. struct device_node *dn)
  413. {
  414. struct device_node *port;
  415. const char *phy_mode_str;
  416. int mode;
  417. unsigned int port_num;
  418. int ret;
  419. priv->moca_port = -1;
  420. for_each_available_child_of_node(dn, port) {
  421. if (of_property_read_u32(port, "reg", &port_num))
  422. continue;
  423. /* Internal PHYs get assigned a specific 'phy-mode' property
  424. * value: "internal" to help flag them before MDIO probing
  425. * has completed, since they might be turned off at that
  426. * time
  427. */
  428. mode = of_get_phy_mode(port);
  429. if (mode < 0) {
  430. ret = of_property_read_string(port, "phy-mode",
  431. &phy_mode_str);
  432. if (ret < 0)
  433. continue;
  434. if (!strcasecmp(phy_mode_str, "internal"))
  435. priv->int_phy_mask |= 1 << port_num;
  436. }
  437. if (mode == PHY_INTERFACE_MODE_MOCA)
  438. priv->moca_port = port_num;
  439. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  440. priv->brcm_tag_mask |= 1 << port_num;
  441. }
  442. }
  443. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  444. {
  445. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  446. struct device_node *dn;
  447. static int index;
  448. int err;
  449. /* Find our integrated MDIO bus node */
  450. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  451. priv->master_mii_bus = of_mdio_find_bus(dn);
  452. if (!priv->master_mii_bus)
  453. return -EPROBE_DEFER;
  454. get_device(&priv->master_mii_bus->dev);
  455. priv->master_mii_dn = dn;
  456. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  457. if (!priv->slave_mii_bus)
  458. return -ENOMEM;
  459. priv->slave_mii_bus->priv = priv;
  460. priv->slave_mii_bus->name = "sf2 slave mii";
  461. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  462. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  463. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  464. index++);
  465. priv->slave_mii_bus->dev.of_node = dn;
  466. /* Include the pseudo-PHY address to divert reads towards our
  467. * workaround. This is only required for 7445D0, since 7445E0
  468. * disconnects the internal switch pseudo-PHY such that we can use the
  469. * regular SWITCH_MDIO master controller instead.
  470. *
  471. * Here we flag the pseudo PHY as needing special treatment and would
  472. * otherwise make all other PHY read/writes go to the master MDIO bus
  473. * controller that comes with this switch backed by the "mdio-unimac"
  474. * driver.
  475. */
  476. if (of_machine_is_compatible("brcm,bcm7445d0"))
  477. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  478. else
  479. priv->indir_phy_mask = 0;
  480. ds->phys_mii_mask = priv->indir_phy_mask;
  481. ds->slave_mii_bus = priv->slave_mii_bus;
  482. priv->slave_mii_bus->parent = ds->dev->parent;
  483. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  484. if (dn)
  485. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  486. else
  487. err = mdiobus_register(priv->slave_mii_bus);
  488. if (err)
  489. of_node_put(dn);
  490. return err;
  491. }
  492. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  493. {
  494. mdiobus_unregister(priv->slave_mii_bus);
  495. if (priv->master_mii_dn)
  496. of_node_put(priv->master_mii_dn);
  497. }
  498. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  499. {
  500. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  501. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  502. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  503. * the REG_PHY_REVISION register layout is.
  504. */
  505. return priv->hw_params.gphy_rev;
  506. }
  507. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  508. struct phy_device *phydev)
  509. {
  510. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  511. struct ethtool_eee *p = &priv->port_sts[port].eee;
  512. u32 id_mode_dis = 0, port_mode;
  513. const char *str = NULL;
  514. u32 reg, offset;
  515. if (priv->type == BCM7445_DEVICE_ID)
  516. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  517. else
  518. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  519. switch (phydev->interface) {
  520. case PHY_INTERFACE_MODE_RGMII:
  521. str = "RGMII (no delay)";
  522. id_mode_dis = 1;
  523. case PHY_INTERFACE_MODE_RGMII_TXID:
  524. if (!str)
  525. str = "RGMII (TX delay)";
  526. port_mode = EXT_GPHY;
  527. break;
  528. case PHY_INTERFACE_MODE_MII:
  529. str = "MII";
  530. port_mode = EXT_EPHY;
  531. break;
  532. case PHY_INTERFACE_MODE_REVMII:
  533. str = "Reverse MII";
  534. port_mode = EXT_REVMII;
  535. break;
  536. default:
  537. /* All other PHYs: internal and MoCA */
  538. goto force_link;
  539. }
  540. /* If the link is down, just disable the interface to conserve power */
  541. if (!phydev->link) {
  542. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  543. reg &= ~RGMII_MODE_EN;
  544. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  545. goto force_link;
  546. }
  547. /* Clear id_mode_dis bit, and the existing port mode, but
  548. * make sure we enable the RGMII block for data to pass
  549. */
  550. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  551. reg &= ~ID_MODE_DIS;
  552. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  553. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  554. reg |= port_mode | RGMII_MODE_EN;
  555. if (id_mode_dis)
  556. reg |= ID_MODE_DIS;
  557. if (phydev->pause) {
  558. if (phydev->asym_pause)
  559. reg |= TX_PAUSE_EN;
  560. reg |= RX_PAUSE_EN;
  561. }
  562. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  563. pr_info("Port %d configured for %s\n", port, str);
  564. force_link:
  565. /* Force link settings detected from the PHY */
  566. reg = SW_OVERRIDE;
  567. switch (phydev->speed) {
  568. case SPEED_1000:
  569. reg |= SPDSTS_1000 << SPEED_SHIFT;
  570. break;
  571. case SPEED_100:
  572. reg |= SPDSTS_100 << SPEED_SHIFT;
  573. break;
  574. }
  575. if (phydev->link)
  576. reg |= LINK_STS;
  577. if (phydev->duplex == DUPLEX_FULL)
  578. reg |= DUPLX_MODE;
  579. core_writel(priv, reg, offset);
  580. if (!phydev->is_pseudo_fixed_link)
  581. p->eee_enabled = bcm_sf2_eee_init(ds, port, phydev);
  582. }
  583. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  584. struct fixed_phy_status *status)
  585. {
  586. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  587. u32 duplex, pause, offset;
  588. u32 reg;
  589. if (priv->type == BCM7445_DEVICE_ID)
  590. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  591. else
  592. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  593. duplex = core_readl(priv, CORE_DUPSTS);
  594. pause = core_readl(priv, CORE_PAUSESTS);
  595. status->link = 0;
  596. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  597. * which means that we need to force the link at the port override
  598. * level to get the data to flow. We do use what the interrupt handler
  599. * did determine before.
  600. *
  601. * For the other ports, we just force the link status, since this is
  602. * a fixed PHY device.
  603. */
  604. if (port == priv->moca_port) {
  605. status->link = priv->port_sts[port].link;
  606. /* For MoCA interfaces, also force a link down notification
  607. * since some version of the user-space daemon (mocad) use
  608. * cmd->autoneg to force the link, which messes up the PHY
  609. * state machine and make it go in PHY_FORCING state instead.
  610. */
  611. if (!status->link)
  612. netif_carrier_off(ds->ports[port].netdev);
  613. status->duplex = 1;
  614. } else {
  615. status->link = 1;
  616. status->duplex = !!(duplex & (1 << port));
  617. }
  618. reg = core_readl(priv, offset);
  619. reg |= SW_OVERRIDE;
  620. if (status->link)
  621. reg |= LINK_STS;
  622. else
  623. reg &= ~LINK_STS;
  624. core_writel(priv, reg, offset);
  625. if ((pause & (1 << port)) &&
  626. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  627. status->asym_pause = 1;
  628. status->pause = 1;
  629. }
  630. if (pause & (1 << port))
  631. status->pause = 1;
  632. }
  633. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  634. {
  635. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  636. unsigned int port;
  637. bcm_sf2_intr_disable(priv);
  638. /* Disable all ports physically present including the IMP
  639. * port, the other ones have already been disabled during
  640. * bcm_sf2_sw_setup
  641. */
  642. for (port = 0; port < DSA_MAX_PORTS; port++) {
  643. if ((1 << port) & ds->enabled_port_mask ||
  644. dsa_is_cpu_port(ds, port))
  645. bcm_sf2_port_disable(ds, port, NULL);
  646. }
  647. return 0;
  648. }
  649. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  650. {
  651. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  652. unsigned int port;
  653. int ret;
  654. ret = bcm_sf2_sw_rst(priv);
  655. if (ret) {
  656. pr_err("%s: failed to software reset switch\n", __func__);
  657. return ret;
  658. }
  659. if (priv->hw_params.num_gphy == 1)
  660. bcm_sf2_gphy_enable_set(ds, true);
  661. for (port = 0; port < DSA_MAX_PORTS; port++) {
  662. if ((1 << port) & ds->enabled_port_mask)
  663. bcm_sf2_port_setup(ds, port, NULL);
  664. else if (dsa_is_cpu_port(ds, port))
  665. bcm_sf2_imp_setup(ds, port);
  666. }
  667. return 0;
  668. }
  669. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  670. struct ethtool_wolinfo *wol)
  671. {
  672. struct net_device *p = ds->dst[ds->index].master_netdev;
  673. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  674. struct ethtool_wolinfo pwol;
  675. /* Get the parent device WoL settings */
  676. p->ethtool_ops->get_wol(p, &pwol);
  677. /* Advertise the parent device supported settings */
  678. wol->supported = pwol.supported;
  679. memset(&wol->sopass, 0, sizeof(wol->sopass));
  680. if (pwol.wolopts & WAKE_MAGICSECURE)
  681. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  682. if (priv->wol_ports_mask & (1 << port))
  683. wol->wolopts = pwol.wolopts;
  684. else
  685. wol->wolopts = 0;
  686. }
  687. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  688. struct ethtool_wolinfo *wol)
  689. {
  690. struct net_device *p = ds->dst[ds->index].master_netdev;
  691. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  692. s8 cpu_port = ds->dst[ds->index].cpu_port;
  693. struct ethtool_wolinfo pwol;
  694. p->ethtool_ops->get_wol(p, &pwol);
  695. if (wol->wolopts & ~pwol.supported)
  696. return -EINVAL;
  697. if (wol->wolopts)
  698. priv->wol_ports_mask |= (1 << port);
  699. else
  700. priv->wol_ports_mask &= ~(1 << port);
  701. /* If we have at least one port enabled, make sure the CPU port
  702. * is also enabled. If the CPU port is the last one enabled, we disable
  703. * it since this configuration does not make sense.
  704. */
  705. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  706. priv->wol_ports_mask |= (1 << cpu_port);
  707. else
  708. priv->wol_ports_mask &= ~(1 << cpu_port);
  709. return p->ethtool_ops->set_wol(p, wol);
  710. }
  711. static int bcm_sf2_vlan_op_wait(struct bcm_sf2_priv *priv)
  712. {
  713. unsigned int timeout = 10;
  714. u32 reg;
  715. do {
  716. reg = core_readl(priv, CORE_ARLA_VTBL_RWCTRL);
  717. if (!(reg & ARLA_VTBL_STDN))
  718. return 0;
  719. usleep_range(1000, 2000);
  720. } while (timeout--);
  721. return -ETIMEDOUT;
  722. }
  723. static int bcm_sf2_vlan_op(struct bcm_sf2_priv *priv, u8 op)
  724. {
  725. core_writel(priv, ARLA_VTBL_STDN | op, CORE_ARLA_VTBL_RWCTRL);
  726. return bcm_sf2_vlan_op_wait(priv);
  727. }
  728. static void bcm_sf2_sw_configure_vlan(struct dsa_switch *ds)
  729. {
  730. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  731. unsigned int port;
  732. /* Clear all VLANs */
  733. bcm_sf2_vlan_op(priv, ARLA_VTBL_CMD_CLEAR);
  734. for (port = 0; port < priv->hw_params.num_ports; port++) {
  735. if (!((1 << port) & ds->enabled_port_mask))
  736. continue;
  737. core_writel(priv, 1, CORE_DEFAULT_1Q_TAG_P(port));
  738. }
  739. }
  740. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  741. {
  742. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  743. unsigned int port;
  744. /* Enable all valid ports and disable those unused */
  745. for (port = 0; port < priv->hw_params.num_ports; port++) {
  746. /* IMP port receives special treatment */
  747. if ((1 << port) & ds->enabled_port_mask)
  748. bcm_sf2_port_setup(ds, port, NULL);
  749. else if (dsa_is_cpu_port(ds, port))
  750. bcm_sf2_imp_setup(ds, port);
  751. else
  752. bcm_sf2_port_disable(ds, port, NULL);
  753. }
  754. bcm_sf2_sw_configure_vlan(ds);
  755. return 0;
  756. }
  757. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  758. * register basis so we need to translate that into an address that the
  759. * bus-glue understands.
  760. */
  761. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  762. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  763. u8 *val)
  764. {
  765. struct bcm_sf2_priv *priv = dev->priv;
  766. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  767. return 0;
  768. }
  769. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  770. u16 *val)
  771. {
  772. struct bcm_sf2_priv *priv = dev->priv;
  773. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  774. return 0;
  775. }
  776. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  777. u32 *val)
  778. {
  779. struct bcm_sf2_priv *priv = dev->priv;
  780. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  781. return 0;
  782. }
  783. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  784. u64 *val)
  785. {
  786. struct bcm_sf2_priv *priv = dev->priv;
  787. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  788. return 0;
  789. }
  790. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  791. u8 value)
  792. {
  793. struct bcm_sf2_priv *priv = dev->priv;
  794. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  795. return 0;
  796. }
  797. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  798. u16 value)
  799. {
  800. struct bcm_sf2_priv *priv = dev->priv;
  801. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  802. return 0;
  803. }
  804. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  805. u32 value)
  806. {
  807. struct bcm_sf2_priv *priv = dev->priv;
  808. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  809. return 0;
  810. }
  811. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  812. u64 value)
  813. {
  814. struct bcm_sf2_priv *priv = dev->priv;
  815. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  816. return 0;
  817. }
  818. static struct b53_io_ops bcm_sf2_io_ops = {
  819. .read8 = bcm_sf2_core_read8,
  820. .read16 = bcm_sf2_core_read16,
  821. .read32 = bcm_sf2_core_read32,
  822. .read48 = bcm_sf2_core_read64,
  823. .read64 = bcm_sf2_core_read64,
  824. .write8 = bcm_sf2_core_write8,
  825. .write16 = bcm_sf2_core_write16,
  826. .write32 = bcm_sf2_core_write32,
  827. .write48 = bcm_sf2_core_write64,
  828. .write64 = bcm_sf2_core_write64,
  829. };
  830. static const struct dsa_switch_ops bcm_sf2_ops = {
  831. .get_tag_protocol = bcm_sf2_sw_get_tag_protocol,
  832. .setup = bcm_sf2_sw_setup,
  833. .get_strings = b53_get_strings,
  834. .get_ethtool_stats = b53_get_ethtool_stats,
  835. .get_sset_count = b53_get_sset_count,
  836. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  837. .adjust_link = bcm_sf2_sw_adjust_link,
  838. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  839. .suspend = bcm_sf2_sw_suspend,
  840. .resume = bcm_sf2_sw_resume,
  841. .get_wol = bcm_sf2_sw_get_wol,
  842. .set_wol = bcm_sf2_sw_set_wol,
  843. .port_enable = bcm_sf2_port_setup,
  844. .port_disable = bcm_sf2_port_disable,
  845. .get_eee = bcm_sf2_sw_get_eee,
  846. .set_eee = bcm_sf2_sw_set_eee,
  847. .port_bridge_join = b53_br_join,
  848. .port_bridge_leave = b53_br_leave,
  849. .port_stp_state_set = b53_br_set_stp_state,
  850. .port_fast_age = b53_br_fast_age,
  851. .port_vlan_filtering = b53_vlan_filtering,
  852. .port_vlan_prepare = b53_vlan_prepare,
  853. .port_vlan_add = b53_vlan_add,
  854. .port_vlan_del = b53_vlan_del,
  855. .port_vlan_dump = b53_vlan_dump,
  856. .port_fdb_prepare = b53_fdb_prepare,
  857. .port_fdb_dump = b53_fdb_dump,
  858. .port_fdb_add = b53_fdb_add,
  859. .port_fdb_del = b53_fdb_del,
  860. .get_rxnfc = bcm_sf2_get_rxnfc,
  861. .set_rxnfc = bcm_sf2_set_rxnfc,
  862. .port_mirror_add = b53_mirror_add,
  863. .port_mirror_del = b53_mirror_del,
  864. };
  865. struct bcm_sf2_of_data {
  866. u32 type;
  867. const u16 *reg_offsets;
  868. unsigned int core_reg_align;
  869. };
  870. /* Register offsets for the SWITCH_REG_* block */
  871. static const u16 bcm_sf2_7445_reg_offsets[] = {
  872. [REG_SWITCH_CNTRL] = 0x00,
  873. [REG_SWITCH_STATUS] = 0x04,
  874. [REG_DIR_DATA_WRITE] = 0x08,
  875. [REG_DIR_DATA_READ] = 0x0C,
  876. [REG_SWITCH_REVISION] = 0x18,
  877. [REG_PHY_REVISION] = 0x1C,
  878. [REG_SPHY_CNTRL] = 0x2C,
  879. [REG_RGMII_0_CNTRL] = 0x34,
  880. [REG_RGMII_1_CNTRL] = 0x40,
  881. [REG_RGMII_2_CNTRL] = 0x4c,
  882. [REG_LED_0_CNTRL] = 0x90,
  883. [REG_LED_1_CNTRL] = 0x94,
  884. [REG_LED_2_CNTRL] = 0x98,
  885. };
  886. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  887. .type = BCM7445_DEVICE_ID,
  888. .core_reg_align = 0,
  889. .reg_offsets = bcm_sf2_7445_reg_offsets,
  890. };
  891. static const u16 bcm_sf2_7278_reg_offsets[] = {
  892. [REG_SWITCH_CNTRL] = 0x00,
  893. [REG_SWITCH_STATUS] = 0x04,
  894. [REG_DIR_DATA_WRITE] = 0x08,
  895. [REG_DIR_DATA_READ] = 0x0c,
  896. [REG_SWITCH_REVISION] = 0x10,
  897. [REG_PHY_REVISION] = 0x14,
  898. [REG_SPHY_CNTRL] = 0x24,
  899. [REG_RGMII_0_CNTRL] = 0xe0,
  900. [REG_RGMII_1_CNTRL] = 0xec,
  901. [REG_RGMII_2_CNTRL] = 0xf8,
  902. [REG_LED_0_CNTRL] = 0x40,
  903. [REG_LED_1_CNTRL] = 0x4c,
  904. [REG_LED_2_CNTRL] = 0x58,
  905. };
  906. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  907. .type = BCM7278_DEVICE_ID,
  908. .core_reg_align = 1,
  909. .reg_offsets = bcm_sf2_7278_reg_offsets,
  910. };
  911. static const struct of_device_id bcm_sf2_of_match[] = {
  912. { .compatible = "brcm,bcm7445-switch-v4.0",
  913. .data = &bcm_sf2_7445_data
  914. },
  915. { .compatible = "brcm,bcm7278-switch-v4.0",
  916. .data = &bcm_sf2_7278_data
  917. },
  918. { /* sentinel */ },
  919. };
  920. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  921. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  922. {
  923. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  924. struct device_node *dn = pdev->dev.of_node;
  925. const struct of_device_id *of_id = NULL;
  926. const struct bcm_sf2_of_data *data;
  927. struct b53_platform_data *pdata;
  928. struct dsa_switch_ops *ops;
  929. struct bcm_sf2_priv *priv;
  930. struct b53_device *dev;
  931. struct dsa_switch *ds;
  932. void __iomem **base;
  933. struct resource *r;
  934. unsigned int i;
  935. u32 reg, rev;
  936. int ret;
  937. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  938. if (!priv)
  939. return -ENOMEM;
  940. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  941. if (!ops)
  942. return -ENOMEM;
  943. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  944. if (!dev)
  945. return -ENOMEM;
  946. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  947. if (!pdata)
  948. return -ENOMEM;
  949. of_id = of_match_node(bcm_sf2_of_match, dn);
  950. if (!of_id || !of_id->data)
  951. return -EINVAL;
  952. data = of_id->data;
  953. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  954. priv->type = data->type;
  955. priv->reg_offsets = data->reg_offsets;
  956. priv->core_reg_align = data->core_reg_align;
  957. /* Auto-detection using standard registers will not work, so
  958. * provide an indication of what kind of device we are for
  959. * b53_common to work with
  960. */
  961. pdata->chip_id = priv->type;
  962. dev->pdata = pdata;
  963. priv->dev = dev;
  964. ds = dev->ds;
  965. ds->ops = &bcm_sf2_ops;
  966. dev_set_drvdata(&pdev->dev, priv);
  967. spin_lock_init(&priv->indir_lock);
  968. mutex_init(&priv->stats_mutex);
  969. mutex_init(&priv->cfp.lock);
  970. /* CFP rule #0 cannot be used for specific classifications, flag it as
  971. * permanently used
  972. */
  973. set_bit(0, priv->cfp.used);
  974. bcm_sf2_identify_ports(priv, dn->child);
  975. priv->irq0 = irq_of_parse_and_map(dn, 0);
  976. priv->irq1 = irq_of_parse_and_map(dn, 1);
  977. base = &priv->core;
  978. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  979. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  980. *base = devm_ioremap_resource(&pdev->dev, r);
  981. if (IS_ERR(*base)) {
  982. pr_err("unable to find register: %s\n", reg_names[i]);
  983. return PTR_ERR(*base);
  984. }
  985. base++;
  986. }
  987. ret = bcm_sf2_sw_rst(priv);
  988. if (ret) {
  989. pr_err("unable to software reset switch: %d\n", ret);
  990. return ret;
  991. }
  992. ret = bcm_sf2_mdio_register(ds);
  993. if (ret) {
  994. pr_err("failed to register MDIO bus\n");
  995. return ret;
  996. }
  997. ret = bcm_sf2_cfp_rst(priv);
  998. if (ret) {
  999. pr_err("failed to reset CFP\n");
  1000. goto out_mdio;
  1001. }
  1002. /* Disable all interrupts and request them */
  1003. bcm_sf2_intr_disable(priv);
  1004. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  1005. "switch_0", priv);
  1006. if (ret < 0) {
  1007. pr_err("failed to request switch_0 IRQ\n");
  1008. goto out_mdio;
  1009. }
  1010. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  1011. "switch_1", priv);
  1012. if (ret < 0) {
  1013. pr_err("failed to request switch_1 IRQ\n");
  1014. goto out_mdio;
  1015. }
  1016. /* Reset the MIB counters */
  1017. reg = core_readl(priv, CORE_GMNCFGCFG);
  1018. reg |= RST_MIB_CNT;
  1019. core_writel(priv, reg, CORE_GMNCFGCFG);
  1020. reg &= ~RST_MIB_CNT;
  1021. core_writel(priv, reg, CORE_GMNCFGCFG);
  1022. /* Get the maximum number of ports for this switch */
  1023. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  1024. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  1025. priv->hw_params.num_ports = DSA_MAX_PORTS;
  1026. /* Assume a single GPHY setup if we can't read that property */
  1027. if (of_property_read_u32(dn, "brcm,num-gphy",
  1028. &priv->hw_params.num_gphy))
  1029. priv->hw_params.num_gphy = 1;
  1030. rev = reg_readl(priv, REG_SWITCH_REVISION);
  1031. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  1032. SWITCH_TOP_REV_MASK;
  1033. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  1034. rev = reg_readl(priv, REG_PHY_REVISION);
  1035. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  1036. ret = b53_switch_register(dev);
  1037. if (ret)
  1038. goto out_mdio;
  1039. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  1040. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  1041. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  1042. priv->core, priv->irq0, priv->irq1);
  1043. return 0;
  1044. out_mdio:
  1045. bcm_sf2_mdio_unregister(priv);
  1046. return ret;
  1047. }
  1048. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  1049. {
  1050. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1051. /* Disable all ports and interrupts */
  1052. priv->wol_ports_mask = 0;
  1053. bcm_sf2_sw_suspend(priv->dev->ds);
  1054. dsa_unregister_switch(priv->dev->ds);
  1055. bcm_sf2_mdio_unregister(priv);
  1056. return 0;
  1057. }
  1058. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  1059. {
  1060. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1061. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  1062. * successful MDIO bus scan to occur. If we did turn off the GPHY
  1063. * before (e.g: port_disable), this will also power it back on.
  1064. *
  1065. * Do not rely on kexec_in_progress, just power the PHY on.
  1066. */
  1067. if (priv->hw_params.num_gphy == 1)
  1068. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  1069. }
  1070. #ifdef CONFIG_PM_SLEEP
  1071. static int bcm_sf2_suspend(struct device *dev)
  1072. {
  1073. struct platform_device *pdev = to_platform_device(dev);
  1074. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1075. return dsa_switch_suspend(priv->dev->ds);
  1076. }
  1077. static int bcm_sf2_resume(struct device *dev)
  1078. {
  1079. struct platform_device *pdev = to_platform_device(dev);
  1080. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1081. return dsa_switch_resume(priv->dev->ds);
  1082. }
  1083. #endif /* CONFIG_PM_SLEEP */
  1084. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  1085. bcm_sf2_suspend, bcm_sf2_resume);
  1086. static struct platform_driver bcm_sf2_driver = {
  1087. .probe = bcm_sf2_sw_probe,
  1088. .remove = bcm_sf2_sw_remove,
  1089. .shutdown = bcm_sf2_sw_shutdown,
  1090. .driver = {
  1091. .name = "brcm-sf2",
  1092. .of_match_table = bcm_sf2_of_match,
  1093. .pm = &bcm_sf2_pm_ops,
  1094. },
  1095. };
  1096. module_platform_driver(bcm_sf2_driver);
  1097. MODULE_AUTHOR("Broadcom Corporation");
  1098. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  1099. MODULE_LICENSE("GPL");
  1100. MODULE_ALIAS("platform:brcm-sf2");