denali.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * NAND Flash Controller Device Driver
  3. * Copyright (c) 2009 - 2010, Intel Corporation and its suppliers.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. */
  19. #ifndef __DENALI_H__
  20. #define __DENALI_H__
  21. #include <linux/bitops.h>
  22. #include <linux/mtd/nand.h>
  23. #define DEVICE_RESET 0x0
  24. #define DEVICE_RESET__BANK0 0x0001
  25. #define DEVICE_RESET__BANK1 0x0002
  26. #define DEVICE_RESET__BANK2 0x0004
  27. #define DEVICE_RESET__BANK3 0x0008
  28. #define TRANSFER_SPARE_REG 0x10
  29. #define TRANSFER_SPARE_REG__FLAG 0x0001
  30. #define LOAD_WAIT_CNT 0x20
  31. #define LOAD_WAIT_CNT__VALUE 0xffff
  32. #define PROGRAM_WAIT_CNT 0x30
  33. #define PROGRAM_WAIT_CNT__VALUE 0xffff
  34. #define ERASE_WAIT_CNT 0x40
  35. #define ERASE_WAIT_CNT__VALUE 0xffff
  36. #define INT_MON_CYCCNT 0x50
  37. #define INT_MON_CYCCNT__VALUE 0xffff
  38. #define RB_PIN_ENABLED 0x60
  39. #define RB_PIN_ENABLED__BANK0 0x0001
  40. #define RB_PIN_ENABLED__BANK1 0x0002
  41. #define RB_PIN_ENABLED__BANK2 0x0004
  42. #define RB_PIN_ENABLED__BANK3 0x0008
  43. #define MULTIPLANE_OPERATION 0x70
  44. #define MULTIPLANE_OPERATION__FLAG 0x0001
  45. #define MULTIPLANE_READ_ENABLE 0x80
  46. #define MULTIPLANE_READ_ENABLE__FLAG 0x0001
  47. #define COPYBACK_DISABLE 0x90
  48. #define COPYBACK_DISABLE__FLAG 0x0001
  49. #define CACHE_WRITE_ENABLE 0xa0
  50. #define CACHE_WRITE_ENABLE__FLAG 0x0001
  51. #define CACHE_READ_ENABLE 0xb0
  52. #define CACHE_READ_ENABLE__FLAG 0x0001
  53. #define PREFETCH_MODE 0xc0
  54. #define PREFETCH_MODE__PREFETCH_EN 0x0001
  55. #define PREFETCH_MODE__PREFETCH_BURST_LENGTH 0xfff0
  56. #define CHIP_ENABLE_DONT_CARE 0xd0
  57. #define CHIP_EN_DONT_CARE__FLAG 0x01
  58. #define ECC_ENABLE 0xe0
  59. #define ECC_ENABLE__FLAG 0x0001
  60. #define GLOBAL_INT_ENABLE 0xf0
  61. #define GLOBAL_INT_EN_FLAG 0x01
  62. #define WE_2_RE 0x100
  63. #define WE_2_RE__VALUE 0x003f
  64. #define ADDR_2_DATA 0x110
  65. #define ADDR_2_DATA__VALUE 0x003f
  66. #define RE_2_WE 0x120
  67. #define RE_2_WE__VALUE 0x003f
  68. #define ACC_CLKS 0x130
  69. #define ACC_CLKS__VALUE 0x000f
  70. #define NUMBER_OF_PLANES 0x140
  71. #define NUMBER_OF_PLANES__VALUE 0x0007
  72. #define PAGES_PER_BLOCK 0x150
  73. #define PAGES_PER_BLOCK__VALUE 0xffff
  74. #define DEVICE_WIDTH 0x160
  75. #define DEVICE_WIDTH__VALUE 0x0003
  76. #define DEVICE_MAIN_AREA_SIZE 0x170
  77. #define DEVICE_MAIN_AREA_SIZE__VALUE 0xffff
  78. #define DEVICE_SPARE_AREA_SIZE 0x180
  79. #define DEVICE_SPARE_AREA_SIZE__VALUE 0xffff
  80. #define TWO_ROW_ADDR_CYCLES 0x190
  81. #define TWO_ROW_ADDR_CYCLES__FLAG 0x0001
  82. #define MULTIPLANE_ADDR_RESTRICT 0x1a0
  83. #define MULTIPLANE_ADDR_RESTRICT__FLAG 0x0001
  84. #define ECC_CORRECTION 0x1b0
  85. #define ECC_CORRECTION__VALUE 0x001f
  86. #define READ_MODE 0x1c0
  87. #define READ_MODE__VALUE 0x000f
  88. #define WRITE_MODE 0x1d0
  89. #define WRITE_MODE__VALUE 0x000f
  90. #define COPYBACK_MODE 0x1e0
  91. #define COPYBACK_MODE__VALUE 0x000f
  92. #define RDWR_EN_LO_CNT 0x1f0
  93. #define RDWR_EN_LO_CNT__VALUE 0x001f
  94. #define RDWR_EN_HI_CNT 0x200
  95. #define RDWR_EN_HI_CNT__VALUE 0x001f
  96. #define MAX_RD_DELAY 0x210
  97. #define MAX_RD_DELAY__VALUE 0x000f
  98. #define CS_SETUP_CNT 0x220
  99. #define CS_SETUP_CNT__VALUE 0x001f
  100. #define SPARE_AREA_SKIP_BYTES 0x230
  101. #define SPARE_AREA_SKIP_BYTES__VALUE 0x003f
  102. #define SPARE_AREA_MARKER 0x240
  103. #define SPARE_AREA_MARKER__VALUE 0xffff
  104. #define DEVICES_CONNECTED 0x250
  105. #define DEVICES_CONNECTED__VALUE 0x0007
  106. #define DIE_MASK 0x260
  107. #define DIE_MASK__VALUE 0x00ff
  108. #define FIRST_BLOCK_OF_NEXT_PLANE 0x270
  109. #define FIRST_BLOCK_OF_NEXT_PLANE__VALUE 0xffff
  110. #define WRITE_PROTECT 0x280
  111. #define WRITE_PROTECT__FLAG 0x0001
  112. #define RE_2_RE 0x290
  113. #define RE_2_RE__VALUE 0x003f
  114. #define MANUFACTURER_ID 0x300
  115. #define MANUFACTURER_ID__VALUE 0x00ff
  116. #define DEVICE_ID 0x310
  117. #define DEVICE_ID__VALUE 0x00ff
  118. #define DEVICE_PARAM_0 0x320
  119. #define DEVICE_PARAM_0__VALUE 0x00ff
  120. #define DEVICE_PARAM_1 0x330
  121. #define DEVICE_PARAM_1__VALUE 0x00ff
  122. #define DEVICE_PARAM_2 0x340
  123. #define DEVICE_PARAM_2__VALUE 0x00ff
  124. #define LOGICAL_PAGE_DATA_SIZE 0x350
  125. #define LOGICAL_PAGE_DATA_SIZE__VALUE 0xffff
  126. #define LOGICAL_PAGE_SPARE_SIZE 0x360
  127. #define LOGICAL_PAGE_SPARE_SIZE__VALUE 0xffff
  128. #define REVISION 0x370
  129. #define REVISION__VALUE 0xffff
  130. #define ONFI_DEVICE_FEATURES 0x380
  131. #define ONFI_DEVICE_FEATURES__VALUE 0x003f
  132. #define ONFI_OPTIONAL_COMMANDS 0x390
  133. #define ONFI_OPTIONAL_COMMANDS__VALUE 0x003f
  134. #define ONFI_TIMING_MODE 0x3a0
  135. #define ONFI_TIMING_MODE__VALUE 0x003f
  136. #define ONFI_PGM_CACHE_TIMING_MODE 0x3b0
  137. #define ONFI_PGM_CACHE_TIMING_MODE__VALUE 0x003f
  138. #define ONFI_DEVICE_NO_OF_LUNS 0x3c0
  139. #define ONFI_DEVICE_NO_OF_LUNS__NO_OF_LUNS 0x00ff
  140. #define ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE 0x0100
  141. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L 0x3d0
  142. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L__VALUE 0xffff
  143. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U 0x3e0
  144. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U__VALUE 0xffff
  145. #define FEATURES 0x3f0
  146. #define FEATURES__N_BANKS 0x0003
  147. #define FEATURES__ECC_MAX_ERR 0x003c
  148. #define FEATURES__DMA 0x0040
  149. #define FEATURES__CMD_DMA 0x0080
  150. #define FEATURES__PARTITION 0x0100
  151. #define FEATURES__XDMA_SIDEBAND 0x0200
  152. #define FEATURES__GPREG 0x0400
  153. #define FEATURES__INDEX_ADDR 0x0800
  154. #define TRANSFER_MODE 0x400
  155. #define TRANSFER_MODE__VALUE 0x0003
  156. #define INTR_STATUS(__bank) (0x410 + ((__bank) * 0x50))
  157. #define INTR_EN(__bank) (0x420 + ((__bank) * 0x50))
  158. /* bit[1:0] is used differently depending on IP version */
  159. #define INTR__ECC_UNCOR_ERR 0x0001 /* new IP */
  160. #define INTR__ECC_TRANSACTION_DONE 0x0001 /* old IP */
  161. #define INTR__ECC_ERR 0x0002 /* old IP */
  162. #define INTR__DMA_CMD_COMP 0x0004
  163. #define INTR__TIME_OUT 0x0008
  164. #define INTR__PROGRAM_FAIL 0x0010
  165. #define INTR__ERASE_FAIL 0x0020
  166. #define INTR__LOAD_COMP 0x0040
  167. #define INTR__PROGRAM_COMP 0x0080
  168. #define INTR__ERASE_COMP 0x0100
  169. #define INTR__PIPE_CPYBCK_CMD_COMP 0x0200
  170. #define INTR__LOCKED_BLK 0x0400
  171. #define INTR__UNSUP_CMD 0x0800
  172. #define INTR__INT_ACT 0x1000
  173. #define INTR__RST_COMP 0x2000
  174. #define INTR__PIPE_CMD_ERR 0x4000
  175. #define INTR__PAGE_XFER_INC 0x8000
  176. #define PAGE_CNT(__bank) (0x430 + ((__bank) * 0x50))
  177. #define ERR_PAGE_ADDR(__bank) (0x440 + ((__bank) * 0x50))
  178. #define ERR_BLOCK_ADDR(__bank) (0x450 + ((__bank) * 0x50))
  179. #define ECC_THRESHOLD 0x600
  180. #define ECC_THRESHOLD__VALUE 0x03ff
  181. #define ECC_ERROR_BLOCK_ADDRESS 0x610
  182. #define ECC_ERROR_BLOCK_ADDRESS__VALUE 0xffff
  183. #define ECC_ERROR_PAGE_ADDRESS 0x620
  184. #define ECC_ERROR_PAGE_ADDRESS__VALUE 0x0fff
  185. #define ECC_ERROR_PAGE_ADDRESS__BANK 0xf000
  186. #define ECC_ERROR_ADDRESS 0x630
  187. #define ECC_ERROR_ADDRESS__OFFSET 0x0fff
  188. #define ECC_ERROR_ADDRESS__SECTOR_NR 0xf000
  189. #define ERR_CORRECTION_INFO 0x640
  190. #define ERR_CORRECTION_INFO__BYTEMASK 0x00ff
  191. #define ERR_CORRECTION_INFO__DEVICE_NR 0x0f00
  192. #define ERR_CORRECTION_INFO__ERROR_TYPE 0x4000
  193. #define ERR_CORRECTION_INFO__LAST_ERR_INFO 0x8000
  194. #define ECC_COR_INFO(bank) (0x650 + (bank) / 2 * 0x10)
  195. #define ECC_COR_INFO__SHIFT(bank) ((bank) % 2 * 8)
  196. #define ECC_COR_INFO__MAX_ERRORS 0x007f
  197. #define ECC_COR_INFO__UNCOR_ERR 0x0080
  198. #define DMA_ENABLE 0x700
  199. #define DMA_ENABLE__FLAG 0x0001
  200. #define IGNORE_ECC_DONE 0x710
  201. #define IGNORE_ECC_DONE__FLAG 0x0001
  202. #define DMA_INTR 0x720
  203. #define DMA_INTR_EN 0x730
  204. #define DMA_INTR__TARGET_ERROR 0x0001
  205. #define DMA_INTR__DESC_COMP_CHANNEL0 0x0002
  206. #define DMA_INTR__DESC_COMP_CHANNEL1 0x0004
  207. #define DMA_INTR__DESC_COMP_CHANNEL2 0x0008
  208. #define DMA_INTR__DESC_COMP_CHANNEL3 0x0010
  209. #define DMA_INTR__MEMCOPY_DESC_COMP 0x0020
  210. #define TARGET_ERR_ADDR_LO 0x740
  211. #define TARGET_ERR_ADDR_LO__VALUE 0xffff
  212. #define TARGET_ERR_ADDR_HI 0x750
  213. #define TARGET_ERR_ADDR_HI__VALUE 0xffff
  214. #define CHNL_ACTIVE 0x760
  215. #define CHNL_ACTIVE__CHANNEL0 0x0001
  216. #define CHNL_ACTIVE__CHANNEL1 0x0002
  217. #define CHNL_ACTIVE__CHANNEL2 0x0004
  218. #define CHNL_ACTIVE__CHANNEL3 0x0008
  219. #define FAIL 1 /*failed flag*/
  220. #define PASS 0 /*success flag*/
  221. #define CLK_X 5
  222. #define CLK_MULTI 4
  223. #define ONFI_BLOOM_TIME 1
  224. #define MODE5_WORKAROUND 0
  225. #define MODE_00 0x00000000
  226. #define MODE_01 0x04000000
  227. #define MODE_10 0x08000000
  228. #define MODE_11 0x0C000000
  229. #define ECC_SECTOR_SIZE 512
  230. struct nand_buf {
  231. int head;
  232. int tail;
  233. uint8_t *buf;
  234. dma_addr_t dma_buf;
  235. };
  236. #define INTEL_CE4100 1
  237. #define INTEL_MRST 2
  238. #define DT 3
  239. struct denali_nand_info {
  240. struct nand_chip nand;
  241. int flash_bank; /* currently selected chip */
  242. int status;
  243. int platform;
  244. struct nand_buf buf;
  245. struct device *dev;
  246. int total_used_banks;
  247. int page;
  248. void __iomem *flash_reg; /* Register Interface */
  249. void __iomem *flash_mem; /* Host Data/Command Interface */
  250. /* elements used by ISR */
  251. struct completion complete;
  252. spinlock_t irq_lock;
  253. uint32_t irq_status;
  254. int irq;
  255. int devnum; /* represent how many nands connected */
  256. int bbtskipbytes;
  257. int max_banks;
  258. unsigned int revision;
  259. unsigned int caps;
  260. };
  261. #define DENALI_CAP_HW_ECC_FIXUP BIT(0)
  262. #define DENALI_CAP_DMA_64BIT BIT(1)
  263. extern int denali_init(struct denali_nand_info *denali);
  264. extern void denali_remove(struct denali_nand_info *denali);
  265. #endif /* __DENALI_H__ */