sdhci.c 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/ktime.h>
  17. #include <linux/highmem.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/slab.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/regulator/consumer.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/of.h>
  26. #include <linux/leds.h>
  27. #include <linux/mmc/mmc.h>
  28. #include <linux/mmc/host.h>
  29. #include <linux/mmc/card.h>
  30. #include <linux/mmc/sdio.h>
  31. #include <linux/mmc/slot-gpio.h>
  32. #include "sdhci.h"
  33. #define DRIVER_NAME "sdhci"
  34. #define DBG(f, x...) \
  35. pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
  36. #define SDHCI_DUMP(f, x...) \
  37. pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
  38. #define MAX_TUNING_LOOP 40
  39. static unsigned int debug_quirks = 0;
  40. static unsigned int debug_quirks2;
  41. static void sdhci_finish_data(struct sdhci_host *);
  42. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
  43. void sdhci_dumpregs(struct sdhci_host *host)
  44. {
  45. SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");
  46. SDHCI_DUMP("Sys addr: 0x%08x | Version: 0x%08x\n",
  47. sdhci_readl(host, SDHCI_DMA_ADDRESS),
  48. sdhci_readw(host, SDHCI_HOST_VERSION));
  49. SDHCI_DUMP("Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  50. sdhci_readw(host, SDHCI_BLOCK_SIZE),
  51. sdhci_readw(host, SDHCI_BLOCK_COUNT));
  52. SDHCI_DUMP("Argument: 0x%08x | Trn mode: 0x%08x\n",
  53. sdhci_readl(host, SDHCI_ARGUMENT),
  54. sdhci_readw(host, SDHCI_TRANSFER_MODE));
  55. SDHCI_DUMP("Present: 0x%08x | Host ctl: 0x%08x\n",
  56. sdhci_readl(host, SDHCI_PRESENT_STATE),
  57. sdhci_readb(host, SDHCI_HOST_CONTROL));
  58. SDHCI_DUMP("Power: 0x%08x | Blk gap: 0x%08x\n",
  59. sdhci_readb(host, SDHCI_POWER_CONTROL),
  60. sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
  61. SDHCI_DUMP("Wake-up: 0x%08x | Clock: 0x%08x\n",
  62. sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
  63. sdhci_readw(host, SDHCI_CLOCK_CONTROL));
  64. SDHCI_DUMP("Timeout: 0x%08x | Int stat: 0x%08x\n",
  65. sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
  66. sdhci_readl(host, SDHCI_INT_STATUS));
  67. SDHCI_DUMP("Int enab: 0x%08x | Sig enab: 0x%08x\n",
  68. sdhci_readl(host, SDHCI_INT_ENABLE),
  69. sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
  70. SDHCI_DUMP("AC12 err: 0x%08x | Slot int: 0x%08x\n",
  71. sdhci_readw(host, SDHCI_ACMD12_ERR),
  72. sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
  73. SDHCI_DUMP("Caps: 0x%08x | Caps_1: 0x%08x\n",
  74. sdhci_readl(host, SDHCI_CAPABILITIES),
  75. sdhci_readl(host, SDHCI_CAPABILITIES_1));
  76. SDHCI_DUMP("Cmd: 0x%08x | Max curr: 0x%08x\n",
  77. sdhci_readw(host, SDHCI_COMMAND),
  78. sdhci_readl(host, SDHCI_MAX_CURRENT));
  79. SDHCI_DUMP("Resp[0]: 0x%08x | Resp[1]: 0x%08x\n",
  80. sdhci_readl(host, SDHCI_RESPONSE),
  81. sdhci_readl(host, SDHCI_RESPONSE + 4));
  82. SDHCI_DUMP("Resp[2]: 0x%08x | Resp[3]: 0x%08x\n",
  83. sdhci_readl(host, SDHCI_RESPONSE + 8),
  84. sdhci_readl(host, SDHCI_RESPONSE + 12));
  85. SDHCI_DUMP("Host ctl2: 0x%08x\n",
  86. sdhci_readw(host, SDHCI_HOST_CONTROL2));
  87. if (host->flags & SDHCI_USE_ADMA) {
  88. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  89. SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
  90. sdhci_readl(host, SDHCI_ADMA_ERROR),
  91. sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
  92. sdhci_readl(host, SDHCI_ADMA_ADDRESS));
  93. } else {
  94. SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
  95. sdhci_readl(host, SDHCI_ADMA_ERROR),
  96. sdhci_readl(host, SDHCI_ADMA_ADDRESS));
  97. }
  98. }
  99. SDHCI_DUMP("============================================\n");
  100. }
  101. EXPORT_SYMBOL_GPL(sdhci_dumpregs);
  102. /*****************************************************************************\
  103. * *
  104. * Low level functions *
  105. * *
  106. \*****************************************************************************/
  107. static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
  108. {
  109. return cmd->data || cmd->flags & MMC_RSP_BUSY;
  110. }
  111. static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
  112. {
  113. u32 present;
  114. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
  115. !mmc_card_is_removable(host->mmc))
  116. return;
  117. if (enable) {
  118. present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  119. SDHCI_CARD_PRESENT;
  120. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  121. SDHCI_INT_CARD_INSERT;
  122. } else {
  123. host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
  124. }
  125. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  126. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  127. }
  128. static void sdhci_enable_card_detection(struct sdhci_host *host)
  129. {
  130. sdhci_set_card_detection(host, true);
  131. }
  132. static void sdhci_disable_card_detection(struct sdhci_host *host)
  133. {
  134. sdhci_set_card_detection(host, false);
  135. }
  136. static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
  137. {
  138. if (host->bus_on)
  139. return;
  140. host->bus_on = true;
  141. pm_runtime_get_noresume(host->mmc->parent);
  142. }
  143. static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
  144. {
  145. if (!host->bus_on)
  146. return;
  147. host->bus_on = false;
  148. pm_runtime_put_noidle(host->mmc->parent);
  149. }
  150. void sdhci_reset(struct sdhci_host *host, u8 mask)
  151. {
  152. ktime_t timeout;
  153. sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
  154. if (mask & SDHCI_RESET_ALL) {
  155. host->clock = 0;
  156. /* Reset-all turns off SD Bus Power */
  157. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  158. sdhci_runtime_pm_bus_off(host);
  159. }
  160. /* Wait max 100 ms */
  161. timeout = ktime_add_ms(ktime_get(), 100);
  162. /* hw clears the bit when it's done */
  163. while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
  164. if (ktime_after(ktime_get(), timeout)) {
  165. pr_err("%s: Reset 0x%x never completed.\n",
  166. mmc_hostname(host->mmc), (int)mask);
  167. sdhci_dumpregs(host);
  168. return;
  169. }
  170. udelay(10);
  171. }
  172. }
  173. EXPORT_SYMBOL_GPL(sdhci_reset);
  174. static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
  175. {
  176. if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  177. struct mmc_host *mmc = host->mmc;
  178. if (!mmc->ops->get_cd(mmc))
  179. return;
  180. }
  181. host->ops->reset(host, mask);
  182. if (mask & SDHCI_RESET_ALL) {
  183. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  184. if (host->ops->enable_dma)
  185. host->ops->enable_dma(host);
  186. }
  187. /* Resetting the controller clears many */
  188. host->preset_enabled = false;
  189. }
  190. }
  191. static void sdhci_set_default_irqs(struct sdhci_host *host)
  192. {
  193. host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  194. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
  195. SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
  196. SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
  197. SDHCI_INT_RESPONSE;
  198. if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
  199. host->tuning_mode == SDHCI_TUNING_MODE_3)
  200. host->ier |= SDHCI_INT_RETUNE;
  201. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  202. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  203. }
  204. static void sdhci_init(struct sdhci_host *host, int soft)
  205. {
  206. struct mmc_host *mmc = host->mmc;
  207. if (soft)
  208. sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  209. else
  210. sdhci_do_reset(host, SDHCI_RESET_ALL);
  211. sdhci_set_default_irqs(host);
  212. host->cqe_on = false;
  213. if (soft) {
  214. /* force clock reconfiguration */
  215. host->clock = 0;
  216. mmc->ops->set_ios(mmc, &mmc->ios);
  217. }
  218. }
  219. static void sdhci_reinit(struct sdhci_host *host)
  220. {
  221. sdhci_init(host, 0);
  222. sdhci_enable_card_detection(host);
  223. }
  224. static void __sdhci_led_activate(struct sdhci_host *host)
  225. {
  226. u8 ctrl;
  227. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  228. ctrl |= SDHCI_CTRL_LED;
  229. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  230. }
  231. static void __sdhci_led_deactivate(struct sdhci_host *host)
  232. {
  233. u8 ctrl;
  234. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  235. ctrl &= ~SDHCI_CTRL_LED;
  236. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  237. }
  238. #if IS_REACHABLE(CONFIG_LEDS_CLASS)
  239. static void sdhci_led_control(struct led_classdev *led,
  240. enum led_brightness brightness)
  241. {
  242. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  243. unsigned long flags;
  244. spin_lock_irqsave(&host->lock, flags);
  245. if (host->runtime_suspended)
  246. goto out;
  247. if (brightness == LED_OFF)
  248. __sdhci_led_deactivate(host);
  249. else
  250. __sdhci_led_activate(host);
  251. out:
  252. spin_unlock_irqrestore(&host->lock, flags);
  253. }
  254. static int sdhci_led_register(struct sdhci_host *host)
  255. {
  256. struct mmc_host *mmc = host->mmc;
  257. snprintf(host->led_name, sizeof(host->led_name),
  258. "%s::", mmc_hostname(mmc));
  259. host->led.name = host->led_name;
  260. host->led.brightness = LED_OFF;
  261. host->led.default_trigger = mmc_hostname(mmc);
  262. host->led.brightness_set = sdhci_led_control;
  263. return led_classdev_register(mmc_dev(mmc), &host->led);
  264. }
  265. static void sdhci_led_unregister(struct sdhci_host *host)
  266. {
  267. led_classdev_unregister(&host->led);
  268. }
  269. static inline void sdhci_led_activate(struct sdhci_host *host)
  270. {
  271. }
  272. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  273. {
  274. }
  275. #else
  276. static inline int sdhci_led_register(struct sdhci_host *host)
  277. {
  278. return 0;
  279. }
  280. static inline void sdhci_led_unregister(struct sdhci_host *host)
  281. {
  282. }
  283. static inline void sdhci_led_activate(struct sdhci_host *host)
  284. {
  285. __sdhci_led_activate(host);
  286. }
  287. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  288. {
  289. __sdhci_led_deactivate(host);
  290. }
  291. #endif
  292. /*****************************************************************************\
  293. * *
  294. * Core functions *
  295. * *
  296. \*****************************************************************************/
  297. static void sdhci_read_block_pio(struct sdhci_host *host)
  298. {
  299. unsigned long flags;
  300. size_t blksize, len, chunk;
  301. u32 uninitialized_var(scratch);
  302. u8 *buf;
  303. DBG("PIO reading\n");
  304. blksize = host->data->blksz;
  305. chunk = 0;
  306. local_irq_save(flags);
  307. while (blksize) {
  308. BUG_ON(!sg_miter_next(&host->sg_miter));
  309. len = min(host->sg_miter.length, blksize);
  310. blksize -= len;
  311. host->sg_miter.consumed = len;
  312. buf = host->sg_miter.addr;
  313. while (len) {
  314. if (chunk == 0) {
  315. scratch = sdhci_readl(host, SDHCI_BUFFER);
  316. chunk = 4;
  317. }
  318. *buf = scratch & 0xFF;
  319. buf++;
  320. scratch >>= 8;
  321. chunk--;
  322. len--;
  323. }
  324. }
  325. sg_miter_stop(&host->sg_miter);
  326. local_irq_restore(flags);
  327. }
  328. static void sdhci_write_block_pio(struct sdhci_host *host)
  329. {
  330. unsigned long flags;
  331. size_t blksize, len, chunk;
  332. u32 scratch;
  333. u8 *buf;
  334. DBG("PIO writing\n");
  335. blksize = host->data->blksz;
  336. chunk = 0;
  337. scratch = 0;
  338. local_irq_save(flags);
  339. while (blksize) {
  340. BUG_ON(!sg_miter_next(&host->sg_miter));
  341. len = min(host->sg_miter.length, blksize);
  342. blksize -= len;
  343. host->sg_miter.consumed = len;
  344. buf = host->sg_miter.addr;
  345. while (len) {
  346. scratch |= (u32)*buf << (chunk * 8);
  347. buf++;
  348. chunk++;
  349. len--;
  350. if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
  351. sdhci_writel(host, scratch, SDHCI_BUFFER);
  352. chunk = 0;
  353. scratch = 0;
  354. }
  355. }
  356. }
  357. sg_miter_stop(&host->sg_miter);
  358. local_irq_restore(flags);
  359. }
  360. static void sdhci_transfer_pio(struct sdhci_host *host)
  361. {
  362. u32 mask;
  363. if (host->blocks == 0)
  364. return;
  365. if (host->data->flags & MMC_DATA_READ)
  366. mask = SDHCI_DATA_AVAILABLE;
  367. else
  368. mask = SDHCI_SPACE_AVAILABLE;
  369. /*
  370. * Some controllers (JMicron JMB38x) mess up the buffer bits
  371. * for transfers < 4 bytes. As long as it is just one block,
  372. * we can ignore the bits.
  373. */
  374. if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
  375. (host->data->blocks == 1))
  376. mask = ~0;
  377. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  378. if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
  379. udelay(100);
  380. if (host->data->flags & MMC_DATA_READ)
  381. sdhci_read_block_pio(host);
  382. else
  383. sdhci_write_block_pio(host);
  384. host->blocks--;
  385. if (host->blocks == 0)
  386. break;
  387. }
  388. DBG("PIO transfer complete.\n");
  389. }
  390. static int sdhci_pre_dma_transfer(struct sdhci_host *host,
  391. struct mmc_data *data, int cookie)
  392. {
  393. int sg_count;
  394. /*
  395. * If the data buffers are already mapped, return the previous
  396. * dma_map_sg() result.
  397. */
  398. if (data->host_cookie == COOKIE_PRE_MAPPED)
  399. return data->sg_count;
  400. sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  401. mmc_get_dma_dir(data));
  402. if (sg_count == 0)
  403. return -ENOSPC;
  404. data->sg_count = sg_count;
  405. data->host_cookie = cookie;
  406. return sg_count;
  407. }
  408. static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
  409. {
  410. local_irq_save(*flags);
  411. return kmap_atomic(sg_page(sg)) + sg->offset;
  412. }
  413. static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
  414. {
  415. kunmap_atomic(buffer);
  416. local_irq_restore(*flags);
  417. }
  418. static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
  419. dma_addr_t addr, int len, unsigned cmd)
  420. {
  421. struct sdhci_adma2_64_desc *dma_desc = desc;
  422. /* 32-bit and 64-bit descriptors have these members in same position */
  423. dma_desc->cmd = cpu_to_le16(cmd);
  424. dma_desc->len = cpu_to_le16(len);
  425. dma_desc->addr_lo = cpu_to_le32((u32)addr);
  426. if (host->flags & SDHCI_USE_64_BIT_DMA)
  427. dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
  428. }
  429. static void sdhci_adma_mark_end(void *desc)
  430. {
  431. struct sdhci_adma2_64_desc *dma_desc = desc;
  432. /* 32-bit and 64-bit descriptors have 'cmd' in same position */
  433. dma_desc->cmd |= cpu_to_le16(ADMA2_END);
  434. }
  435. static void sdhci_adma_table_pre(struct sdhci_host *host,
  436. struct mmc_data *data, int sg_count)
  437. {
  438. struct scatterlist *sg;
  439. unsigned long flags;
  440. dma_addr_t addr, align_addr;
  441. void *desc, *align;
  442. char *buffer;
  443. int len, offset, i;
  444. /*
  445. * The spec does not specify endianness of descriptor table.
  446. * We currently guess that it is LE.
  447. */
  448. host->sg_count = sg_count;
  449. desc = host->adma_table;
  450. align = host->align_buffer;
  451. align_addr = host->align_addr;
  452. for_each_sg(data->sg, sg, host->sg_count, i) {
  453. addr = sg_dma_address(sg);
  454. len = sg_dma_len(sg);
  455. /*
  456. * The SDHCI specification states that ADMA addresses must
  457. * be 32-bit aligned. If they aren't, then we use a bounce
  458. * buffer for the (up to three) bytes that screw up the
  459. * alignment.
  460. */
  461. offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
  462. SDHCI_ADMA2_MASK;
  463. if (offset) {
  464. if (data->flags & MMC_DATA_WRITE) {
  465. buffer = sdhci_kmap_atomic(sg, &flags);
  466. memcpy(align, buffer, offset);
  467. sdhci_kunmap_atomic(buffer, &flags);
  468. }
  469. /* tran, valid */
  470. sdhci_adma_write_desc(host, desc, align_addr, offset,
  471. ADMA2_TRAN_VALID);
  472. BUG_ON(offset > 65536);
  473. align += SDHCI_ADMA2_ALIGN;
  474. align_addr += SDHCI_ADMA2_ALIGN;
  475. desc += host->desc_sz;
  476. addr += offset;
  477. len -= offset;
  478. }
  479. BUG_ON(len > 65536);
  480. if (len) {
  481. /* tran, valid */
  482. sdhci_adma_write_desc(host, desc, addr, len,
  483. ADMA2_TRAN_VALID);
  484. desc += host->desc_sz;
  485. }
  486. /*
  487. * If this triggers then we have a calculation bug
  488. * somewhere. :/
  489. */
  490. WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
  491. }
  492. if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
  493. /* Mark the last descriptor as the terminating descriptor */
  494. if (desc != host->adma_table) {
  495. desc -= host->desc_sz;
  496. sdhci_adma_mark_end(desc);
  497. }
  498. } else {
  499. /* Add a terminating entry - nop, end, valid */
  500. sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
  501. }
  502. }
  503. static void sdhci_adma_table_post(struct sdhci_host *host,
  504. struct mmc_data *data)
  505. {
  506. struct scatterlist *sg;
  507. int i, size;
  508. void *align;
  509. char *buffer;
  510. unsigned long flags;
  511. if (data->flags & MMC_DATA_READ) {
  512. bool has_unaligned = false;
  513. /* Do a quick scan of the SG list for any unaligned mappings */
  514. for_each_sg(data->sg, sg, host->sg_count, i)
  515. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  516. has_unaligned = true;
  517. break;
  518. }
  519. if (has_unaligned) {
  520. dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
  521. data->sg_len, DMA_FROM_DEVICE);
  522. align = host->align_buffer;
  523. for_each_sg(data->sg, sg, host->sg_count, i) {
  524. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  525. size = SDHCI_ADMA2_ALIGN -
  526. (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
  527. buffer = sdhci_kmap_atomic(sg, &flags);
  528. memcpy(buffer, align, size);
  529. sdhci_kunmap_atomic(buffer, &flags);
  530. align += SDHCI_ADMA2_ALIGN;
  531. }
  532. }
  533. }
  534. }
  535. }
  536. static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  537. {
  538. u8 count;
  539. struct mmc_data *data = cmd->data;
  540. unsigned target_timeout, current_timeout;
  541. /*
  542. * If the host controller provides us with an incorrect timeout
  543. * value, just skip the check and use 0xE. The hardware may take
  544. * longer to time out, but that's much better than having a too-short
  545. * timeout value.
  546. */
  547. if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
  548. return 0xE;
  549. /* Unspecified timeout, assume max */
  550. if (!data && !cmd->busy_timeout)
  551. return 0xE;
  552. /* timeout in us */
  553. if (!data)
  554. target_timeout = cmd->busy_timeout * 1000;
  555. else {
  556. target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
  557. if (host->clock && data->timeout_clks) {
  558. unsigned long long val;
  559. /*
  560. * data->timeout_clks is in units of clock cycles.
  561. * host->clock is in Hz. target_timeout is in us.
  562. * Hence, us = 1000000 * cycles / Hz. Round up.
  563. */
  564. val = 1000000ULL * data->timeout_clks;
  565. if (do_div(val, host->clock))
  566. target_timeout++;
  567. target_timeout += val;
  568. }
  569. }
  570. /*
  571. * Figure out needed cycles.
  572. * We do this in steps in order to fit inside a 32 bit int.
  573. * The first step is the minimum timeout, which will have a
  574. * minimum resolution of 6 bits:
  575. * (1) 2^13*1000 > 2^22,
  576. * (2) host->timeout_clk < 2^16
  577. * =>
  578. * (1) / (2) > 2^6
  579. */
  580. count = 0;
  581. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  582. while (current_timeout < target_timeout) {
  583. count++;
  584. current_timeout <<= 1;
  585. if (count >= 0xF)
  586. break;
  587. }
  588. if (count >= 0xF) {
  589. DBG("Too large timeout 0x%x requested for CMD%d!\n",
  590. count, cmd->opcode);
  591. count = 0xE;
  592. }
  593. return count;
  594. }
  595. static void sdhci_set_transfer_irqs(struct sdhci_host *host)
  596. {
  597. u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
  598. u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
  599. if (host->flags & SDHCI_REQ_USE_DMA)
  600. host->ier = (host->ier & ~pio_irqs) | dma_irqs;
  601. else
  602. host->ier = (host->ier & ~dma_irqs) | pio_irqs;
  603. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  604. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  605. }
  606. static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  607. {
  608. u8 count;
  609. if (host->ops->set_timeout) {
  610. host->ops->set_timeout(host, cmd);
  611. } else {
  612. count = sdhci_calc_timeout(host, cmd);
  613. sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
  614. }
  615. }
  616. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
  617. {
  618. u8 ctrl;
  619. struct mmc_data *data = cmd->data;
  620. if (sdhci_data_line_cmd(cmd))
  621. sdhci_set_timeout(host, cmd);
  622. if (!data)
  623. return;
  624. WARN_ON(host->data);
  625. /* Sanity checks */
  626. BUG_ON(data->blksz * data->blocks > 524288);
  627. BUG_ON(data->blksz > host->mmc->max_blk_size);
  628. BUG_ON(data->blocks > 65535);
  629. host->data = data;
  630. host->data_early = 0;
  631. host->data->bytes_xfered = 0;
  632. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  633. struct scatterlist *sg;
  634. unsigned int length_mask, offset_mask;
  635. int i;
  636. host->flags |= SDHCI_REQ_USE_DMA;
  637. /*
  638. * FIXME: This doesn't account for merging when mapping the
  639. * scatterlist.
  640. *
  641. * The assumption here being that alignment and lengths are
  642. * the same after DMA mapping to device address space.
  643. */
  644. length_mask = 0;
  645. offset_mask = 0;
  646. if (host->flags & SDHCI_USE_ADMA) {
  647. if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
  648. length_mask = 3;
  649. /*
  650. * As we use up to 3 byte chunks to work
  651. * around alignment problems, we need to
  652. * check the offset as well.
  653. */
  654. offset_mask = 3;
  655. }
  656. } else {
  657. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
  658. length_mask = 3;
  659. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
  660. offset_mask = 3;
  661. }
  662. if (unlikely(length_mask | offset_mask)) {
  663. for_each_sg(data->sg, sg, data->sg_len, i) {
  664. if (sg->length & length_mask) {
  665. DBG("Reverting to PIO because of transfer size (%d)\n",
  666. sg->length);
  667. host->flags &= ~SDHCI_REQ_USE_DMA;
  668. break;
  669. }
  670. if (sg->offset & offset_mask) {
  671. DBG("Reverting to PIO because of bad alignment\n");
  672. host->flags &= ~SDHCI_REQ_USE_DMA;
  673. break;
  674. }
  675. }
  676. }
  677. }
  678. if (host->flags & SDHCI_REQ_USE_DMA) {
  679. int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
  680. if (sg_cnt <= 0) {
  681. /*
  682. * This only happens when someone fed
  683. * us an invalid request.
  684. */
  685. WARN_ON(1);
  686. host->flags &= ~SDHCI_REQ_USE_DMA;
  687. } else if (host->flags & SDHCI_USE_ADMA) {
  688. sdhci_adma_table_pre(host, data, sg_cnt);
  689. sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
  690. if (host->flags & SDHCI_USE_64_BIT_DMA)
  691. sdhci_writel(host,
  692. (u64)host->adma_addr >> 32,
  693. SDHCI_ADMA_ADDRESS_HI);
  694. } else {
  695. WARN_ON(sg_cnt != 1);
  696. sdhci_writel(host, sg_dma_address(data->sg),
  697. SDHCI_DMA_ADDRESS);
  698. }
  699. }
  700. /*
  701. * Always adjust the DMA selection as some controllers
  702. * (e.g. JMicron) can't do PIO properly when the selection
  703. * is ADMA.
  704. */
  705. if (host->version >= SDHCI_SPEC_200) {
  706. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  707. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  708. if ((host->flags & SDHCI_REQ_USE_DMA) &&
  709. (host->flags & SDHCI_USE_ADMA)) {
  710. if (host->flags & SDHCI_USE_64_BIT_DMA)
  711. ctrl |= SDHCI_CTRL_ADMA64;
  712. else
  713. ctrl |= SDHCI_CTRL_ADMA32;
  714. } else {
  715. ctrl |= SDHCI_CTRL_SDMA;
  716. }
  717. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  718. }
  719. if (!(host->flags & SDHCI_REQ_USE_DMA)) {
  720. int flags;
  721. flags = SG_MITER_ATOMIC;
  722. if (host->data->flags & MMC_DATA_READ)
  723. flags |= SG_MITER_TO_SG;
  724. else
  725. flags |= SG_MITER_FROM_SG;
  726. sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
  727. host->blocks = data->blocks;
  728. }
  729. sdhci_set_transfer_irqs(host);
  730. /* Set the DMA boundary value and block size */
  731. sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
  732. data->blksz), SDHCI_BLOCK_SIZE);
  733. sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
  734. }
  735. static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
  736. struct mmc_request *mrq)
  737. {
  738. return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
  739. !mrq->cap_cmd_during_tfr;
  740. }
  741. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  742. struct mmc_command *cmd)
  743. {
  744. u16 mode = 0;
  745. struct mmc_data *data = cmd->data;
  746. if (data == NULL) {
  747. if (host->quirks2 &
  748. SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
  749. sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
  750. } else {
  751. /* clear Auto CMD settings for no data CMDs */
  752. mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
  753. sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
  754. SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
  755. }
  756. return;
  757. }
  758. WARN_ON(!host->data);
  759. if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
  760. mode = SDHCI_TRNS_BLK_CNT_EN;
  761. if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
  762. mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
  763. /*
  764. * If we are sending CMD23, CMD12 never gets sent
  765. * on successful completion (so no Auto-CMD12).
  766. */
  767. if (sdhci_auto_cmd12(host, cmd->mrq) &&
  768. (cmd->opcode != SD_IO_RW_EXTENDED))
  769. mode |= SDHCI_TRNS_AUTO_CMD12;
  770. else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
  771. mode |= SDHCI_TRNS_AUTO_CMD23;
  772. sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
  773. }
  774. }
  775. if (data->flags & MMC_DATA_READ)
  776. mode |= SDHCI_TRNS_READ;
  777. if (host->flags & SDHCI_REQ_USE_DMA)
  778. mode |= SDHCI_TRNS_DMA;
  779. sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
  780. }
  781. static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
  782. {
  783. return (!(host->flags & SDHCI_DEVICE_DEAD) &&
  784. ((mrq->cmd && mrq->cmd->error) ||
  785. (mrq->sbc && mrq->sbc->error) ||
  786. (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
  787. (mrq->data->stop && mrq->data->stop->error))) ||
  788. (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
  789. }
  790. static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  791. {
  792. int i;
  793. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  794. if (host->mrqs_done[i] == mrq) {
  795. WARN_ON(1);
  796. return;
  797. }
  798. }
  799. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  800. if (!host->mrqs_done[i]) {
  801. host->mrqs_done[i] = mrq;
  802. break;
  803. }
  804. }
  805. WARN_ON(i >= SDHCI_MAX_MRQS);
  806. tasklet_schedule(&host->finish_tasklet);
  807. }
  808. static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  809. {
  810. if (host->cmd && host->cmd->mrq == mrq)
  811. host->cmd = NULL;
  812. if (host->data_cmd && host->data_cmd->mrq == mrq)
  813. host->data_cmd = NULL;
  814. if (host->data && host->data->mrq == mrq)
  815. host->data = NULL;
  816. if (sdhci_needs_reset(host, mrq))
  817. host->pending_reset = true;
  818. __sdhci_finish_mrq(host, mrq);
  819. }
  820. static void sdhci_finish_data(struct sdhci_host *host)
  821. {
  822. struct mmc_command *data_cmd = host->data_cmd;
  823. struct mmc_data *data = host->data;
  824. host->data = NULL;
  825. host->data_cmd = NULL;
  826. if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
  827. (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
  828. sdhci_adma_table_post(host, data);
  829. /*
  830. * The specification states that the block count register must
  831. * be updated, but it does not specify at what point in the
  832. * data flow. That makes the register entirely useless to read
  833. * back so we have to assume that nothing made it to the card
  834. * in the event of an error.
  835. */
  836. if (data->error)
  837. data->bytes_xfered = 0;
  838. else
  839. data->bytes_xfered = data->blksz * data->blocks;
  840. /*
  841. * Need to send CMD12 if -
  842. * a) open-ended multiblock transfer (no CMD23)
  843. * b) error in multiblock transfer
  844. */
  845. if (data->stop &&
  846. (data->error ||
  847. !data->mrq->sbc)) {
  848. /*
  849. * The controller needs a reset of internal state machines
  850. * upon error conditions.
  851. */
  852. if (data->error) {
  853. if (!host->cmd || host->cmd == data_cmd)
  854. sdhci_do_reset(host, SDHCI_RESET_CMD);
  855. sdhci_do_reset(host, SDHCI_RESET_DATA);
  856. }
  857. /*
  858. * 'cap_cmd_during_tfr' request must not use the command line
  859. * after mmc_command_done() has been called. It is upper layer's
  860. * responsibility to send the stop command if required.
  861. */
  862. if (data->mrq->cap_cmd_during_tfr) {
  863. sdhci_finish_mrq(host, data->mrq);
  864. } else {
  865. /* Avoid triggering warning in sdhci_send_command() */
  866. host->cmd = NULL;
  867. sdhci_send_command(host, data->stop);
  868. }
  869. } else {
  870. sdhci_finish_mrq(host, data->mrq);
  871. }
  872. }
  873. static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
  874. unsigned long timeout)
  875. {
  876. if (sdhci_data_line_cmd(mrq->cmd))
  877. mod_timer(&host->data_timer, timeout);
  878. else
  879. mod_timer(&host->timer, timeout);
  880. }
  881. static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
  882. {
  883. if (sdhci_data_line_cmd(mrq->cmd))
  884. del_timer(&host->data_timer);
  885. else
  886. del_timer(&host->timer);
  887. }
  888. void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  889. {
  890. int flags;
  891. u32 mask;
  892. unsigned long timeout;
  893. WARN_ON(host->cmd);
  894. /* Initially, a command has no error */
  895. cmd->error = 0;
  896. if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
  897. cmd->opcode == MMC_STOP_TRANSMISSION)
  898. cmd->flags |= MMC_RSP_BUSY;
  899. /* Wait max 10 ms */
  900. timeout = 10;
  901. mask = SDHCI_CMD_INHIBIT;
  902. if (sdhci_data_line_cmd(cmd))
  903. mask |= SDHCI_DATA_INHIBIT;
  904. /* We shouldn't wait for data inihibit for stop commands, even
  905. though they might use busy signaling */
  906. if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
  907. mask &= ~SDHCI_DATA_INHIBIT;
  908. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  909. if (timeout == 0) {
  910. pr_err("%s: Controller never released inhibit bit(s).\n",
  911. mmc_hostname(host->mmc));
  912. sdhci_dumpregs(host);
  913. cmd->error = -EIO;
  914. sdhci_finish_mrq(host, cmd->mrq);
  915. return;
  916. }
  917. timeout--;
  918. mdelay(1);
  919. }
  920. timeout = jiffies;
  921. if (!cmd->data && cmd->busy_timeout > 9000)
  922. timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
  923. else
  924. timeout += 10 * HZ;
  925. sdhci_mod_timer(host, cmd->mrq, timeout);
  926. host->cmd = cmd;
  927. if (sdhci_data_line_cmd(cmd)) {
  928. WARN_ON(host->data_cmd);
  929. host->data_cmd = cmd;
  930. }
  931. sdhci_prepare_data(host, cmd);
  932. sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
  933. sdhci_set_transfer_mode(host, cmd);
  934. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  935. pr_err("%s: Unsupported response type!\n",
  936. mmc_hostname(host->mmc));
  937. cmd->error = -EINVAL;
  938. sdhci_finish_mrq(host, cmd->mrq);
  939. return;
  940. }
  941. if (!(cmd->flags & MMC_RSP_PRESENT))
  942. flags = SDHCI_CMD_RESP_NONE;
  943. else if (cmd->flags & MMC_RSP_136)
  944. flags = SDHCI_CMD_RESP_LONG;
  945. else if (cmd->flags & MMC_RSP_BUSY)
  946. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  947. else
  948. flags = SDHCI_CMD_RESP_SHORT;
  949. if (cmd->flags & MMC_RSP_CRC)
  950. flags |= SDHCI_CMD_CRC;
  951. if (cmd->flags & MMC_RSP_OPCODE)
  952. flags |= SDHCI_CMD_INDEX;
  953. /* CMD19 is special in that the Data Present Select should be set */
  954. if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  955. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
  956. flags |= SDHCI_CMD_DATA;
  957. sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
  958. }
  959. EXPORT_SYMBOL_GPL(sdhci_send_command);
  960. static void sdhci_finish_command(struct sdhci_host *host)
  961. {
  962. struct mmc_command *cmd = host->cmd;
  963. int i;
  964. host->cmd = NULL;
  965. if (cmd->flags & MMC_RSP_PRESENT) {
  966. if (cmd->flags & MMC_RSP_136) {
  967. /* CRC is stripped so we need to do some shifting. */
  968. for (i = 0;i < 4;i++) {
  969. cmd->resp[i] = sdhci_readl(host,
  970. SDHCI_RESPONSE + (3-i)*4) << 8;
  971. if (i != 3)
  972. cmd->resp[i] |=
  973. sdhci_readb(host,
  974. SDHCI_RESPONSE + (3-i)*4-1);
  975. }
  976. } else {
  977. cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
  978. }
  979. }
  980. if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
  981. mmc_command_done(host->mmc, cmd->mrq);
  982. /*
  983. * The host can send and interrupt when the busy state has
  984. * ended, allowing us to wait without wasting CPU cycles.
  985. * The busy signal uses DAT0 so this is similar to waiting
  986. * for data to complete.
  987. *
  988. * Note: The 1.0 specification is a bit ambiguous about this
  989. * feature so there might be some problems with older
  990. * controllers.
  991. */
  992. if (cmd->flags & MMC_RSP_BUSY) {
  993. if (cmd->data) {
  994. DBG("Cannot wait for busy signal when also doing a data transfer");
  995. } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  996. cmd == host->data_cmd) {
  997. /* Command complete before busy is ended */
  998. return;
  999. }
  1000. }
  1001. /* Finished CMD23, now send actual command. */
  1002. if (cmd == cmd->mrq->sbc) {
  1003. sdhci_send_command(host, cmd->mrq->cmd);
  1004. } else {
  1005. /* Processed actual command. */
  1006. if (host->data && host->data_early)
  1007. sdhci_finish_data(host);
  1008. if (!cmd->data)
  1009. sdhci_finish_mrq(host, cmd->mrq);
  1010. }
  1011. }
  1012. static u16 sdhci_get_preset_value(struct sdhci_host *host)
  1013. {
  1014. u16 preset = 0;
  1015. switch (host->timing) {
  1016. case MMC_TIMING_UHS_SDR12:
  1017. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1018. break;
  1019. case MMC_TIMING_UHS_SDR25:
  1020. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
  1021. break;
  1022. case MMC_TIMING_UHS_SDR50:
  1023. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
  1024. break;
  1025. case MMC_TIMING_UHS_SDR104:
  1026. case MMC_TIMING_MMC_HS200:
  1027. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
  1028. break;
  1029. case MMC_TIMING_UHS_DDR50:
  1030. case MMC_TIMING_MMC_DDR52:
  1031. preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
  1032. break;
  1033. case MMC_TIMING_MMC_HS400:
  1034. preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
  1035. break;
  1036. default:
  1037. pr_warn("%s: Invalid UHS-I mode selected\n",
  1038. mmc_hostname(host->mmc));
  1039. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1040. break;
  1041. }
  1042. return preset;
  1043. }
  1044. u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
  1045. unsigned int *actual_clock)
  1046. {
  1047. int div = 0; /* Initialized for compiler warning */
  1048. int real_div = div, clk_mul = 1;
  1049. u16 clk = 0;
  1050. bool switch_base_clk = false;
  1051. if (host->version >= SDHCI_SPEC_300) {
  1052. if (host->preset_enabled) {
  1053. u16 pre_val;
  1054. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1055. pre_val = sdhci_get_preset_value(host);
  1056. div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
  1057. >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
  1058. if (host->clk_mul &&
  1059. (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
  1060. clk = SDHCI_PROG_CLOCK_MODE;
  1061. real_div = div + 1;
  1062. clk_mul = host->clk_mul;
  1063. } else {
  1064. real_div = max_t(int, 1, div << 1);
  1065. }
  1066. goto clock_set;
  1067. }
  1068. /*
  1069. * Check if the Host Controller supports Programmable Clock
  1070. * Mode.
  1071. */
  1072. if (host->clk_mul) {
  1073. for (div = 1; div <= 1024; div++) {
  1074. if ((host->max_clk * host->clk_mul / div)
  1075. <= clock)
  1076. break;
  1077. }
  1078. if ((host->max_clk * host->clk_mul / div) <= clock) {
  1079. /*
  1080. * Set Programmable Clock Mode in the Clock
  1081. * Control register.
  1082. */
  1083. clk = SDHCI_PROG_CLOCK_MODE;
  1084. real_div = div;
  1085. clk_mul = host->clk_mul;
  1086. div--;
  1087. } else {
  1088. /*
  1089. * Divisor can be too small to reach clock
  1090. * speed requirement. Then use the base clock.
  1091. */
  1092. switch_base_clk = true;
  1093. }
  1094. }
  1095. if (!host->clk_mul || switch_base_clk) {
  1096. /* Version 3.00 divisors must be a multiple of 2. */
  1097. if (host->max_clk <= clock)
  1098. div = 1;
  1099. else {
  1100. for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
  1101. div += 2) {
  1102. if ((host->max_clk / div) <= clock)
  1103. break;
  1104. }
  1105. }
  1106. real_div = div;
  1107. div >>= 1;
  1108. if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
  1109. && !div && host->max_clk <= 25000000)
  1110. div = 1;
  1111. }
  1112. } else {
  1113. /* Version 2.00 divisors must be a power of 2. */
  1114. for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
  1115. if ((host->max_clk / div) <= clock)
  1116. break;
  1117. }
  1118. real_div = div;
  1119. div >>= 1;
  1120. }
  1121. clock_set:
  1122. if (real_div)
  1123. *actual_clock = (host->max_clk * clk_mul) / real_div;
  1124. clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
  1125. clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
  1126. << SDHCI_DIVIDER_HI_SHIFT;
  1127. return clk;
  1128. }
  1129. EXPORT_SYMBOL_GPL(sdhci_calc_clk);
  1130. void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
  1131. {
  1132. ktime_t timeout;
  1133. clk |= SDHCI_CLOCK_INT_EN;
  1134. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1135. /* Wait max 20 ms */
  1136. timeout = ktime_add_ms(ktime_get(), 20);
  1137. while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
  1138. & SDHCI_CLOCK_INT_STABLE)) {
  1139. if (ktime_after(ktime_get(), timeout)) {
  1140. pr_err("%s: Internal clock never stabilised.\n",
  1141. mmc_hostname(host->mmc));
  1142. sdhci_dumpregs(host);
  1143. return;
  1144. }
  1145. udelay(10);
  1146. }
  1147. clk |= SDHCI_CLOCK_CARD_EN;
  1148. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1149. }
  1150. EXPORT_SYMBOL_GPL(sdhci_enable_clk);
  1151. void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  1152. {
  1153. u16 clk;
  1154. host->mmc->actual_clock = 0;
  1155. sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
  1156. if (clock == 0)
  1157. return;
  1158. clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
  1159. sdhci_enable_clk(host, clk);
  1160. }
  1161. EXPORT_SYMBOL_GPL(sdhci_set_clock);
  1162. static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
  1163. unsigned short vdd)
  1164. {
  1165. struct mmc_host *mmc = host->mmc;
  1166. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
  1167. if (mode != MMC_POWER_OFF)
  1168. sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
  1169. else
  1170. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1171. }
  1172. void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
  1173. unsigned short vdd)
  1174. {
  1175. u8 pwr = 0;
  1176. if (mode != MMC_POWER_OFF) {
  1177. switch (1 << vdd) {
  1178. case MMC_VDD_165_195:
  1179. pwr = SDHCI_POWER_180;
  1180. break;
  1181. case MMC_VDD_29_30:
  1182. case MMC_VDD_30_31:
  1183. pwr = SDHCI_POWER_300;
  1184. break;
  1185. case MMC_VDD_32_33:
  1186. case MMC_VDD_33_34:
  1187. pwr = SDHCI_POWER_330;
  1188. break;
  1189. default:
  1190. WARN(1, "%s: Invalid vdd %#x\n",
  1191. mmc_hostname(host->mmc), vdd);
  1192. break;
  1193. }
  1194. }
  1195. if (host->pwr == pwr)
  1196. return;
  1197. host->pwr = pwr;
  1198. if (pwr == 0) {
  1199. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1200. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1201. sdhci_runtime_pm_bus_off(host);
  1202. } else {
  1203. /*
  1204. * Spec says that we should clear the power reg before setting
  1205. * a new value. Some controllers don't seem to like this though.
  1206. */
  1207. if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  1208. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1209. /*
  1210. * At least the Marvell CaFe chip gets confused if we set the
  1211. * voltage and set turn on power at the same time, so set the
  1212. * voltage first.
  1213. */
  1214. if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
  1215. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1216. pwr |= SDHCI_POWER_ON;
  1217. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1218. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1219. sdhci_runtime_pm_bus_on(host);
  1220. /*
  1221. * Some controllers need an extra 10ms delay of 10ms before
  1222. * they can apply clock after applying power
  1223. */
  1224. if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
  1225. mdelay(10);
  1226. }
  1227. }
  1228. EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
  1229. void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
  1230. unsigned short vdd)
  1231. {
  1232. if (IS_ERR(host->mmc->supply.vmmc))
  1233. sdhci_set_power_noreg(host, mode, vdd);
  1234. else
  1235. sdhci_set_power_reg(host, mode, vdd);
  1236. }
  1237. EXPORT_SYMBOL_GPL(sdhci_set_power);
  1238. /*****************************************************************************\
  1239. * *
  1240. * MMC callbacks *
  1241. * *
  1242. \*****************************************************************************/
  1243. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  1244. {
  1245. struct sdhci_host *host;
  1246. int present;
  1247. unsigned long flags;
  1248. host = mmc_priv(mmc);
  1249. /* Firstly check card presence */
  1250. present = mmc->ops->get_cd(mmc);
  1251. spin_lock_irqsave(&host->lock, flags);
  1252. sdhci_led_activate(host);
  1253. /*
  1254. * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
  1255. * requests if Auto-CMD12 is enabled.
  1256. */
  1257. if (sdhci_auto_cmd12(host, mrq)) {
  1258. if (mrq->stop) {
  1259. mrq->data->stop = NULL;
  1260. mrq->stop = NULL;
  1261. }
  1262. }
  1263. if (!present || host->flags & SDHCI_DEVICE_DEAD) {
  1264. mrq->cmd->error = -ENOMEDIUM;
  1265. sdhci_finish_mrq(host, mrq);
  1266. } else {
  1267. if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
  1268. sdhci_send_command(host, mrq->sbc);
  1269. else
  1270. sdhci_send_command(host, mrq->cmd);
  1271. }
  1272. mmiowb();
  1273. spin_unlock_irqrestore(&host->lock, flags);
  1274. }
  1275. void sdhci_set_bus_width(struct sdhci_host *host, int width)
  1276. {
  1277. u8 ctrl;
  1278. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1279. if (width == MMC_BUS_WIDTH_8) {
  1280. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1281. if (host->version >= SDHCI_SPEC_300)
  1282. ctrl |= SDHCI_CTRL_8BITBUS;
  1283. } else {
  1284. if (host->version >= SDHCI_SPEC_300)
  1285. ctrl &= ~SDHCI_CTRL_8BITBUS;
  1286. if (width == MMC_BUS_WIDTH_4)
  1287. ctrl |= SDHCI_CTRL_4BITBUS;
  1288. else
  1289. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1290. }
  1291. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1292. }
  1293. EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
  1294. void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
  1295. {
  1296. u16 ctrl_2;
  1297. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1298. /* Select Bus Speed Mode for host */
  1299. ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
  1300. if ((timing == MMC_TIMING_MMC_HS200) ||
  1301. (timing == MMC_TIMING_UHS_SDR104))
  1302. ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
  1303. else if (timing == MMC_TIMING_UHS_SDR12)
  1304. ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
  1305. else if (timing == MMC_TIMING_UHS_SDR25)
  1306. ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
  1307. else if (timing == MMC_TIMING_UHS_SDR50)
  1308. ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
  1309. else if ((timing == MMC_TIMING_UHS_DDR50) ||
  1310. (timing == MMC_TIMING_MMC_DDR52))
  1311. ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
  1312. else if (timing == MMC_TIMING_MMC_HS400)
  1313. ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
  1314. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1315. }
  1316. EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
  1317. void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1318. {
  1319. struct sdhci_host *host = mmc_priv(mmc);
  1320. u8 ctrl;
  1321. if (ios->power_mode == MMC_POWER_UNDEFINED)
  1322. return;
  1323. if (host->flags & SDHCI_DEVICE_DEAD) {
  1324. if (!IS_ERR(mmc->supply.vmmc) &&
  1325. ios->power_mode == MMC_POWER_OFF)
  1326. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1327. return;
  1328. }
  1329. /*
  1330. * Reset the chip on each power off.
  1331. * Should clear out any weird states.
  1332. */
  1333. if (ios->power_mode == MMC_POWER_OFF) {
  1334. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  1335. sdhci_reinit(host);
  1336. }
  1337. if (host->version >= SDHCI_SPEC_300 &&
  1338. (ios->power_mode == MMC_POWER_UP) &&
  1339. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
  1340. sdhci_enable_preset_value(host, false);
  1341. if (!ios->clock || ios->clock != host->clock) {
  1342. host->ops->set_clock(host, ios->clock);
  1343. host->clock = ios->clock;
  1344. if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
  1345. host->clock) {
  1346. host->timeout_clk = host->mmc->actual_clock ?
  1347. host->mmc->actual_clock / 1000 :
  1348. host->clock / 1000;
  1349. host->mmc->max_busy_timeout =
  1350. host->ops->get_max_timeout_count ?
  1351. host->ops->get_max_timeout_count(host) :
  1352. 1 << 27;
  1353. host->mmc->max_busy_timeout /= host->timeout_clk;
  1354. }
  1355. }
  1356. if (host->ops->set_power)
  1357. host->ops->set_power(host, ios->power_mode, ios->vdd);
  1358. else
  1359. sdhci_set_power(host, ios->power_mode, ios->vdd);
  1360. if (host->ops->platform_send_init_74_clocks)
  1361. host->ops->platform_send_init_74_clocks(host, ios->power_mode);
  1362. host->ops->set_bus_width(host, ios->bus_width);
  1363. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1364. if ((ios->timing == MMC_TIMING_SD_HS ||
  1365. ios->timing == MMC_TIMING_MMC_HS ||
  1366. ios->timing == MMC_TIMING_MMC_HS400 ||
  1367. ios->timing == MMC_TIMING_MMC_HS200 ||
  1368. ios->timing == MMC_TIMING_MMC_DDR52 ||
  1369. ios->timing == MMC_TIMING_UHS_SDR50 ||
  1370. ios->timing == MMC_TIMING_UHS_SDR104 ||
  1371. ios->timing == MMC_TIMING_UHS_DDR50 ||
  1372. ios->timing == MMC_TIMING_UHS_SDR25)
  1373. && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
  1374. ctrl |= SDHCI_CTRL_HISPD;
  1375. else
  1376. ctrl &= ~SDHCI_CTRL_HISPD;
  1377. if (host->version >= SDHCI_SPEC_300) {
  1378. u16 clk, ctrl_2;
  1379. if (!host->preset_enabled) {
  1380. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1381. /*
  1382. * We only need to set Driver Strength if the
  1383. * preset value enable is not set.
  1384. */
  1385. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1386. ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
  1387. if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
  1388. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
  1389. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
  1390. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1391. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
  1392. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
  1393. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
  1394. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
  1395. else {
  1396. pr_warn("%s: invalid driver type, default to driver type B\n",
  1397. mmc_hostname(mmc));
  1398. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1399. }
  1400. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1401. } else {
  1402. /*
  1403. * According to SDHC Spec v3.00, if the Preset Value
  1404. * Enable in the Host Control 2 register is set, we
  1405. * need to reset SD Clock Enable before changing High
  1406. * Speed Enable to avoid generating clock gliches.
  1407. */
  1408. /* Reset SD Clock Enable */
  1409. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1410. clk &= ~SDHCI_CLOCK_CARD_EN;
  1411. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1412. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1413. /* Re-enable SD Clock */
  1414. host->ops->set_clock(host, host->clock);
  1415. }
  1416. /* Reset SD Clock Enable */
  1417. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1418. clk &= ~SDHCI_CLOCK_CARD_EN;
  1419. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1420. host->ops->set_uhs_signaling(host, ios->timing);
  1421. host->timing = ios->timing;
  1422. if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
  1423. ((ios->timing == MMC_TIMING_UHS_SDR12) ||
  1424. (ios->timing == MMC_TIMING_UHS_SDR25) ||
  1425. (ios->timing == MMC_TIMING_UHS_SDR50) ||
  1426. (ios->timing == MMC_TIMING_UHS_SDR104) ||
  1427. (ios->timing == MMC_TIMING_UHS_DDR50) ||
  1428. (ios->timing == MMC_TIMING_MMC_DDR52))) {
  1429. u16 preset;
  1430. sdhci_enable_preset_value(host, true);
  1431. preset = sdhci_get_preset_value(host);
  1432. ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
  1433. >> SDHCI_PRESET_DRV_SHIFT;
  1434. }
  1435. /* Re-enable SD Clock */
  1436. host->ops->set_clock(host, host->clock);
  1437. } else
  1438. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1439. /*
  1440. * Some (ENE) controllers go apeshit on some ios operation,
  1441. * signalling timeout and CRC errors even on CMD0. Resetting
  1442. * it on each ios seems to solve the problem.
  1443. */
  1444. if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  1445. sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  1446. mmiowb();
  1447. }
  1448. EXPORT_SYMBOL_GPL(sdhci_set_ios);
  1449. static int sdhci_get_cd(struct mmc_host *mmc)
  1450. {
  1451. struct sdhci_host *host = mmc_priv(mmc);
  1452. int gpio_cd = mmc_gpio_get_cd(mmc);
  1453. if (host->flags & SDHCI_DEVICE_DEAD)
  1454. return 0;
  1455. /* If nonremovable, assume that the card is always present. */
  1456. if (!mmc_card_is_removable(host->mmc))
  1457. return 1;
  1458. /*
  1459. * Try slot gpio detect, if defined it take precedence
  1460. * over build in controller functionality
  1461. */
  1462. if (gpio_cd >= 0)
  1463. return !!gpio_cd;
  1464. /* If polling, assume that the card is always present. */
  1465. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
  1466. return 1;
  1467. /* Host native card detect */
  1468. return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
  1469. }
  1470. static int sdhci_check_ro(struct sdhci_host *host)
  1471. {
  1472. unsigned long flags;
  1473. int is_readonly;
  1474. spin_lock_irqsave(&host->lock, flags);
  1475. if (host->flags & SDHCI_DEVICE_DEAD)
  1476. is_readonly = 0;
  1477. else if (host->ops->get_ro)
  1478. is_readonly = host->ops->get_ro(host);
  1479. else
  1480. is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
  1481. & SDHCI_WRITE_PROTECT);
  1482. spin_unlock_irqrestore(&host->lock, flags);
  1483. /* This quirk needs to be replaced by a callback-function later */
  1484. return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
  1485. !is_readonly : is_readonly;
  1486. }
  1487. #define SAMPLE_COUNT 5
  1488. static int sdhci_get_ro(struct mmc_host *mmc)
  1489. {
  1490. struct sdhci_host *host = mmc_priv(mmc);
  1491. int i, ro_count;
  1492. if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
  1493. return sdhci_check_ro(host);
  1494. ro_count = 0;
  1495. for (i = 0; i < SAMPLE_COUNT; i++) {
  1496. if (sdhci_check_ro(host)) {
  1497. if (++ro_count > SAMPLE_COUNT / 2)
  1498. return 1;
  1499. }
  1500. msleep(30);
  1501. }
  1502. return 0;
  1503. }
  1504. static void sdhci_hw_reset(struct mmc_host *mmc)
  1505. {
  1506. struct sdhci_host *host = mmc_priv(mmc);
  1507. if (host->ops && host->ops->hw_reset)
  1508. host->ops->hw_reset(host);
  1509. }
  1510. static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
  1511. {
  1512. if (!(host->flags & SDHCI_DEVICE_DEAD)) {
  1513. if (enable)
  1514. host->ier |= SDHCI_INT_CARD_INT;
  1515. else
  1516. host->ier &= ~SDHCI_INT_CARD_INT;
  1517. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1518. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1519. mmiowb();
  1520. }
  1521. }
  1522. void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  1523. {
  1524. struct sdhci_host *host = mmc_priv(mmc);
  1525. unsigned long flags;
  1526. if (enable)
  1527. pm_runtime_get_noresume(host->mmc->parent);
  1528. spin_lock_irqsave(&host->lock, flags);
  1529. if (enable)
  1530. host->flags |= SDHCI_SDIO_IRQ_ENABLED;
  1531. else
  1532. host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
  1533. sdhci_enable_sdio_irq_nolock(host, enable);
  1534. spin_unlock_irqrestore(&host->lock, flags);
  1535. if (!enable)
  1536. pm_runtime_put_noidle(host->mmc->parent);
  1537. }
  1538. EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
  1539. int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
  1540. struct mmc_ios *ios)
  1541. {
  1542. struct sdhci_host *host = mmc_priv(mmc);
  1543. u16 ctrl;
  1544. int ret;
  1545. /*
  1546. * Signal Voltage Switching is only applicable for Host Controllers
  1547. * v3.00 and above.
  1548. */
  1549. if (host->version < SDHCI_SPEC_300)
  1550. return 0;
  1551. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1552. switch (ios->signal_voltage) {
  1553. case MMC_SIGNAL_VOLTAGE_330:
  1554. if (!(host->flags & SDHCI_SIGNALING_330))
  1555. return -EINVAL;
  1556. /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
  1557. ctrl &= ~SDHCI_CTRL_VDD_180;
  1558. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1559. if (!IS_ERR(mmc->supply.vqmmc)) {
  1560. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1561. if (ret) {
  1562. pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
  1563. mmc_hostname(mmc));
  1564. return -EIO;
  1565. }
  1566. }
  1567. /* Wait for 5ms */
  1568. usleep_range(5000, 5500);
  1569. /* 3.3V regulator output should be stable within 5 ms */
  1570. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1571. if (!(ctrl & SDHCI_CTRL_VDD_180))
  1572. return 0;
  1573. pr_warn("%s: 3.3V regulator output did not became stable\n",
  1574. mmc_hostname(mmc));
  1575. return -EAGAIN;
  1576. case MMC_SIGNAL_VOLTAGE_180:
  1577. if (!(host->flags & SDHCI_SIGNALING_180))
  1578. return -EINVAL;
  1579. if (!IS_ERR(mmc->supply.vqmmc)) {
  1580. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1581. if (ret) {
  1582. pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
  1583. mmc_hostname(mmc));
  1584. return -EIO;
  1585. }
  1586. }
  1587. /*
  1588. * Enable 1.8V Signal Enable in the Host Control2
  1589. * register
  1590. */
  1591. ctrl |= SDHCI_CTRL_VDD_180;
  1592. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1593. /* Some controller need to do more when switching */
  1594. if (host->ops->voltage_switch)
  1595. host->ops->voltage_switch(host);
  1596. /* 1.8V regulator output should be stable within 5 ms */
  1597. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1598. if (ctrl & SDHCI_CTRL_VDD_180)
  1599. return 0;
  1600. pr_warn("%s: 1.8V regulator output did not became stable\n",
  1601. mmc_hostname(mmc));
  1602. return -EAGAIN;
  1603. case MMC_SIGNAL_VOLTAGE_120:
  1604. if (!(host->flags & SDHCI_SIGNALING_120))
  1605. return -EINVAL;
  1606. if (!IS_ERR(mmc->supply.vqmmc)) {
  1607. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1608. if (ret) {
  1609. pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
  1610. mmc_hostname(mmc));
  1611. return -EIO;
  1612. }
  1613. }
  1614. return 0;
  1615. default:
  1616. /* No signal voltage switch required */
  1617. return 0;
  1618. }
  1619. }
  1620. EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
  1621. static int sdhci_card_busy(struct mmc_host *mmc)
  1622. {
  1623. struct sdhci_host *host = mmc_priv(mmc);
  1624. u32 present_state;
  1625. /* Check whether DAT[0] is 0 */
  1626. present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
  1627. return !(present_state & SDHCI_DATA_0_LVL_MASK);
  1628. }
  1629. static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1630. {
  1631. struct sdhci_host *host = mmc_priv(mmc);
  1632. unsigned long flags;
  1633. spin_lock_irqsave(&host->lock, flags);
  1634. host->flags |= SDHCI_HS400_TUNING;
  1635. spin_unlock_irqrestore(&host->lock, flags);
  1636. return 0;
  1637. }
  1638. static void sdhci_start_tuning(struct sdhci_host *host)
  1639. {
  1640. u16 ctrl;
  1641. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1642. ctrl |= SDHCI_CTRL_EXEC_TUNING;
  1643. if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
  1644. ctrl |= SDHCI_CTRL_TUNED_CLK;
  1645. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1646. /*
  1647. * As per the Host Controller spec v3.00, tuning command
  1648. * generates Buffer Read Ready interrupt, so enable that.
  1649. *
  1650. * Note: The spec clearly says that when tuning sequence
  1651. * is being performed, the controller does not generate
  1652. * interrupts other than Buffer Read Ready interrupt. But
  1653. * to make sure we don't hit a controller bug, we _only_
  1654. * enable Buffer Read Ready interrupt here.
  1655. */
  1656. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
  1657. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
  1658. }
  1659. static void sdhci_end_tuning(struct sdhci_host *host)
  1660. {
  1661. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1662. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1663. }
  1664. static void sdhci_reset_tuning(struct sdhci_host *host)
  1665. {
  1666. u16 ctrl;
  1667. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1668. ctrl &= ~SDHCI_CTRL_TUNED_CLK;
  1669. ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
  1670. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1671. }
  1672. static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
  1673. {
  1674. sdhci_reset_tuning(host);
  1675. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1676. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1677. sdhci_end_tuning(host);
  1678. mmc_abort_tuning(host->mmc, opcode);
  1679. }
  1680. /*
  1681. * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
  1682. * tuning command does not have a data payload (or rather the hardware does it
  1683. * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
  1684. * interrupt setup is different to other commands and there is no timeout
  1685. * interrupt so special handling is needed.
  1686. */
  1687. static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
  1688. {
  1689. struct mmc_host *mmc = host->mmc;
  1690. struct mmc_command cmd = {};
  1691. struct mmc_request mrq = {};
  1692. unsigned long flags;
  1693. spin_lock_irqsave(&host->lock, flags);
  1694. cmd.opcode = opcode;
  1695. cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
  1696. cmd.mrq = &mrq;
  1697. mrq.cmd = &cmd;
  1698. /*
  1699. * In response to CMD19, the card sends 64 bytes of tuning
  1700. * block to the Host Controller. So we set the block size
  1701. * to 64 here.
  1702. */
  1703. if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
  1704. mmc->ios.bus_width == MMC_BUS_WIDTH_8)
  1705. sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128), SDHCI_BLOCK_SIZE);
  1706. else
  1707. sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64), SDHCI_BLOCK_SIZE);
  1708. /*
  1709. * The tuning block is sent by the card to the host controller.
  1710. * So we set the TRNS_READ bit in the Transfer Mode register.
  1711. * This also takes care of setting DMA Enable and Multi Block
  1712. * Select in the same register to 0.
  1713. */
  1714. sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
  1715. sdhci_send_command(host, &cmd);
  1716. host->cmd = NULL;
  1717. sdhci_del_timer(host, &mrq);
  1718. host->tuning_done = 0;
  1719. mmiowb();
  1720. spin_unlock_irqrestore(&host->lock, flags);
  1721. /* Wait for Buffer Read Ready interrupt */
  1722. wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
  1723. msecs_to_jiffies(50));
  1724. }
  1725. static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
  1726. {
  1727. int i;
  1728. /*
  1729. * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
  1730. * of loops reaches 40 times.
  1731. */
  1732. for (i = 0; i < MAX_TUNING_LOOP; i++) {
  1733. u16 ctrl;
  1734. sdhci_send_tuning(host, opcode);
  1735. if (!host->tuning_done) {
  1736. pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
  1737. mmc_hostname(host->mmc));
  1738. sdhci_abort_tuning(host, opcode);
  1739. return;
  1740. }
  1741. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1742. if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
  1743. if (ctrl & SDHCI_CTRL_TUNED_CLK)
  1744. return; /* Success! */
  1745. break;
  1746. }
  1747. /* Spec does not require a delay between tuning cycles */
  1748. if (host->tuning_delay > 0)
  1749. mdelay(host->tuning_delay);
  1750. }
  1751. pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
  1752. mmc_hostname(host->mmc));
  1753. sdhci_reset_tuning(host);
  1754. }
  1755. int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1756. {
  1757. struct sdhci_host *host = mmc_priv(mmc);
  1758. int err = 0;
  1759. unsigned int tuning_count = 0;
  1760. bool hs400_tuning;
  1761. hs400_tuning = host->flags & SDHCI_HS400_TUNING;
  1762. if (host->tuning_mode == SDHCI_TUNING_MODE_1)
  1763. tuning_count = host->tuning_count;
  1764. /*
  1765. * The Host Controller needs tuning in case of SDR104 and DDR50
  1766. * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
  1767. * the Capabilities register.
  1768. * If the Host Controller supports the HS200 mode then the
  1769. * tuning function has to be executed.
  1770. */
  1771. switch (host->timing) {
  1772. /* HS400 tuning is done in HS200 mode */
  1773. case MMC_TIMING_MMC_HS400:
  1774. err = -EINVAL;
  1775. goto out;
  1776. case MMC_TIMING_MMC_HS200:
  1777. /*
  1778. * Periodic re-tuning for HS400 is not expected to be needed, so
  1779. * disable it here.
  1780. */
  1781. if (hs400_tuning)
  1782. tuning_count = 0;
  1783. break;
  1784. case MMC_TIMING_UHS_SDR104:
  1785. case MMC_TIMING_UHS_DDR50:
  1786. break;
  1787. case MMC_TIMING_UHS_SDR50:
  1788. if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
  1789. break;
  1790. /* FALLTHROUGH */
  1791. default:
  1792. goto out;
  1793. }
  1794. if (host->ops->platform_execute_tuning) {
  1795. err = host->ops->platform_execute_tuning(host, opcode);
  1796. goto out;
  1797. }
  1798. host->mmc->retune_period = tuning_count;
  1799. if (host->tuning_delay < 0)
  1800. host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;
  1801. sdhci_start_tuning(host);
  1802. __sdhci_execute_tuning(host, opcode);
  1803. sdhci_end_tuning(host);
  1804. out:
  1805. host->flags &= ~SDHCI_HS400_TUNING;
  1806. return err;
  1807. }
  1808. EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
  1809. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
  1810. {
  1811. /* Host Controller v3.00 defines preset value registers */
  1812. if (host->version < SDHCI_SPEC_300)
  1813. return;
  1814. /*
  1815. * We only enable or disable Preset Value if they are not already
  1816. * enabled or disabled respectively. Otherwise, we bail out.
  1817. */
  1818. if (host->preset_enabled != enable) {
  1819. u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1820. if (enable)
  1821. ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
  1822. else
  1823. ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
  1824. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1825. if (enable)
  1826. host->flags |= SDHCI_PV_ENABLED;
  1827. else
  1828. host->flags &= ~SDHCI_PV_ENABLED;
  1829. host->preset_enabled = enable;
  1830. }
  1831. }
  1832. static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  1833. int err)
  1834. {
  1835. struct sdhci_host *host = mmc_priv(mmc);
  1836. struct mmc_data *data = mrq->data;
  1837. if (data->host_cookie != COOKIE_UNMAPPED)
  1838. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1839. mmc_get_dma_dir(data));
  1840. data->host_cookie = COOKIE_UNMAPPED;
  1841. }
  1842. static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  1843. {
  1844. struct sdhci_host *host = mmc_priv(mmc);
  1845. mrq->data->host_cookie = COOKIE_UNMAPPED;
  1846. if (host->flags & SDHCI_REQ_USE_DMA)
  1847. sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
  1848. }
  1849. static inline bool sdhci_has_requests(struct sdhci_host *host)
  1850. {
  1851. return host->cmd || host->data_cmd;
  1852. }
  1853. static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
  1854. {
  1855. if (host->data_cmd) {
  1856. host->data_cmd->error = err;
  1857. sdhci_finish_mrq(host, host->data_cmd->mrq);
  1858. }
  1859. if (host->cmd) {
  1860. host->cmd->error = err;
  1861. sdhci_finish_mrq(host, host->cmd->mrq);
  1862. }
  1863. }
  1864. static void sdhci_card_event(struct mmc_host *mmc)
  1865. {
  1866. struct sdhci_host *host = mmc_priv(mmc);
  1867. unsigned long flags;
  1868. int present;
  1869. /* First check if client has provided their own card event */
  1870. if (host->ops->card_event)
  1871. host->ops->card_event(host);
  1872. present = mmc->ops->get_cd(mmc);
  1873. spin_lock_irqsave(&host->lock, flags);
  1874. /* Check sdhci_has_requests() first in case we are runtime suspended */
  1875. if (sdhci_has_requests(host) && !present) {
  1876. pr_err("%s: Card removed during transfer!\n",
  1877. mmc_hostname(host->mmc));
  1878. pr_err("%s: Resetting controller.\n",
  1879. mmc_hostname(host->mmc));
  1880. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1881. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1882. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  1883. }
  1884. spin_unlock_irqrestore(&host->lock, flags);
  1885. }
  1886. static const struct mmc_host_ops sdhci_ops = {
  1887. .request = sdhci_request,
  1888. .post_req = sdhci_post_req,
  1889. .pre_req = sdhci_pre_req,
  1890. .set_ios = sdhci_set_ios,
  1891. .get_cd = sdhci_get_cd,
  1892. .get_ro = sdhci_get_ro,
  1893. .hw_reset = sdhci_hw_reset,
  1894. .enable_sdio_irq = sdhci_enable_sdio_irq,
  1895. .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
  1896. .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
  1897. .execute_tuning = sdhci_execute_tuning,
  1898. .card_event = sdhci_card_event,
  1899. .card_busy = sdhci_card_busy,
  1900. };
  1901. /*****************************************************************************\
  1902. * *
  1903. * Tasklets *
  1904. * *
  1905. \*****************************************************************************/
  1906. static bool sdhci_request_done(struct sdhci_host *host)
  1907. {
  1908. unsigned long flags;
  1909. struct mmc_request *mrq;
  1910. int i;
  1911. spin_lock_irqsave(&host->lock, flags);
  1912. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  1913. mrq = host->mrqs_done[i];
  1914. if (mrq)
  1915. break;
  1916. }
  1917. if (!mrq) {
  1918. spin_unlock_irqrestore(&host->lock, flags);
  1919. return true;
  1920. }
  1921. sdhci_del_timer(host, mrq);
  1922. /*
  1923. * Always unmap the data buffers if they were mapped by
  1924. * sdhci_prepare_data() whenever we finish with a request.
  1925. * This avoids leaking DMA mappings on error.
  1926. */
  1927. if (host->flags & SDHCI_REQ_USE_DMA) {
  1928. struct mmc_data *data = mrq->data;
  1929. if (data && data->host_cookie == COOKIE_MAPPED) {
  1930. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1931. mmc_get_dma_dir(data));
  1932. data->host_cookie = COOKIE_UNMAPPED;
  1933. }
  1934. }
  1935. /*
  1936. * The controller needs a reset of internal state machines
  1937. * upon error conditions.
  1938. */
  1939. if (sdhci_needs_reset(host, mrq)) {
  1940. /*
  1941. * Do not finish until command and data lines are available for
  1942. * reset. Note there can only be one other mrq, so it cannot
  1943. * also be in mrqs_done, otherwise host->cmd and host->data_cmd
  1944. * would both be null.
  1945. */
  1946. if (host->cmd || host->data_cmd) {
  1947. spin_unlock_irqrestore(&host->lock, flags);
  1948. return true;
  1949. }
  1950. /* Some controllers need this kick or reset won't work here */
  1951. if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
  1952. /* This is to force an update */
  1953. host->ops->set_clock(host, host->clock);
  1954. /* Spec says we should do both at the same time, but Ricoh
  1955. controllers do not like that. */
  1956. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1957. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1958. host->pending_reset = false;
  1959. }
  1960. if (!sdhci_has_requests(host))
  1961. sdhci_led_deactivate(host);
  1962. host->mrqs_done[i] = NULL;
  1963. mmiowb();
  1964. spin_unlock_irqrestore(&host->lock, flags);
  1965. mmc_request_done(host->mmc, mrq);
  1966. return false;
  1967. }
  1968. static void sdhci_tasklet_finish(unsigned long param)
  1969. {
  1970. struct sdhci_host *host = (struct sdhci_host *)param;
  1971. while (!sdhci_request_done(host))
  1972. ;
  1973. }
  1974. static void sdhci_timeout_timer(unsigned long data)
  1975. {
  1976. struct sdhci_host *host;
  1977. unsigned long flags;
  1978. host = (struct sdhci_host*)data;
  1979. spin_lock_irqsave(&host->lock, flags);
  1980. if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
  1981. pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
  1982. mmc_hostname(host->mmc));
  1983. sdhci_dumpregs(host);
  1984. host->cmd->error = -ETIMEDOUT;
  1985. sdhci_finish_mrq(host, host->cmd->mrq);
  1986. }
  1987. mmiowb();
  1988. spin_unlock_irqrestore(&host->lock, flags);
  1989. }
  1990. static void sdhci_timeout_data_timer(unsigned long data)
  1991. {
  1992. struct sdhci_host *host;
  1993. unsigned long flags;
  1994. host = (struct sdhci_host *)data;
  1995. spin_lock_irqsave(&host->lock, flags);
  1996. if (host->data || host->data_cmd ||
  1997. (host->cmd && sdhci_data_line_cmd(host->cmd))) {
  1998. pr_err("%s: Timeout waiting for hardware interrupt.\n",
  1999. mmc_hostname(host->mmc));
  2000. sdhci_dumpregs(host);
  2001. if (host->data) {
  2002. host->data->error = -ETIMEDOUT;
  2003. sdhci_finish_data(host);
  2004. } else if (host->data_cmd) {
  2005. host->data_cmd->error = -ETIMEDOUT;
  2006. sdhci_finish_mrq(host, host->data_cmd->mrq);
  2007. } else {
  2008. host->cmd->error = -ETIMEDOUT;
  2009. sdhci_finish_mrq(host, host->cmd->mrq);
  2010. }
  2011. }
  2012. mmiowb();
  2013. spin_unlock_irqrestore(&host->lock, flags);
  2014. }
  2015. /*****************************************************************************\
  2016. * *
  2017. * Interrupt handling *
  2018. * *
  2019. \*****************************************************************************/
  2020. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  2021. {
  2022. if (!host->cmd) {
  2023. /*
  2024. * SDHCI recovers from errors by resetting the cmd and data
  2025. * circuits. Until that is done, there very well might be more
  2026. * interrupts, so ignore them in that case.
  2027. */
  2028. if (host->pending_reset)
  2029. return;
  2030. pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
  2031. mmc_hostname(host->mmc), (unsigned)intmask);
  2032. sdhci_dumpregs(host);
  2033. return;
  2034. }
  2035. if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
  2036. SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
  2037. if (intmask & SDHCI_INT_TIMEOUT)
  2038. host->cmd->error = -ETIMEDOUT;
  2039. else
  2040. host->cmd->error = -EILSEQ;
  2041. /*
  2042. * If this command initiates a data phase and a response
  2043. * CRC error is signalled, the card can start transferring
  2044. * data - the card may have received the command without
  2045. * error. We must not terminate the mmc_request early.
  2046. *
  2047. * If the card did not receive the command or returned an
  2048. * error which prevented it sending data, the data phase
  2049. * will time out.
  2050. */
  2051. if (host->cmd->data &&
  2052. (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
  2053. SDHCI_INT_CRC) {
  2054. host->cmd = NULL;
  2055. return;
  2056. }
  2057. sdhci_finish_mrq(host, host->cmd->mrq);
  2058. return;
  2059. }
  2060. if (intmask & SDHCI_INT_RESPONSE)
  2061. sdhci_finish_command(host);
  2062. }
  2063. #ifdef CONFIG_MMC_DEBUG
  2064. static void sdhci_adma_show_error(struct sdhci_host *host)
  2065. {
  2066. void *desc = host->adma_table;
  2067. sdhci_dumpregs(host);
  2068. while (true) {
  2069. struct sdhci_adma2_64_desc *dma_desc = desc;
  2070. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2071. DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2072. desc, le32_to_cpu(dma_desc->addr_hi),
  2073. le32_to_cpu(dma_desc->addr_lo),
  2074. le16_to_cpu(dma_desc->len),
  2075. le16_to_cpu(dma_desc->cmd));
  2076. else
  2077. DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2078. desc, le32_to_cpu(dma_desc->addr_lo),
  2079. le16_to_cpu(dma_desc->len),
  2080. le16_to_cpu(dma_desc->cmd));
  2081. desc += host->desc_sz;
  2082. if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
  2083. break;
  2084. }
  2085. }
  2086. #else
  2087. static void sdhci_adma_show_error(struct sdhci_host *host) { }
  2088. #endif
  2089. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  2090. {
  2091. u32 command;
  2092. /* CMD19 generates _only_ Buffer Read Ready interrupt */
  2093. if (intmask & SDHCI_INT_DATA_AVAIL) {
  2094. command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
  2095. if (command == MMC_SEND_TUNING_BLOCK ||
  2096. command == MMC_SEND_TUNING_BLOCK_HS200) {
  2097. host->tuning_done = 1;
  2098. wake_up(&host->buf_ready_int);
  2099. return;
  2100. }
  2101. }
  2102. if (!host->data) {
  2103. struct mmc_command *data_cmd = host->data_cmd;
  2104. /*
  2105. * The "data complete" interrupt is also used to
  2106. * indicate that a busy state has ended. See comment
  2107. * above in sdhci_cmd_irq().
  2108. */
  2109. if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
  2110. if (intmask & SDHCI_INT_DATA_TIMEOUT) {
  2111. host->data_cmd = NULL;
  2112. data_cmd->error = -ETIMEDOUT;
  2113. sdhci_finish_mrq(host, data_cmd->mrq);
  2114. return;
  2115. }
  2116. if (intmask & SDHCI_INT_DATA_END) {
  2117. host->data_cmd = NULL;
  2118. /*
  2119. * Some cards handle busy-end interrupt
  2120. * before the command completed, so make
  2121. * sure we do things in the proper order.
  2122. */
  2123. if (host->cmd == data_cmd)
  2124. return;
  2125. sdhci_finish_mrq(host, data_cmd->mrq);
  2126. return;
  2127. }
  2128. }
  2129. /*
  2130. * SDHCI recovers from errors by resetting the cmd and data
  2131. * circuits. Until that is done, there very well might be more
  2132. * interrupts, so ignore them in that case.
  2133. */
  2134. if (host->pending_reset)
  2135. return;
  2136. pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
  2137. mmc_hostname(host->mmc), (unsigned)intmask);
  2138. sdhci_dumpregs(host);
  2139. return;
  2140. }
  2141. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  2142. host->data->error = -ETIMEDOUT;
  2143. else if (intmask & SDHCI_INT_DATA_END_BIT)
  2144. host->data->error = -EILSEQ;
  2145. else if ((intmask & SDHCI_INT_DATA_CRC) &&
  2146. SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
  2147. != MMC_BUS_TEST_R)
  2148. host->data->error = -EILSEQ;
  2149. else if (intmask & SDHCI_INT_ADMA_ERROR) {
  2150. pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
  2151. sdhci_adma_show_error(host);
  2152. host->data->error = -EIO;
  2153. if (host->ops->adma_workaround)
  2154. host->ops->adma_workaround(host, intmask);
  2155. }
  2156. if (host->data->error)
  2157. sdhci_finish_data(host);
  2158. else {
  2159. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  2160. sdhci_transfer_pio(host);
  2161. /*
  2162. * We currently don't do anything fancy with DMA
  2163. * boundaries, but as we can't disable the feature
  2164. * we need to at least restart the transfer.
  2165. *
  2166. * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
  2167. * should return a valid address to continue from, but as
  2168. * some controllers are faulty, don't trust them.
  2169. */
  2170. if (intmask & SDHCI_INT_DMA_END) {
  2171. u32 dmastart, dmanow;
  2172. dmastart = sg_dma_address(host->data->sg);
  2173. dmanow = dmastart + host->data->bytes_xfered;
  2174. /*
  2175. * Force update to the next DMA block boundary.
  2176. */
  2177. dmanow = (dmanow &
  2178. ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
  2179. SDHCI_DEFAULT_BOUNDARY_SIZE;
  2180. host->data->bytes_xfered = dmanow - dmastart;
  2181. DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
  2182. dmastart, host->data->bytes_xfered, dmanow);
  2183. sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
  2184. }
  2185. if (intmask & SDHCI_INT_DATA_END) {
  2186. if (host->cmd == host->data_cmd) {
  2187. /*
  2188. * Data managed to finish before the
  2189. * command completed. Make sure we do
  2190. * things in the proper order.
  2191. */
  2192. host->data_early = 1;
  2193. } else {
  2194. sdhci_finish_data(host);
  2195. }
  2196. }
  2197. }
  2198. }
  2199. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  2200. {
  2201. irqreturn_t result = IRQ_NONE;
  2202. struct sdhci_host *host = dev_id;
  2203. u32 intmask, mask, unexpected = 0;
  2204. int max_loops = 16;
  2205. spin_lock(&host->lock);
  2206. if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
  2207. spin_unlock(&host->lock);
  2208. return IRQ_NONE;
  2209. }
  2210. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2211. if (!intmask || intmask == 0xffffffff) {
  2212. result = IRQ_NONE;
  2213. goto out;
  2214. }
  2215. do {
  2216. DBG("IRQ status 0x%08x\n", intmask);
  2217. if (host->ops->irq) {
  2218. intmask = host->ops->irq(host, intmask);
  2219. if (!intmask)
  2220. goto cont;
  2221. }
  2222. /* Clear selected interrupts. */
  2223. mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2224. SDHCI_INT_BUS_POWER);
  2225. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  2226. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2227. u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  2228. SDHCI_CARD_PRESENT;
  2229. /*
  2230. * There is a observation on i.mx esdhc. INSERT
  2231. * bit will be immediately set again when it gets
  2232. * cleared, if a card is inserted. We have to mask
  2233. * the irq to prevent interrupt storm which will
  2234. * freeze the system. And the REMOVE gets the
  2235. * same situation.
  2236. *
  2237. * More testing are needed here to ensure it works
  2238. * for other platforms though.
  2239. */
  2240. host->ier &= ~(SDHCI_INT_CARD_INSERT |
  2241. SDHCI_INT_CARD_REMOVE);
  2242. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  2243. SDHCI_INT_CARD_INSERT;
  2244. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2245. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2246. sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
  2247. SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
  2248. host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
  2249. SDHCI_INT_CARD_REMOVE);
  2250. result = IRQ_WAKE_THREAD;
  2251. }
  2252. if (intmask & SDHCI_INT_CMD_MASK)
  2253. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  2254. if (intmask & SDHCI_INT_DATA_MASK)
  2255. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  2256. if (intmask & SDHCI_INT_BUS_POWER)
  2257. pr_err("%s: Card is consuming too much power!\n",
  2258. mmc_hostname(host->mmc));
  2259. if (intmask & SDHCI_INT_RETUNE)
  2260. mmc_retune_needed(host->mmc);
  2261. if ((intmask & SDHCI_INT_CARD_INT) &&
  2262. (host->ier & SDHCI_INT_CARD_INT)) {
  2263. sdhci_enable_sdio_irq_nolock(host, false);
  2264. host->thread_isr |= SDHCI_INT_CARD_INT;
  2265. result = IRQ_WAKE_THREAD;
  2266. }
  2267. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2268. SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2269. SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
  2270. SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
  2271. if (intmask) {
  2272. unexpected |= intmask;
  2273. sdhci_writel(host, intmask, SDHCI_INT_STATUS);
  2274. }
  2275. cont:
  2276. if (result == IRQ_NONE)
  2277. result = IRQ_HANDLED;
  2278. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2279. } while (intmask && --max_loops);
  2280. out:
  2281. spin_unlock(&host->lock);
  2282. if (unexpected) {
  2283. pr_err("%s: Unexpected interrupt 0x%08x.\n",
  2284. mmc_hostname(host->mmc), unexpected);
  2285. sdhci_dumpregs(host);
  2286. }
  2287. return result;
  2288. }
  2289. static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
  2290. {
  2291. struct sdhci_host *host = dev_id;
  2292. unsigned long flags;
  2293. u32 isr;
  2294. spin_lock_irqsave(&host->lock, flags);
  2295. isr = host->thread_isr;
  2296. host->thread_isr = 0;
  2297. spin_unlock_irqrestore(&host->lock, flags);
  2298. if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2299. struct mmc_host *mmc = host->mmc;
  2300. mmc->ops->card_event(mmc);
  2301. mmc_detect_change(mmc, msecs_to_jiffies(200));
  2302. }
  2303. if (isr & SDHCI_INT_CARD_INT) {
  2304. sdio_run_irqs(host->mmc);
  2305. spin_lock_irqsave(&host->lock, flags);
  2306. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2307. sdhci_enable_sdio_irq_nolock(host, true);
  2308. spin_unlock_irqrestore(&host->lock, flags);
  2309. }
  2310. return isr ? IRQ_HANDLED : IRQ_NONE;
  2311. }
  2312. /*****************************************************************************\
  2313. * *
  2314. * Suspend/resume *
  2315. * *
  2316. \*****************************************************************************/
  2317. #ifdef CONFIG_PM
  2318. /*
  2319. * To enable wakeup events, the corresponding events have to be enabled in
  2320. * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
  2321. * Table' in the SD Host Controller Standard Specification.
  2322. * It is useless to restore SDHCI_INT_ENABLE state in
  2323. * sdhci_disable_irq_wakeups() since it will be set by
  2324. * sdhci_enable_card_detection() or sdhci_init().
  2325. */
  2326. void sdhci_enable_irq_wakeups(struct sdhci_host *host)
  2327. {
  2328. u8 val;
  2329. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2330. | SDHCI_WAKE_ON_INT;
  2331. u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2332. SDHCI_INT_CARD_INT;
  2333. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2334. val |= mask ;
  2335. /* Avoid fake wake up */
  2336. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
  2337. val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
  2338. irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  2339. }
  2340. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2341. sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
  2342. }
  2343. EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
  2344. static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
  2345. {
  2346. u8 val;
  2347. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2348. | SDHCI_WAKE_ON_INT;
  2349. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2350. val &= ~mask;
  2351. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2352. }
  2353. int sdhci_suspend_host(struct sdhci_host *host)
  2354. {
  2355. sdhci_disable_card_detection(host);
  2356. mmc_retune_timer_stop(host->mmc);
  2357. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2358. host->ier = 0;
  2359. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  2360. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  2361. free_irq(host->irq, host);
  2362. } else {
  2363. sdhci_enable_irq_wakeups(host);
  2364. enable_irq_wake(host->irq);
  2365. }
  2366. return 0;
  2367. }
  2368. EXPORT_SYMBOL_GPL(sdhci_suspend_host);
  2369. int sdhci_resume_host(struct sdhci_host *host)
  2370. {
  2371. struct mmc_host *mmc = host->mmc;
  2372. int ret = 0;
  2373. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2374. if (host->ops->enable_dma)
  2375. host->ops->enable_dma(host);
  2376. }
  2377. if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
  2378. (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
  2379. /* Card keeps power but host controller does not */
  2380. sdhci_init(host, 0);
  2381. host->pwr = 0;
  2382. host->clock = 0;
  2383. mmc->ops->set_ios(mmc, &mmc->ios);
  2384. } else {
  2385. sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
  2386. mmiowb();
  2387. }
  2388. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2389. ret = request_threaded_irq(host->irq, sdhci_irq,
  2390. sdhci_thread_irq, IRQF_SHARED,
  2391. mmc_hostname(host->mmc), host);
  2392. if (ret)
  2393. return ret;
  2394. } else {
  2395. sdhci_disable_irq_wakeups(host);
  2396. disable_irq_wake(host->irq);
  2397. }
  2398. sdhci_enable_card_detection(host);
  2399. return ret;
  2400. }
  2401. EXPORT_SYMBOL_GPL(sdhci_resume_host);
  2402. int sdhci_runtime_suspend_host(struct sdhci_host *host)
  2403. {
  2404. unsigned long flags;
  2405. mmc_retune_timer_stop(host->mmc);
  2406. spin_lock_irqsave(&host->lock, flags);
  2407. host->ier &= SDHCI_INT_CARD_INT;
  2408. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2409. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2410. spin_unlock_irqrestore(&host->lock, flags);
  2411. synchronize_hardirq(host->irq);
  2412. spin_lock_irqsave(&host->lock, flags);
  2413. host->runtime_suspended = true;
  2414. spin_unlock_irqrestore(&host->lock, flags);
  2415. return 0;
  2416. }
  2417. EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
  2418. int sdhci_runtime_resume_host(struct sdhci_host *host)
  2419. {
  2420. struct mmc_host *mmc = host->mmc;
  2421. unsigned long flags;
  2422. int host_flags = host->flags;
  2423. if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2424. if (host->ops->enable_dma)
  2425. host->ops->enable_dma(host);
  2426. }
  2427. sdhci_init(host, 0);
  2428. if (mmc->ios.power_mode != MMC_POWER_UNDEFINED) {
  2429. /* Force clock and power re-program */
  2430. host->pwr = 0;
  2431. host->clock = 0;
  2432. mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
  2433. mmc->ops->set_ios(mmc, &mmc->ios);
  2434. if ((host_flags & SDHCI_PV_ENABLED) &&
  2435. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
  2436. spin_lock_irqsave(&host->lock, flags);
  2437. sdhci_enable_preset_value(host, true);
  2438. spin_unlock_irqrestore(&host->lock, flags);
  2439. }
  2440. if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
  2441. mmc->ops->hs400_enhanced_strobe)
  2442. mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
  2443. }
  2444. spin_lock_irqsave(&host->lock, flags);
  2445. host->runtime_suspended = false;
  2446. /* Enable SDIO IRQ */
  2447. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2448. sdhci_enable_sdio_irq_nolock(host, true);
  2449. /* Enable Card Detection */
  2450. sdhci_enable_card_detection(host);
  2451. spin_unlock_irqrestore(&host->lock, flags);
  2452. return 0;
  2453. }
  2454. EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
  2455. #endif /* CONFIG_PM */
  2456. /*****************************************************************************\
  2457. * *
  2458. * Command Queue Engine (CQE) helpers *
  2459. * *
  2460. \*****************************************************************************/
  2461. void sdhci_cqe_enable(struct mmc_host *mmc)
  2462. {
  2463. struct sdhci_host *host = mmc_priv(mmc);
  2464. unsigned long flags;
  2465. u8 ctrl;
  2466. spin_lock_irqsave(&host->lock, flags);
  2467. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  2468. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  2469. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2470. ctrl |= SDHCI_CTRL_ADMA64;
  2471. else
  2472. ctrl |= SDHCI_CTRL_ADMA32;
  2473. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  2474. sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, 512),
  2475. SDHCI_BLOCK_SIZE);
  2476. /* Set maximum timeout */
  2477. sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);
  2478. host->ier = host->cqe_ier;
  2479. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2480. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2481. host->cqe_on = true;
  2482. pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
  2483. mmc_hostname(mmc), host->ier,
  2484. sdhci_readl(host, SDHCI_INT_STATUS));
  2485. mmiowb();
  2486. spin_unlock_irqrestore(&host->lock, flags);
  2487. }
  2488. EXPORT_SYMBOL_GPL(sdhci_cqe_enable);
  2489. void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
  2490. {
  2491. struct sdhci_host *host = mmc_priv(mmc);
  2492. unsigned long flags;
  2493. spin_lock_irqsave(&host->lock, flags);
  2494. sdhci_set_default_irqs(host);
  2495. host->cqe_on = false;
  2496. if (recovery) {
  2497. sdhci_do_reset(host, SDHCI_RESET_CMD);
  2498. sdhci_do_reset(host, SDHCI_RESET_DATA);
  2499. }
  2500. pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
  2501. mmc_hostname(mmc), host->ier,
  2502. sdhci_readl(host, SDHCI_INT_STATUS));
  2503. mmiowb();
  2504. spin_unlock_irqrestore(&host->lock, flags);
  2505. }
  2506. EXPORT_SYMBOL_GPL(sdhci_cqe_disable);
  2507. bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
  2508. int *data_error)
  2509. {
  2510. u32 mask;
  2511. if (!host->cqe_on)
  2512. return false;
  2513. if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
  2514. *cmd_error = -EILSEQ;
  2515. else if (intmask & SDHCI_INT_TIMEOUT)
  2516. *cmd_error = -ETIMEDOUT;
  2517. else
  2518. *cmd_error = 0;
  2519. if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
  2520. *data_error = -EILSEQ;
  2521. else if (intmask & SDHCI_INT_DATA_TIMEOUT)
  2522. *data_error = -ETIMEDOUT;
  2523. else if (intmask & SDHCI_INT_ADMA_ERROR)
  2524. *data_error = -EIO;
  2525. else
  2526. *data_error = 0;
  2527. /* Clear selected interrupts. */
  2528. mask = intmask & host->cqe_ier;
  2529. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  2530. if (intmask & SDHCI_INT_BUS_POWER)
  2531. pr_err("%s: Card is consuming too much power!\n",
  2532. mmc_hostname(host->mmc));
  2533. intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
  2534. if (intmask) {
  2535. sdhci_writel(host, intmask, SDHCI_INT_STATUS);
  2536. pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
  2537. mmc_hostname(host->mmc), intmask);
  2538. sdhci_dumpregs(host);
  2539. }
  2540. return true;
  2541. }
  2542. EXPORT_SYMBOL_GPL(sdhci_cqe_irq);
  2543. /*****************************************************************************\
  2544. * *
  2545. * Device allocation/registration *
  2546. * *
  2547. \*****************************************************************************/
  2548. struct sdhci_host *sdhci_alloc_host(struct device *dev,
  2549. size_t priv_size)
  2550. {
  2551. struct mmc_host *mmc;
  2552. struct sdhci_host *host;
  2553. WARN_ON(dev == NULL);
  2554. mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
  2555. if (!mmc)
  2556. return ERR_PTR(-ENOMEM);
  2557. host = mmc_priv(mmc);
  2558. host->mmc = mmc;
  2559. host->mmc_host_ops = sdhci_ops;
  2560. mmc->ops = &host->mmc_host_ops;
  2561. host->flags = SDHCI_SIGNALING_330;
  2562. host->cqe_ier = SDHCI_CQE_INT_MASK;
  2563. host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
  2564. host->tuning_delay = -1;
  2565. return host;
  2566. }
  2567. EXPORT_SYMBOL_GPL(sdhci_alloc_host);
  2568. static int sdhci_set_dma_mask(struct sdhci_host *host)
  2569. {
  2570. struct mmc_host *mmc = host->mmc;
  2571. struct device *dev = mmc_dev(mmc);
  2572. int ret = -EINVAL;
  2573. if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
  2574. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2575. /* Try 64-bit mask if hardware is capable of it */
  2576. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2577. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
  2578. if (ret) {
  2579. pr_warn("%s: Failed to set 64-bit DMA mask.\n",
  2580. mmc_hostname(mmc));
  2581. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2582. }
  2583. }
  2584. /* 32-bit mask as default & fallback */
  2585. if (ret) {
  2586. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  2587. if (ret)
  2588. pr_warn("%s: Failed to set 32-bit DMA mask.\n",
  2589. mmc_hostname(mmc));
  2590. }
  2591. return ret;
  2592. }
  2593. void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
  2594. {
  2595. u16 v;
  2596. u64 dt_caps_mask = 0;
  2597. u64 dt_caps = 0;
  2598. if (host->read_caps)
  2599. return;
  2600. host->read_caps = true;
  2601. if (debug_quirks)
  2602. host->quirks = debug_quirks;
  2603. if (debug_quirks2)
  2604. host->quirks2 = debug_quirks2;
  2605. sdhci_do_reset(host, SDHCI_RESET_ALL);
  2606. of_property_read_u64(mmc_dev(host->mmc)->of_node,
  2607. "sdhci-caps-mask", &dt_caps_mask);
  2608. of_property_read_u64(mmc_dev(host->mmc)->of_node,
  2609. "sdhci-caps", &dt_caps);
  2610. v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
  2611. host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  2612. if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
  2613. return;
  2614. if (caps) {
  2615. host->caps = *caps;
  2616. } else {
  2617. host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
  2618. host->caps &= ~lower_32_bits(dt_caps_mask);
  2619. host->caps |= lower_32_bits(dt_caps);
  2620. }
  2621. if (host->version < SDHCI_SPEC_300)
  2622. return;
  2623. if (caps1) {
  2624. host->caps1 = *caps1;
  2625. } else {
  2626. host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
  2627. host->caps1 &= ~upper_32_bits(dt_caps_mask);
  2628. host->caps1 |= upper_32_bits(dt_caps);
  2629. }
  2630. }
  2631. EXPORT_SYMBOL_GPL(__sdhci_read_caps);
  2632. int sdhci_setup_host(struct sdhci_host *host)
  2633. {
  2634. struct mmc_host *mmc;
  2635. u32 max_current_caps;
  2636. unsigned int ocr_avail;
  2637. unsigned int override_timeout_clk;
  2638. u32 max_clk;
  2639. int ret;
  2640. WARN_ON(host == NULL);
  2641. if (host == NULL)
  2642. return -EINVAL;
  2643. mmc = host->mmc;
  2644. /*
  2645. * If there are external regulators, get them. Note this must be done
  2646. * early before resetting the host and reading the capabilities so that
  2647. * the host can take the appropriate action if regulators are not
  2648. * available.
  2649. */
  2650. ret = mmc_regulator_get_supply(mmc);
  2651. if (ret == -EPROBE_DEFER)
  2652. return ret;
  2653. sdhci_read_caps(host);
  2654. override_timeout_clk = host->timeout_clk;
  2655. if (host->version > SDHCI_SPEC_300) {
  2656. pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
  2657. mmc_hostname(mmc), host->version);
  2658. }
  2659. if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
  2660. host->flags |= SDHCI_USE_SDMA;
  2661. else if (!(host->caps & SDHCI_CAN_DO_SDMA))
  2662. DBG("Controller doesn't have SDMA capability\n");
  2663. else
  2664. host->flags |= SDHCI_USE_SDMA;
  2665. if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  2666. (host->flags & SDHCI_USE_SDMA)) {
  2667. DBG("Disabling DMA as it is marked broken\n");
  2668. host->flags &= ~SDHCI_USE_SDMA;
  2669. }
  2670. if ((host->version >= SDHCI_SPEC_200) &&
  2671. (host->caps & SDHCI_CAN_DO_ADMA2))
  2672. host->flags |= SDHCI_USE_ADMA;
  2673. if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
  2674. (host->flags & SDHCI_USE_ADMA)) {
  2675. DBG("Disabling ADMA as it is marked broken\n");
  2676. host->flags &= ~SDHCI_USE_ADMA;
  2677. }
  2678. /*
  2679. * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
  2680. * and *must* do 64-bit DMA. A driver has the opportunity to change
  2681. * that during the first call to ->enable_dma(). Similarly
  2682. * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
  2683. * implement.
  2684. */
  2685. if (host->caps & SDHCI_CAN_64BIT)
  2686. host->flags |= SDHCI_USE_64_BIT_DMA;
  2687. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2688. ret = sdhci_set_dma_mask(host);
  2689. if (!ret && host->ops->enable_dma)
  2690. ret = host->ops->enable_dma(host);
  2691. if (ret) {
  2692. pr_warn("%s: No suitable DMA available - falling back to PIO\n",
  2693. mmc_hostname(mmc));
  2694. host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
  2695. ret = 0;
  2696. }
  2697. }
  2698. /* SDMA does not support 64-bit DMA */
  2699. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2700. host->flags &= ~SDHCI_USE_SDMA;
  2701. if (host->flags & SDHCI_USE_ADMA) {
  2702. dma_addr_t dma;
  2703. void *buf;
  2704. /*
  2705. * The DMA descriptor table size is calculated as the maximum
  2706. * number of segments times 2, to allow for an alignment
  2707. * descriptor for each segment, plus 1 for a nop end descriptor,
  2708. * all multipled by the descriptor size.
  2709. */
  2710. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2711. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2712. SDHCI_ADMA2_64_DESC_SZ;
  2713. host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
  2714. } else {
  2715. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2716. SDHCI_ADMA2_32_DESC_SZ;
  2717. host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
  2718. }
  2719. host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
  2720. buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2721. host->adma_table_sz, &dma, GFP_KERNEL);
  2722. if (!buf) {
  2723. pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
  2724. mmc_hostname(mmc));
  2725. host->flags &= ~SDHCI_USE_ADMA;
  2726. } else if ((dma + host->align_buffer_sz) &
  2727. (SDHCI_ADMA2_DESC_ALIGN - 1)) {
  2728. pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
  2729. mmc_hostname(mmc));
  2730. host->flags &= ~SDHCI_USE_ADMA;
  2731. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2732. host->adma_table_sz, buf, dma);
  2733. } else {
  2734. host->align_buffer = buf;
  2735. host->align_addr = dma;
  2736. host->adma_table = buf + host->align_buffer_sz;
  2737. host->adma_addr = dma + host->align_buffer_sz;
  2738. }
  2739. }
  2740. /*
  2741. * If we use DMA, then it's up to the caller to set the DMA
  2742. * mask, but PIO does not need the hw shim so we set a new
  2743. * mask here in that case.
  2744. */
  2745. if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
  2746. host->dma_mask = DMA_BIT_MASK(64);
  2747. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  2748. }
  2749. if (host->version >= SDHCI_SPEC_300)
  2750. host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
  2751. >> SDHCI_CLOCK_BASE_SHIFT;
  2752. else
  2753. host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
  2754. >> SDHCI_CLOCK_BASE_SHIFT;
  2755. host->max_clk *= 1000000;
  2756. if (host->max_clk == 0 || host->quirks &
  2757. SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
  2758. if (!host->ops->get_max_clock) {
  2759. pr_err("%s: Hardware doesn't specify base clock frequency.\n",
  2760. mmc_hostname(mmc));
  2761. ret = -ENODEV;
  2762. goto undma;
  2763. }
  2764. host->max_clk = host->ops->get_max_clock(host);
  2765. }
  2766. /*
  2767. * In case of Host Controller v3.00, find out whether clock
  2768. * multiplier is supported.
  2769. */
  2770. host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
  2771. SDHCI_CLOCK_MUL_SHIFT;
  2772. /*
  2773. * In case the value in Clock Multiplier is 0, then programmable
  2774. * clock mode is not supported, otherwise the actual clock
  2775. * multiplier is one more than the value of Clock Multiplier
  2776. * in the Capabilities Register.
  2777. */
  2778. if (host->clk_mul)
  2779. host->clk_mul += 1;
  2780. /*
  2781. * Set host parameters.
  2782. */
  2783. max_clk = host->max_clk;
  2784. if (host->ops->get_min_clock)
  2785. mmc->f_min = host->ops->get_min_clock(host);
  2786. else if (host->version >= SDHCI_SPEC_300) {
  2787. if (host->clk_mul) {
  2788. mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
  2789. max_clk = host->max_clk * host->clk_mul;
  2790. } else
  2791. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
  2792. } else
  2793. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
  2794. if (!mmc->f_max || mmc->f_max > max_clk)
  2795. mmc->f_max = max_clk;
  2796. if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
  2797. host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
  2798. SDHCI_TIMEOUT_CLK_SHIFT;
  2799. if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
  2800. host->timeout_clk *= 1000;
  2801. if (host->timeout_clk == 0) {
  2802. if (!host->ops->get_timeout_clock) {
  2803. pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
  2804. mmc_hostname(mmc));
  2805. ret = -ENODEV;
  2806. goto undma;
  2807. }
  2808. host->timeout_clk =
  2809. DIV_ROUND_UP(host->ops->get_timeout_clock(host),
  2810. 1000);
  2811. }
  2812. if (override_timeout_clk)
  2813. host->timeout_clk = override_timeout_clk;
  2814. mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
  2815. host->ops->get_max_timeout_count(host) : 1 << 27;
  2816. mmc->max_busy_timeout /= host->timeout_clk;
  2817. }
  2818. mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
  2819. mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
  2820. if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
  2821. host->flags |= SDHCI_AUTO_CMD12;
  2822. /* Auto-CMD23 stuff only works in ADMA or PIO. */
  2823. if ((host->version >= SDHCI_SPEC_300) &&
  2824. ((host->flags & SDHCI_USE_ADMA) ||
  2825. !(host->flags & SDHCI_USE_SDMA)) &&
  2826. !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
  2827. host->flags |= SDHCI_AUTO_CMD23;
  2828. DBG("Auto-CMD23 available\n");
  2829. } else {
  2830. DBG("Auto-CMD23 unavailable\n");
  2831. }
  2832. /*
  2833. * A controller may support 8-bit width, but the board itself
  2834. * might not have the pins brought out. Boards that support
  2835. * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
  2836. * their platform code before calling sdhci_add_host(), and we
  2837. * won't assume 8-bit width for hosts without that CAP.
  2838. */
  2839. if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
  2840. mmc->caps |= MMC_CAP_4_BIT_DATA;
  2841. if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
  2842. mmc->caps &= ~MMC_CAP_CMD23;
  2843. if (host->caps & SDHCI_CAN_DO_HISPD)
  2844. mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
  2845. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
  2846. mmc_card_is_removable(mmc) &&
  2847. mmc_gpio_get_cd(host->mmc) < 0)
  2848. mmc->caps |= MMC_CAP_NEEDS_POLL;
  2849. /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
  2850. if (!IS_ERR(mmc->supply.vqmmc)) {
  2851. ret = regulator_enable(mmc->supply.vqmmc);
  2852. if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
  2853. 1950000))
  2854. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
  2855. SDHCI_SUPPORT_SDR50 |
  2856. SDHCI_SUPPORT_DDR50);
  2857. if (ret) {
  2858. pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
  2859. mmc_hostname(mmc), ret);
  2860. mmc->supply.vqmmc = ERR_PTR(-EINVAL);
  2861. }
  2862. }
  2863. if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
  2864. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2865. SDHCI_SUPPORT_DDR50);
  2866. }
  2867. /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
  2868. if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2869. SDHCI_SUPPORT_DDR50))
  2870. mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  2871. /* SDR104 supports also implies SDR50 support */
  2872. if (host->caps1 & SDHCI_SUPPORT_SDR104) {
  2873. mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
  2874. /* SD3.0: SDR104 is supported so (for eMMC) the caps2
  2875. * field can be promoted to support HS200.
  2876. */
  2877. if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
  2878. mmc->caps2 |= MMC_CAP2_HS200;
  2879. } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
  2880. mmc->caps |= MMC_CAP_UHS_SDR50;
  2881. }
  2882. if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
  2883. (host->caps1 & SDHCI_SUPPORT_HS400))
  2884. mmc->caps2 |= MMC_CAP2_HS400;
  2885. if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
  2886. (IS_ERR(mmc->supply.vqmmc) ||
  2887. !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
  2888. 1300000)))
  2889. mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
  2890. if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
  2891. !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
  2892. mmc->caps |= MMC_CAP_UHS_DDR50;
  2893. /* Does the host need tuning for SDR50? */
  2894. if (host->caps1 & SDHCI_USE_SDR50_TUNING)
  2895. host->flags |= SDHCI_SDR50_NEEDS_TUNING;
  2896. /* Driver Type(s) (A, C, D) supported by the host */
  2897. if (host->caps1 & SDHCI_DRIVER_TYPE_A)
  2898. mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
  2899. if (host->caps1 & SDHCI_DRIVER_TYPE_C)
  2900. mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
  2901. if (host->caps1 & SDHCI_DRIVER_TYPE_D)
  2902. mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
  2903. /* Initial value for re-tuning timer count */
  2904. host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
  2905. SDHCI_RETUNING_TIMER_COUNT_SHIFT;
  2906. /*
  2907. * In case Re-tuning Timer is not disabled, the actual value of
  2908. * re-tuning timer will be 2 ^ (n - 1).
  2909. */
  2910. if (host->tuning_count)
  2911. host->tuning_count = 1 << (host->tuning_count - 1);
  2912. /* Re-tuning mode supported by the Host Controller */
  2913. host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
  2914. SDHCI_RETUNING_MODE_SHIFT;
  2915. ocr_avail = 0;
  2916. /*
  2917. * According to SD Host Controller spec v3.00, if the Host System
  2918. * can afford more than 150mA, Host Driver should set XPC to 1. Also
  2919. * the value is meaningful only if Voltage Support in the Capabilities
  2920. * register is set. The actual current value is 4 times the register
  2921. * value.
  2922. */
  2923. max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
  2924. if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
  2925. int curr = regulator_get_current_limit(mmc->supply.vmmc);
  2926. if (curr > 0) {
  2927. /* convert to SDHCI_MAX_CURRENT format */
  2928. curr = curr/1000; /* convert to mA */
  2929. curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
  2930. curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
  2931. max_current_caps =
  2932. (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
  2933. (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
  2934. (curr << SDHCI_MAX_CURRENT_180_SHIFT);
  2935. }
  2936. }
  2937. if (host->caps & SDHCI_CAN_VDD_330) {
  2938. ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
  2939. mmc->max_current_330 = ((max_current_caps &
  2940. SDHCI_MAX_CURRENT_330_MASK) >>
  2941. SDHCI_MAX_CURRENT_330_SHIFT) *
  2942. SDHCI_MAX_CURRENT_MULTIPLIER;
  2943. }
  2944. if (host->caps & SDHCI_CAN_VDD_300) {
  2945. ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
  2946. mmc->max_current_300 = ((max_current_caps &
  2947. SDHCI_MAX_CURRENT_300_MASK) >>
  2948. SDHCI_MAX_CURRENT_300_SHIFT) *
  2949. SDHCI_MAX_CURRENT_MULTIPLIER;
  2950. }
  2951. if (host->caps & SDHCI_CAN_VDD_180) {
  2952. ocr_avail |= MMC_VDD_165_195;
  2953. mmc->max_current_180 = ((max_current_caps &
  2954. SDHCI_MAX_CURRENT_180_MASK) >>
  2955. SDHCI_MAX_CURRENT_180_SHIFT) *
  2956. SDHCI_MAX_CURRENT_MULTIPLIER;
  2957. }
  2958. /* If OCR set by host, use it instead. */
  2959. if (host->ocr_mask)
  2960. ocr_avail = host->ocr_mask;
  2961. /* If OCR set by external regulators, give it highest prio. */
  2962. if (mmc->ocr_avail)
  2963. ocr_avail = mmc->ocr_avail;
  2964. mmc->ocr_avail = ocr_avail;
  2965. mmc->ocr_avail_sdio = ocr_avail;
  2966. if (host->ocr_avail_sdio)
  2967. mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
  2968. mmc->ocr_avail_sd = ocr_avail;
  2969. if (host->ocr_avail_sd)
  2970. mmc->ocr_avail_sd &= host->ocr_avail_sd;
  2971. else /* normal SD controllers don't support 1.8V */
  2972. mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
  2973. mmc->ocr_avail_mmc = ocr_avail;
  2974. if (host->ocr_avail_mmc)
  2975. mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
  2976. if (mmc->ocr_avail == 0) {
  2977. pr_err("%s: Hardware doesn't report any support voltages.\n",
  2978. mmc_hostname(mmc));
  2979. ret = -ENODEV;
  2980. goto unreg;
  2981. }
  2982. if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
  2983. MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
  2984. MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
  2985. (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
  2986. host->flags |= SDHCI_SIGNALING_180;
  2987. if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
  2988. host->flags |= SDHCI_SIGNALING_120;
  2989. spin_lock_init(&host->lock);
  2990. /*
  2991. * Maximum number of segments. Depends on if the hardware
  2992. * can do scatter/gather or not.
  2993. */
  2994. if (host->flags & SDHCI_USE_ADMA)
  2995. mmc->max_segs = SDHCI_MAX_SEGS;
  2996. else if (host->flags & SDHCI_USE_SDMA)
  2997. mmc->max_segs = 1;
  2998. else /* PIO */
  2999. mmc->max_segs = SDHCI_MAX_SEGS;
  3000. /*
  3001. * Maximum number of sectors in one transfer. Limited by SDMA boundary
  3002. * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
  3003. * is less anyway.
  3004. */
  3005. mmc->max_req_size = 524288;
  3006. /*
  3007. * Maximum segment size. Could be one segment with the maximum number
  3008. * of bytes. When doing hardware scatter/gather, each entry cannot
  3009. * be larger than 64 KiB though.
  3010. */
  3011. if (host->flags & SDHCI_USE_ADMA) {
  3012. if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
  3013. mmc->max_seg_size = 65535;
  3014. else
  3015. mmc->max_seg_size = 65536;
  3016. } else {
  3017. mmc->max_seg_size = mmc->max_req_size;
  3018. }
  3019. /*
  3020. * Maximum block size. This varies from controller to controller and
  3021. * is specified in the capabilities register.
  3022. */
  3023. if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
  3024. mmc->max_blk_size = 2;
  3025. } else {
  3026. mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
  3027. SDHCI_MAX_BLOCK_SHIFT;
  3028. if (mmc->max_blk_size >= 3) {
  3029. pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
  3030. mmc_hostname(mmc));
  3031. mmc->max_blk_size = 0;
  3032. }
  3033. }
  3034. mmc->max_blk_size = 512 << mmc->max_blk_size;
  3035. /*
  3036. * Maximum block count.
  3037. */
  3038. mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
  3039. return 0;
  3040. unreg:
  3041. if (!IS_ERR(mmc->supply.vqmmc))
  3042. regulator_disable(mmc->supply.vqmmc);
  3043. undma:
  3044. if (host->align_buffer)
  3045. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3046. host->adma_table_sz, host->align_buffer,
  3047. host->align_addr);
  3048. host->adma_table = NULL;
  3049. host->align_buffer = NULL;
  3050. return ret;
  3051. }
  3052. EXPORT_SYMBOL_GPL(sdhci_setup_host);
  3053. void sdhci_cleanup_host(struct sdhci_host *host)
  3054. {
  3055. struct mmc_host *mmc = host->mmc;
  3056. if (!IS_ERR(mmc->supply.vqmmc))
  3057. regulator_disable(mmc->supply.vqmmc);
  3058. if (host->align_buffer)
  3059. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3060. host->adma_table_sz, host->align_buffer,
  3061. host->align_addr);
  3062. host->adma_table = NULL;
  3063. host->align_buffer = NULL;
  3064. }
  3065. EXPORT_SYMBOL_GPL(sdhci_cleanup_host);
  3066. int __sdhci_add_host(struct sdhci_host *host)
  3067. {
  3068. struct mmc_host *mmc = host->mmc;
  3069. int ret;
  3070. /*
  3071. * Init tasklets.
  3072. */
  3073. tasklet_init(&host->finish_tasklet,
  3074. sdhci_tasklet_finish, (unsigned long)host);
  3075. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  3076. setup_timer(&host->data_timer, sdhci_timeout_data_timer,
  3077. (unsigned long)host);
  3078. init_waitqueue_head(&host->buf_ready_int);
  3079. sdhci_init(host, 0);
  3080. ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
  3081. IRQF_SHARED, mmc_hostname(mmc), host);
  3082. if (ret) {
  3083. pr_err("%s: Failed to request IRQ %d: %d\n",
  3084. mmc_hostname(mmc), host->irq, ret);
  3085. goto untasklet;
  3086. }
  3087. #ifdef CONFIG_MMC_DEBUG
  3088. sdhci_dumpregs(host);
  3089. #endif
  3090. ret = sdhci_led_register(host);
  3091. if (ret) {
  3092. pr_err("%s: Failed to register LED device: %d\n",
  3093. mmc_hostname(mmc), ret);
  3094. goto unirq;
  3095. }
  3096. mmiowb();
  3097. ret = mmc_add_host(mmc);
  3098. if (ret)
  3099. goto unled;
  3100. pr_info("%s: SDHCI controller on %s [%s] using %s\n",
  3101. mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
  3102. (host->flags & SDHCI_USE_ADMA) ?
  3103. (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
  3104. (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
  3105. sdhci_enable_card_detection(host);
  3106. return 0;
  3107. unled:
  3108. sdhci_led_unregister(host);
  3109. unirq:
  3110. sdhci_do_reset(host, SDHCI_RESET_ALL);
  3111. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  3112. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  3113. free_irq(host->irq, host);
  3114. untasklet:
  3115. tasklet_kill(&host->finish_tasklet);
  3116. return ret;
  3117. }
  3118. EXPORT_SYMBOL_GPL(__sdhci_add_host);
  3119. int sdhci_add_host(struct sdhci_host *host)
  3120. {
  3121. int ret;
  3122. ret = sdhci_setup_host(host);
  3123. if (ret)
  3124. return ret;
  3125. ret = __sdhci_add_host(host);
  3126. if (ret)
  3127. goto cleanup;
  3128. return 0;
  3129. cleanup:
  3130. sdhci_cleanup_host(host);
  3131. return ret;
  3132. }
  3133. EXPORT_SYMBOL_GPL(sdhci_add_host);
  3134. void sdhci_remove_host(struct sdhci_host *host, int dead)
  3135. {
  3136. struct mmc_host *mmc = host->mmc;
  3137. unsigned long flags;
  3138. if (dead) {
  3139. spin_lock_irqsave(&host->lock, flags);
  3140. host->flags |= SDHCI_DEVICE_DEAD;
  3141. if (sdhci_has_requests(host)) {
  3142. pr_err("%s: Controller removed during "
  3143. " transfer!\n", mmc_hostname(mmc));
  3144. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  3145. }
  3146. spin_unlock_irqrestore(&host->lock, flags);
  3147. }
  3148. sdhci_disable_card_detection(host);
  3149. mmc_remove_host(mmc);
  3150. sdhci_led_unregister(host);
  3151. if (!dead)
  3152. sdhci_do_reset(host, SDHCI_RESET_ALL);
  3153. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  3154. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  3155. free_irq(host->irq, host);
  3156. del_timer_sync(&host->timer);
  3157. del_timer_sync(&host->data_timer);
  3158. tasklet_kill(&host->finish_tasklet);
  3159. if (!IS_ERR(mmc->supply.vqmmc))
  3160. regulator_disable(mmc->supply.vqmmc);
  3161. if (host->align_buffer)
  3162. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3163. host->adma_table_sz, host->align_buffer,
  3164. host->align_addr);
  3165. host->adma_table = NULL;
  3166. host->align_buffer = NULL;
  3167. }
  3168. EXPORT_SYMBOL_GPL(sdhci_remove_host);
  3169. void sdhci_free_host(struct sdhci_host *host)
  3170. {
  3171. mmc_free_host(host->mmc);
  3172. }
  3173. EXPORT_SYMBOL_GPL(sdhci_free_host);
  3174. /*****************************************************************************\
  3175. * *
  3176. * Driver init/exit *
  3177. * *
  3178. \*****************************************************************************/
  3179. static int __init sdhci_drv_init(void)
  3180. {
  3181. pr_info(DRIVER_NAME
  3182. ": Secure Digital Host Controller Interface driver\n");
  3183. pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  3184. return 0;
  3185. }
  3186. static void __exit sdhci_drv_exit(void)
  3187. {
  3188. }
  3189. module_init(sdhci_drv_init);
  3190. module_exit(sdhci_drv_exit);
  3191. module_param(debug_quirks, uint, 0444);
  3192. module_param(debug_quirks2, uint, 0444);
  3193. MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
  3194. MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
  3195. MODULE_LICENSE("GPL");
  3196. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
  3197. MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");