sdhci-xenon-phy.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * PHY support for Xenon SDHC
  3. *
  4. * Copyright (C) 2016 Marvell, All Rights Reserved.
  5. *
  6. * Author: Hu Ziji <huziji@marvell.com>
  7. * Date: 2016-8-24
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation version 2.
  12. */
  13. #include <linux/slab.h>
  14. #include <linux/delay.h>
  15. #include <linux/ktime.h>
  16. #include <linux/of_address.h>
  17. #include "sdhci-pltfm.h"
  18. #include "sdhci-xenon.h"
  19. /* Register base for eMMC PHY 5.0 Version */
  20. #define XENON_EMMC_5_0_PHY_REG_BASE 0x0160
  21. /* Register base for eMMC PHY 5.1 Version */
  22. #define XENON_EMMC_PHY_REG_BASE 0x0170
  23. #define XENON_EMMC_PHY_TIMING_ADJUST XENON_EMMC_PHY_REG_BASE
  24. #define XENON_EMMC_5_0_PHY_TIMING_ADJUST XENON_EMMC_5_0_PHY_REG_BASE
  25. #define XENON_TIMING_ADJUST_SLOW_MODE BIT(29)
  26. #define XENON_TIMING_ADJUST_SDIO_MODE BIT(28)
  27. #define XENON_SAMPL_INV_QSP_PHASE_SELECT BIT(18)
  28. #define XENON_SAMPL_INV_QSP_PHASE_SELECT_SHIFT 18
  29. #define XENON_PHY_INITIALIZAION BIT(31)
  30. #define XENON_WAIT_CYCLE_BEFORE_USING_MASK 0xF
  31. #define XENON_WAIT_CYCLE_BEFORE_USING_SHIFT 12
  32. #define XENON_FC_SYNC_EN_DURATION_MASK 0xF
  33. #define XENON_FC_SYNC_EN_DURATION_SHIFT 8
  34. #define XENON_FC_SYNC_RST_EN_DURATION_MASK 0xF
  35. #define XENON_FC_SYNC_RST_EN_DURATION_SHIFT 4
  36. #define XENON_FC_SYNC_RST_DURATION_MASK 0xF
  37. #define XENON_FC_SYNC_RST_DURATION_SHIFT 0
  38. #define XENON_EMMC_PHY_FUNC_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x4)
  39. #define XENON_EMMC_5_0_PHY_FUNC_CONTROL \
  40. (XENON_EMMC_5_0_PHY_REG_BASE + 0x4)
  41. #define XENON_ASYNC_DDRMODE_MASK BIT(23)
  42. #define XENON_ASYNC_DDRMODE_SHIFT 23
  43. #define XENON_CMD_DDR_MODE BIT(16)
  44. #define XENON_DQ_DDR_MODE_SHIFT 8
  45. #define XENON_DQ_DDR_MODE_MASK 0xFF
  46. #define XENON_DQ_ASYNC_MODE BIT(4)
  47. #define XENON_EMMC_PHY_PAD_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x8)
  48. #define XENON_EMMC_5_0_PHY_PAD_CONTROL \
  49. (XENON_EMMC_5_0_PHY_REG_BASE + 0x8)
  50. #define XENON_REC_EN_SHIFT 24
  51. #define XENON_REC_EN_MASK 0xF
  52. #define XENON_FC_DQ_RECEN BIT(24)
  53. #define XENON_FC_CMD_RECEN BIT(25)
  54. #define XENON_FC_QSP_RECEN BIT(26)
  55. #define XENON_FC_QSN_RECEN BIT(27)
  56. #define XENON_OEN_QSN BIT(28)
  57. #define XENON_AUTO_RECEN_CTRL BIT(30)
  58. #define XENON_FC_ALL_CMOS_RECEIVER 0xF000
  59. #define XENON_EMMC5_FC_QSP_PD BIT(18)
  60. #define XENON_EMMC5_FC_QSP_PU BIT(22)
  61. #define XENON_EMMC5_FC_CMD_PD BIT(17)
  62. #define XENON_EMMC5_FC_CMD_PU BIT(21)
  63. #define XENON_EMMC5_FC_DQ_PD BIT(16)
  64. #define XENON_EMMC5_FC_DQ_PU BIT(20)
  65. #define XENON_EMMC_PHY_PAD_CONTROL1 (XENON_EMMC_PHY_REG_BASE + 0xC)
  66. #define XENON_EMMC5_1_FC_QSP_PD BIT(9)
  67. #define XENON_EMMC5_1_FC_QSP_PU BIT(25)
  68. #define XENON_EMMC5_1_FC_CMD_PD BIT(8)
  69. #define XENON_EMMC5_1_FC_CMD_PU BIT(24)
  70. #define XENON_EMMC5_1_FC_DQ_PD 0xFF
  71. #define XENON_EMMC5_1_FC_DQ_PU (0xFF << 16)
  72. #define XENON_EMMC_PHY_PAD_CONTROL2 (XENON_EMMC_PHY_REG_BASE + 0x10)
  73. #define XENON_EMMC_5_0_PHY_PAD_CONTROL2 \
  74. (XENON_EMMC_5_0_PHY_REG_BASE + 0xC)
  75. #define XENON_ZNR_MASK 0x1F
  76. #define XENON_ZNR_SHIFT 8
  77. #define XENON_ZPR_MASK 0x1F
  78. /* Preferred ZNR and ZPR value vary between different boards.
  79. * The specific ZNR and ZPR value should be defined here
  80. * according to board actual timing.
  81. */
  82. #define XENON_ZNR_DEF_VALUE 0xF
  83. #define XENON_ZPR_DEF_VALUE 0xF
  84. #define XENON_EMMC_PHY_DLL_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x14)
  85. #define XENON_EMMC_5_0_PHY_DLL_CONTROL \
  86. (XENON_EMMC_5_0_PHY_REG_BASE + 0x10)
  87. #define XENON_DLL_ENABLE BIT(31)
  88. #define XENON_DLL_UPDATE_STROBE_5_0 BIT(30)
  89. #define XENON_DLL_REFCLK_SEL BIT(30)
  90. #define XENON_DLL_UPDATE BIT(23)
  91. #define XENON_DLL_PHSEL1_SHIFT 24
  92. #define XENON_DLL_PHSEL0_SHIFT 16
  93. #define XENON_DLL_PHASE_MASK 0x3F
  94. #define XENON_DLL_PHASE_90_DEGREE 0x1F
  95. #define XENON_DLL_FAST_LOCK BIT(5)
  96. #define XENON_DLL_GAIN2X BIT(3)
  97. #define XENON_DLL_BYPASS_EN BIT(0)
  98. #define XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST \
  99. (XENON_EMMC_5_0_PHY_REG_BASE + 0x14)
  100. #define XENON_EMMC_5_0_PHY_LOGIC_TIMING_VALUE 0x5A54
  101. #define XENON_EMMC_PHY_LOGIC_TIMING_ADJUST (XENON_EMMC_PHY_REG_BASE + 0x18)
  102. #define XENON_LOGIC_TIMING_VALUE 0x00AA8977
  103. /*
  104. * List offset of PHY registers and some special register values
  105. * in eMMC PHY 5.0 or eMMC PHY 5.1
  106. */
  107. struct xenon_emmc_phy_regs {
  108. /* Offset of Timing Adjust register */
  109. u16 timing_adj;
  110. /* Offset of Func Control register */
  111. u16 func_ctrl;
  112. /* Offset of Pad Control register */
  113. u16 pad_ctrl;
  114. /* Offset of Pad Control register 2 */
  115. u16 pad_ctrl2;
  116. /* Offset of DLL Control register */
  117. u16 dll_ctrl;
  118. /* Offset of Logic Timing Adjust register */
  119. u16 logic_timing_adj;
  120. /* DLL Update Enable bit */
  121. u32 dll_update;
  122. /* value in Logic Timing Adjustment register */
  123. u32 logic_timing_val;
  124. };
  125. static const char * const phy_types[] = {
  126. "emmc 5.0 phy",
  127. "emmc 5.1 phy"
  128. };
  129. enum xenon_phy_type_enum {
  130. EMMC_5_0_PHY,
  131. EMMC_5_1_PHY,
  132. NR_PHY_TYPES
  133. };
  134. enum soc_pad_ctrl_type {
  135. SOC_PAD_SD,
  136. SOC_PAD_FIXED_1_8V,
  137. };
  138. struct soc_pad_ctrl {
  139. /* Register address of SoC PHY PAD ctrl */
  140. void __iomem *reg;
  141. /* SoC PHY PAD ctrl type */
  142. enum soc_pad_ctrl_type pad_type;
  143. /* SoC specific operation to set SoC PHY PAD */
  144. void (*set_soc_pad)(struct sdhci_host *host,
  145. unsigned char signal_voltage);
  146. };
  147. static struct xenon_emmc_phy_regs xenon_emmc_5_0_phy_regs = {
  148. .timing_adj = XENON_EMMC_5_0_PHY_TIMING_ADJUST,
  149. .func_ctrl = XENON_EMMC_5_0_PHY_FUNC_CONTROL,
  150. .pad_ctrl = XENON_EMMC_5_0_PHY_PAD_CONTROL,
  151. .pad_ctrl2 = XENON_EMMC_5_0_PHY_PAD_CONTROL2,
  152. .dll_ctrl = XENON_EMMC_5_0_PHY_DLL_CONTROL,
  153. .logic_timing_adj = XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST,
  154. .dll_update = XENON_DLL_UPDATE_STROBE_5_0,
  155. .logic_timing_val = XENON_EMMC_5_0_PHY_LOGIC_TIMING_VALUE,
  156. };
  157. static struct xenon_emmc_phy_regs xenon_emmc_5_1_phy_regs = {
  158. .timing_adj = XENON_EMMC_PHY_TIMING_ADJUST,
  159. .func_ctrl = XENON_EMMC_PHY_FUNC_CONTROL,
  160. .pad_ctrl = XENON_EMMC_PHY_PAD_CONTROL,
  161. .pad_ctrl2 = XENON_EMMC_PHY_PAD_CONTROL2,
  162. .dll_ctrl = XENON_EMMC_PHY_DLL_CONTROL,
  163. .logic_timing_adj = XENON_EMMC_PHY_LOGIC_TIMING_ADJUST,
  164. .dll_update = XENON_DLL_UPDATE,
  165. .logic_timing_val = XENON_LOGIC_TIMING_VALUE,
  166. };
  167. /*
  168. * eMMC PHY configuration and operations
  169. */
  170. struct xenon_emmc_phy_params {
  171. bool slow_mode;
  172. u8 znr;
  173. u8 zpr;
  174. /* Nr of consecutive Sampling Points of a Valid Sampling Window */
  175. u8 nr_tun_times;
  176. /* Divider for calculating Tuning Step */
  177. u8 tun_step_divider;
  178. struct soc_pad_ctrl pad_ctrl;
  179. };
  180. static int xenon_alloc_emmc_phy(struct sdhci_host *host)
  181. {
  182. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  183. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  184. struct xenon_emmc_phy_params *params;
  185. params = devm_kzalloc(mmc_dev(host->mmc), sizeof(*params), GFP_KERNEL);
  186. if (!params)
  187. return -ENOMEM;
  188. priv->phy_params = params;
  189. if (priv->phy_type == EMMC_5_0_PHY)
  190. priv->emmc_phy_regs = &xenon_emmc_5_0_phy_regs;
  191. else
  192. priv->emmc_phy_regs = &xenon_emmc_5_1_phy_regs;
  193. return 0;
  194. }
  195. /*
  196. * eMMC 5.0/5.1 PHY init/re-init.
  197. * eMMC PHY init should be executed after:
  198. * 1. SDCLK frequency changes.
  199. * 2. SDCLK is stopped and re-enabled.
  200. * 3. config in emmc_phy_regs->timing_adj and emmc_phy_regs->func_ctrl
  201. * are changed
  202. */
  203. static int xenon_emmc_phy_init(struct sdhci_host *host)
  204. {
  205. u32 reg;
  206. u32 wait, clock;
  207. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  208. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  209. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  210. reg = sdhci_readl(host, phy_regs->timing_adj);
  211. reg |= XENON_PHY_INITIALIZAION;
  212. sdhci_writel(host, reg, phy_regs->timing_adj);
  213. /* Add duration of FC_SYNC_RST */
  214. wait = ((reg >> XENON_FC_SYNC_RST_DURATION_SHIFT) &
  215. XENON_FC_SYNC_RST_DURATION_MASK);
  216. /* Add interval between FC_SYNC_EN and FC_SYNC_RST */
  217. wait += ((reg >> XENON_FC_SYNC_RST_EN_DURATION_SHIFT) &
  218. XENON_FC_SYNC_RST_EN_DURATION_MASK);
  219. /* Add duration of asserting FC_SYNC_EN */
  220. wait += ((reg >> XENON_FC_SYNC_EN_DURATION_SHIFT) &
  221. XENON_FC_SYNC_EN_DURATION_MASK);
  222. /* Add duration of waiting for PHY */
  223. wait += ((reg >> XENON_WAIT_CYCLE_BEFORE_USING_SHIFT) &
  224. XENON_WAIT_CYCLE_BEFORE_USING_MASK);
  225. /* 4 additional bus clock and 4 AXI bus clock are required */
  226. wait += 8;
  227. wait <<= 20;
  228. clock = host->clock;
  229. if (!clock)
  230. /* Use the possibly slowest bus frequency value */
  231. clock = XENON_LOWEST_SDCLK_FREQ;
  232. /* get the wait time */
  233. wait /= clock;
  234. wait++;
  235. /* wait for host eMMC PHY init completes */
  236. udelay(wait);
  237. reg = sdhci_readl(host, phy_regs->timing_adj);
  238. reg &= XENON_PHY_INITIALIZAION;
  239. if (reg) {
  240. dev_err(mmc_dev(host->mmc), "eMMC PHY init cannot complete after %d us\n",
  241. wait);
  242. return -ETIMEDOUT;
  243. }
  244. return 0;
  245. }
  246. #define ARMADA_3700_SOC_PAD_1_8V 0x1
  247. #define ARMADA_3700_SOC_PAD_3_3V 0x0
  248. static void armada_3700_soc_pad_voltage_set(struct sdhci_host *host,
  249. unsigned char signal_voltage)
  250. {
  251. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  252. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  253. struct xenon_emmc_phy_params *params = priv->phy_params;
  254. if (params->pad_ctrl.pad_type == SOC_PAD_FIXED_1_8V) {
  255. writel(ARMADA_3700_SOC_PAD_1_8V, params->pad_ctrl.reg);
  256. } else if (params->pad_ctrl.pad_type == SOC_PAD_SD) {
  257. if (signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  258. writel(ARMADA_3700_SOC_PAD_1_8V, params->pad_ctrl.reg);
  259. else if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  260. writel(ARMADA_3700_SOC_PAD_3_3V, params->pad_ctrl.reg);
  261. }
  262. }
  263. /*
  264. * Set SoC PHY voltage PAD control register,
  265. * according to the operation voltage on PAD.
  266. * The detailed operation depends on SoC implementation.
  267. */
  268. static void xenon_emmc_phy_set_soc_pad(struct sdhci_host *host,
  269. unsigned char signal_voltage)
  270. {
  271. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  272. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  273. struct xenon_emmc_phy_params *params = priv->phy_params;
  274. if (!params->pad_ctrl.reg)
  275. return;
  276. if (params->pad_ctrl.set_soc_pad)
  277. params->pad_ctrl.set_soc_pad(host, signal_voltage);
  278. }
  279. /*
  280. * Enable eMMC PHY HW DLL
  281. * DLL should be enabled and stable before HS200/SDR104 tuning,
  282. * and before HS400 data strobe setting.
  283. */
  284. static int xenon_emmc_phy_enable_dll(struct sdhci_host *host)
  285. {
  286. u32 reg;
  287. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  288. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  289. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  290. ktime_t timeout;
  291. if (WARN_ON(host->clock <= MMC_HIGH_52_MAX_DTR))
  292. return -EINVAL;
  293. reg = sdhci_readl(host, phy_regs->dll_ctrl);
  294. if (reg & XENON_DLL_ENABLE)
  295. return 0;
  296. /* Enable DLL */
  297. reg = sdhci_readl(host, phy_regs->dll_ctrl);
  298. reg |= (XENON_DLL_ENABLE | XENON_DLL_FAST_LOCK);
  299. /*
  300. * Set Phase as 90 degree, which is most common value.
  301. * Might set another value if necessary.
  302. * The granularity is 1 degree.
  303. */
  304. reg &= ~((XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL0_SHIFT) |
  305. (XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL1_SHIFT));
  306. reg |= ((XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL0_SHIFT) |
  307. (XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL1_SHIFT));
  308. reg &= ~XENON_DLL_BYPASS_EN;
  309. reg |= phy_regs->dll_update;
  310. if (priv->phy_type == EMMC_5_1_PHY)
  311. reg &= ~XENON_DLL_REFCLK_SEL;
  312. sdhci_writel(host, reg, phy_regs->dll_ctrl);
  313. /* Wait max 32 ms */
  314. timeout = ktime_add_ms(ktime_get(), 32);
  315. while (!(sdhci_readw(host, XENON_SLOT_EXT_PRESENT_STATE) &
  316. XENON_DLL_LOCK_STATE)) {
  317. if (ktime_after(ktime_get(), timeout)) {
  318. dev_err(mmc_dev(host->mmc), "Wait for DLL Lock time-out\n");
  319. return -ETIMEDOUT;
  320. }
  321. udelay(100);
  322. }
  323. return 0;
  324. }
  325. /*
  326. * Config to eMMC PHY to prepare for tuning.
  327. * Enable HW DLL and set the TUNING_STEP
  328. */
  329. static int xenon_emmc_phy_config_tuning(struct sdhci_host *host)
  330. {
  331. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  332. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  333. struct xenon_emmc_phy_params *params = priv->phy_params;
  334. u32 reg, tuning_step;
  335. int ret;
  336. if (host->clock <= MMC_HIGH_52_MAX_DTR)
  337. return -EINVAL;
  338. ret = xenon_emmc_phy_enable_dll(host);
  339. if (ret)
  340. return ret;
  341. /* Achieve TUNING_STEP with HW DLL help */
  342. reg = sdhci_readl(host, XENON_SLOT_DLL_CUR_DLY_VAL);
  343. tuning_step = reg / params->tun_step_divider;
  344. if (unlikely(tuning_step > XENON_TUNING_STEP_MASK)) {
  345. dev_warn(mmc_dev(host->mmc),
  346. "HS200 TUNING_STEP %d is larger than MAX value\n",
  347. tuning_step);
  348. tuning_step = XENON_TUNING_STEP_MASK;
  349. }
  350. /* Set TUNING_STEP for later tuning */
  351. reg = sdhci_readl(host, XENON_SLOT_OP_STATUS_CTRL);
  352. reg &= ~(XENON_TUN_CONSECUTIVE_TIMES_MASK <<
  353. XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
  354. reg |= (params->nr_tun_times << XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
  355. reg &= ~(XENON_TUNING_STEP_MASK << XENON_TUNING_STEP_SHIFT);
  356. reg |= (tuning_step << XENON_TUNING_STEP_SHIFT);
  357. sdhci_writel(host, reg, XENON_SLOT_OP_STATUS_CTRL);
  358. return 0;
  359. }
  360. static void xenon_emmc_phy_disable_data_strobe(struct sdhci_host *host)
  361. {
  362. u32 reg;
  363. /* Disable SDHC Data Strobe */
  364. reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
  365. reg &= ~XENON_ENABLE_DATA_STROBE;
  366. sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
  367. }
  368. /* Set HS400 Data Strobe */
  369. static void xenon_emmc_phy_strobe_delay_adj(struct sdhci_host *host)
  370. {
  371. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  372. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  373. u32 reg;
  374. if (WARN_ON(host->timing != MMC_TIMING_MMC_HS400))
  375. return;
  376. if (host->clock <= MMC_HIGH_52_MAX_DTR)
  377. return;
  378. dev_dbg(mmc_dev(host->mmc), "starts HS400 strobe delay adjustment\n");
  379. xenon_emmc_phy_enable_dll(host);
  380. /* Enable SDHC Data Strobe */
  381. reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
  382. reg |= XENON_ENABLE_DATA_STROBE;
  383. sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
  384. /* Set Data Strobe Pull down */
  385. if (priv->phy_type == EMMC_5_0_PHY) {
  386. reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  387. reg |= XENON_EMMC5_FC_QSP_PD;
  388. reg &= ~XENON_EMMC5_FC_QSP_PU;
  389. sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  390. } else {
  391. reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
  392. reg |= XENON_EMMC5_1_FC_QSP_PD;
  393. reg &= ~XENON_EMMC5_1_FC_QSP_PU;
  394. sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
  395. }
  396. }
  397. /*
  398. * If eMMC PHY Slow Mode is required in lower speed mode (SDCLK < 55MHz)
  399. * in SDR mode, enable Slow Mode to bypass eMMC PHY.
  400. * SDIO slower SDR mode also requires Slow Mode.
  401. *
  402. * If Slow Mode is enabled, return true.
  403. * Otherwise, return false.
  404. */
  405. static bool xenon_emmc_phy_slow_mode(struct sdhci_host *host,
  406. unsigned char timing)
  407. {
  408. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  409. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  410. struct xenon_emmc_phy_params *params = priv->phy_params;
  411. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  412. u32 reg;
  413. int ret;
  414. if (host->clock > MMC_HIGH_52_MAX_DTR)
  415. return false;
  416. reg = sdhci_readl(host, phy_regs->timing_adj);
  417. /* When in slower SDR mode, enable Slow Mode for SDIO
  418. * or when Slow Mode flag is set
  419. */
  420. switch (timing) {
  421. case MMC_TIMING_LEGACY:
  422. /*
  423. * If Slow Mode is required, enable Slow Mode by default
  424. * in early init phase to avoid any potential issue.
  425. */
  426. if (params->slow_mode) {
  427. reg |= XENON_TIMING_ADJUST_SLOW_MODE;
  428. ret = true;
  429. } else {
  430. reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
  431. ret = false;
  432. }
  433. break;
  434. case MMC_TIMING_UHS_SDR25:
  435. case MMC_TIMING_UHS_SDR12:
  436. case MMC_TIMING_SD_HS:
  437. case MMC_TIMING_MMC_HS:
  438. if ((priv->init_card_type == MMC_TYPE_SDIO) ||
  439. params->slow_mode) {
  440. reg |= XENON_TIMING_ADJUST_SLOW_MODE;
  441. ret = true;
  442. break;
  443. }
  444. default:
  445. reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
  446. ret = false;
  447. }
  448. sdhci_writel(host, reg, phy_regs->timing_adj);
  449. return ret;
  450. }
  451. /*
  452. * Set-up eMMC 5.0/5.1 PHY.
  453. * Specific configuration depends on the current speed mode in use.
  454. */
  455. static void xenon_emmc_phy_set(struct sdhci_host *host,
  456. unsigned char timing)
  457. {
  458. u32 reg;
  459. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  460. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  461. struct xenon_emmc_phy_params *params = priv->phy_params;
  462. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  463. dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting starts\n");
  464. /* Setup pad, set bit[28] and bits[26:24] */
  465. reg = sdhci_readl(host, phy_regs->pad_ctrl);
  466. reg |= (XENON_FC_DQ_RECEN | XENON_FC_CMD_RECEN |
  467. XENON_FC_QSP_RECEN | XENON_OEN_QSN);
  468. /* All FC_XX_RECEIVCE should be set as CMOS Type */
  469. reg |= XENON_FC_ALL_CMOS_RECEIVER;
  470. sdhci_writel(host, reg, phy_regs->pad_ctrl);
  471. /* Set CMD and DQ Pull Up */
  472. if (priv->phy_type == EMMC_5_0_PHY) {
  473. reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  474. reg |= (XENON_EMMC5_FC_CMD_PU | XENON_EMMC5_FC_DQ_PU);
  475. reg &= ~(XENON_EMMC5_FC_CMD_PD | XENON_EMMC5_FC_DQ_PD);
  476. sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  477. } else {
  478. reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
  479. reg |= (XENON_EMMC5_1_FC_CMD_PU | XENON_EMMC5_1_FC_DQ_PU);
  480. reg &= ~(XENON_EMMC5_1_FC_CMD_PD | XENON_EMMC5_1_FC_DQ_PD);
  481. sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
  482. }
  483. if (timing == MMC_TIMING_LEGACY) {
  484. xenon_emmc_phy_slow_mode(host, timing);
  485. goto phy_init;
  486. }
  487. /*
  488. * If SDIO card, set SDIO Mode
  489. * Otherwise, clear SDIO Mode
  490. */
  491. reg = sdhci_readl(host, phy_regs->timing_adj);
  492. if (priv->init_card_type == MMC_TYPE_SDIO)
  493. reg |= XENON_TIMING_ADJUST_SDIO_MODE;
  494. else
  495. reg &= ~XENON_TIMING_ADJUST_SDIO_MODE;
  496. sdhci_writel(host, reg, phy_regs->timing_adj);
  497. if (xenon_emmc_phy_slow_mode(host, timing))
  498. goto phy_init;
  499. /*
  500. * Set preferred ZNR and ZPR value
  501. * The ZNR and ZPR value vary between different boards.
  502. * Define them both in sdhci-xenon-emmc-phy.h.
  503. */
  504. reg = sdhci_readl(host, phy_regs->pad_ctrl2);
  505. reg &= ~((XENON_ZNR_MASK << XENON_ZNR_SHIFT) | XENON_ZPR_MASK);
  506. reg |= ((params->znr << XENON_ZNR_SHIFT) | params->zpr);
  507. sdhci_writel(host, reg, phy_regs->pad_ctrl2);
  508. /*
  509. * When setting EMMC_PHY_FUNC_CONTROL register,
  510. * SD clock should be disabled
  511. */
  512. reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
  513. reg &= ~SDHCI_CLOCK_CARD_EN;
  514. sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
  515. reg = sdhci_readl(host, phy_regs->func_ctrl);
  516. switch (timing) {
  517. case MMC_TIMING_MMC_HS400:
  518. reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
  519. XENON_CMD_DDR_MODE;
  520. reg &= ~XENON_DQ_ASYNC_MODE;
  521. break;
  522. case MMC_TIMING_UHS_DDR50:
  523. case MMC_TIMING_MMC_DDR52:
  524. reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
  525. XENON_CMD_DDR_MODE | XENON_DQ_ASYNC_MODE;
  526. break;
  527. default:
  528. reg &= ~((XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
  529. XENON_CMD_DDR_MODE);
  530. reg |= XENON_DQ_ASYNC_MODE;
  531. }
  532. sdhci_writel(host, reg, phy_regs->func_ctrl);
  533. /* Enable bus clock */
  534. reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
  535. reg |= SDHCI_CLOCK_CARD_EN;
  536. sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
  537. if (timing == MMC_TIMING_MMC_HS400)
  538. /* Hardware team recommend a value for HS400 */
  539. sdhci_writel(host, phy_regs->logic_timing_val,
  540. phy_regs->logic_timing_adj);
  541. else
  542. xenon_emmc_phy_disable_data_strobe(host);
  543. phy_init:
  544. xenon_emmc_phy_init(host);
  545. dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting completes\n");
  546. }
  547. static int get_dt_pad_ctrl_data(struct sdhci_host *host,
  548. struct device_node *np,
  549. struct xenon_emmc_phy_params *params)
  550. {
  551. int ret = 0;
  552. const char *name;
  553. struct resource iomem;
  554. if (of_device_is_compatible(np, "marvell,armada-3700-sdhci"))
  555. params->pad_ctrl.set_soc_pad = armada_3700_soc_pad_voltage_set;
  556. else
  557. return 0;
  558. if (of_address_to_resource(np, 1, &iomem)) {
  559. dev_err(mmc_dev(host->mmc), "Unable to find SoC PAD ctrl register address for %s\n",
  560. np->name);
  561. return -EINVAL;
  562. }
  563. params->pad_ctrl.reg = devm_ioremap_resource(mmc_dev(host->mmc),
  564. &iomem);
  565. if (IS_ERR(params->pad_ctrl.reg))
  566. return PTR_ERR(params->pad_ctrl.reg);
  567. ret = of_property_read_string(np, "marvell,pad-type", &name);
  568. if (ret) {
  569. dev_err(mmc_dev(host->mmc), "Unable to determine SoC PHY PAD ctrl type\n");
  570. return ret;
  571. }
  572. if (!strcmp(name, "sd")) {
  573. params->pad_ctrl.pad_type = SOC_PAD_SD;
  574. } else if (!strcmp(name, "fixed-1-8v")) {
  575. params->pad_ctrl.pad_type = SOC_PAD_FIXED_1_8V;
  576. } else {
  577. dev_err(mmc_dev(host->mmc), "Unsupported SoC PHY PAD ctrl type %s\n",
  578. name);
  579. return -EINVAL;
  580. }
  581. return ret;
  582. }
  583. static int xenon_emmc_phy_parse_param_dt(struct sdhci_host *host,
  584. struct device_node *np,
  585. struct xenon_emmc_phy_params *params)
  586. {
  587. u32 value;
  588. params->slow_mode = false;
  589. if (of_property_read_bool(np, "marvell,xenon-phy-slow-mode"))
  590. params->slow_mode = true;
  591. params->znr = XENON_ZNR_DEF_VALUE;
  592. if (!of_property_read_u32(np, "marvell,xenon-phy-znr", &value))
  593. params->znr = value & XENON_ZNR_MASK;
  594. params->zpr = XENON_ZPR_DEF_VALUE;
  595. if (!of_property_read_u32(np, "marvell,xenon-phy-zpr", &value))
  596. params->zpr = value & XENON_ZPR_MASK;
  597. params->nr_tun_times = XENON_TUN_CONSECUTIVE_TIMES;
  598. if (!of_property_read_u32(np, "marvell,xenon-phy-nr-success-tun",
  599. &value))
  600. params->nr_tun_times = value & XENON_TUN_CONSECUTIVE_TIMES_MASK;
  601. params->tun_step_divider = XENON_TUNING_STEP_DIVIDER;
  602. if (!of_property_read_u32(np, "marvell,xenon-phy-tun-step-divider",
  603. &value))
  604. params->tun_step_divider = value & 0xFF;
  605. return get_dt_pad_ctrl_data(host, np, params);
  606. }
  607. /* Set SoC PHY Voltage PAD */
  608. void xenon_soc_pad_ctrl(struct sdhci_host *host,
  609. unsigned char signal_voltage)
  610. {
  611. xenon_emmc_phy_set_soc_pad(host, signal_voltage);
  612. }
  613. /*
  614. * Setting PHY when card is working in High Speed Mode.
  615. * HS400 set data strobe line.
  616. * HS200/SDR104 set tuning config to prepare for tuning.
  617. */
  618. static int xenon_hs_delay_adj(struct sdhci_host *host)
  619. {
  620. int ret = 0;
  621. if (WARN_ON(host->clock <= XENON_DEFAULT_SDCLK_FREQ))
  622. return -EINVAL;
  623. switch (host->timing) {
  624. case MMC_TIMING_MMC_HS400:
  625. xenon_emmc_phy_strobe_delay_adj(host);
  626. return 0;
  627. case MMC_TIMING_MMC_HS200:
  628. case MMC_TIMING_UHS_SDR104:
  629. return xenon_emmc_phy_config_tuning(host);
  630. case MMC_TIMING_MMC_DDR52:
  631. case MMC_TIMING_UHS_DDR50:
  632. /*
  633. * DDR Mode requires driver to scan Sampling Fixed Delay Line,
  634. * to find out a perfect operation sampling point.
  635. * It is hard to implement such a scan in host driver
  636. * since initiating commands by host driver is not safe.
  637. * Thus so far just keep PHY Sampling Fixed Delay in
  638. * default value of DDR mode.
  639. *
  640. * If any timing issue occurs in DDR mode on Marvell products,
  641. * please contact maintainer for internal support in Marvell.
  642. */
  643. dev_warn_once(mmc_dev(host->mmc), "Timing issue might occur in DDR mode\n");
  644. return 0;
  645. }
  646. return ret;
  647. }
  648. /*
  649. * Adjust PHY setting.
  650. * PHY setting should be adjusted when SDCLK frequency, Bus Width
  651. * or Speed Mode is changed.
  652. * Additional config are required when card is working in High Speed mode,
  653. * after leaving Legacy Mode.
  654. */
  655. int xenon_phy_adj(struct sdhci_host *host, struct mmc_ios *ios)
  656. {
  657. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  658. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  659. int ret = 0;
  660. if (!host->clock) {
  661. priv->clock = 0;
  662. return 0;
  663. }
  664. /*
  665. * The timing, frequency or bus width is changed,
  666. * better to set eMMC PHY based on current setting
  667. * and adjust Xenon SDHC delay.
  668. */
  669. if ((host->clock == priv->clock) &&
  670. (ios->bus_width == priv->bus_width) &&
  671. (ios->timing == priv->timing))
  672. return 0;
  673. xenon_emmc_phy_set(host, ios->timing);
  674. /* Update the record */
  675. priv->bus_width = ios->bus_width;
  676. priv->timing = ios->timing;
  677. priv->clock = host->clock;
  678. /* Legacy mode is a special case */
  679. if (ios->timing == MMC_TIMING_LEGACY)
  680. return 0;
  681. if (host->clock > XENON_DEFAULT_SDCLK_FREQ)
  682. ret = xenon_hs_delay_adj(host);
  683. return ret;
  684. }
  685. static int xenon_add_phy(struct device_node *np, struct sdhci_host *host,
  686. const char *phy_name)
  687. {
  688. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  689. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  690. int i, ret;
  691. for (i = 0; i < NR_PHY_TYPES; i++) {
  692. if (!strcmp(phy_name, phy_types[i])) {
  693. priv->phy_type = i;
  694. break;
  695. }
  696. }
  697. if (i == NR_PHY_TYPES) {
  698. dev_err(mmc_dev(host->mmc),
  699. "Unable to determine PHY name %s. Use default eMMC 5.1 PHY\n",
  700. phy_name);
  701. priv->phy_type = EMMC_5_1_PHY;
  702. }
  703. ret = xenon_alloc_emmc_phy(host);
  704. if (ret)
  705. return ret;
  706. return xenon_emmc_phy_parse_param_dt(host, np, priv->phy_params);
  707. }
  708. int xenon_phy_parse_dt(struct device_node *np, struct sdhci_host *host)
  709. {
  710. const char *phy_type = NULL;
  711. if (!of_property_read_string(np, "marvell,xenon-phy-type", &phy_type))
  712. return xenon_add_phy(np, host, phy_type);
  713. return xenon_add_phy(np, host, "emmc 5.1 phy");
  714. }