dw_mmc-exynos.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574
  1. /*
  2. * Exynos Specific Extensions for Synopsys DW Multimedia Card Interface driver
  3. *
  4. * Copyright (C) 2012, Samsung Electronics Co., Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/mmc/host.h>
  15. #include <linux/mmc/mmc.h>
  16. #include <linux/of.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/slab.h>
  20. #include "dw_mmc.h"
  21. #include "dw_mmc-pltfm.h"
  22. #include "dw_mmc-exynos.h"
  23. /* Variations in Exynos specific dw-mshc controller */
  24. enum dw_mci_exynos_type {
  25. DW_MCI_TYPE_EXYNOS4210,
  26. DW_MCI_TYPE_EXYNOS4412,
  27. DW_MCI_TYPE_EXYNOS5250,
  28. DW_MCI_TYPE_EXYNOS5420,
  29. DW_MCI_TYPE_EXYNOS5420_SMU,
  30. DW_MCI_TYPE_EXYNOS7,
  31. DW_MCI_TYPE_EXYNOS7_SMU,
  32. };
  33. /* Exynos implementation specific driver private data */
  34. struct dw_mci_exynos_priv_data {
  35. enum dw_mci_exynos_type ctrl_type;
  36. u8 ciu_div;
  37. u32 sdr_timing;
  38. u32 ddr_timing;
  39. u32 hs400_timing;
  40. u32 tuned_sample;
  41. u32 cur_speed;
  42. u32 dqs_delay;
  43. u32 saved_dqs_en;
  44. u32 saved_strobe_ctrl;
  45. };
  46. static struct dw_mci_exynos_compatible {
  47. char *compatible;
  48. enum dw_mci_exynos_type ctrl_type;
  49. } exynos_compat[] = {
  50. {
  51. .compatible = "samsung,exynos4210-dw-mshc",
  52. .ctrl_type = DW_MCI_TYPE_EXYNOS4210,
  53. }, {
  54. .compatible = "samsung,exynos4412-dw-mshc",
  55. .ctrl_type = DW_MCI_TYPE_EXYNOS4412,
  56. }, {
  57. .compatible = "samsung,exynos5250-dw-mshc",
  58. .ctrl_type = DW_MCI_TYPE_EXYNOS5250,
  59. }, {
  60. .compatible = "samsung,exynos5420-dw-mshc",
  61. .ctrl_type = DW_MCI_TYPE_EXYNOS5420,
  62. }, {
  63. .compatible = "samsung,exynos5420-dw-mshc-smu",
  64. .ctrl_type = DW_MCI_TYPE_EXYNOS5420_SMU,
  65. }, {
  66. .compatible = "samsung,exynos7-dw-mshc",
  67. .ctrl_type = DW_MCI_TYPE_EXYNOS7,
  68. }, {
  69. .compatible = "samsung,exynos7-dw-mshc-smu",
  70. .ctrl_type = DW_MCI_TYPE_EXYNOS7_SMU,
  71. },
  72. };
  73. static inline u8 dw_mci_exynos_get_ciu_div(struct dw_mci *host)
  74. {
  75. struct dw_mci_exynos_priv_data *priv = host->priv;
  76. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412)
  77. return EXYNOS4412_FIXED_CIU_CLK_DIV;
  78. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210)
  79. return EXYNOS4210_FIXED_CIU_CLK_DIV;
  80. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  81. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  82. return SDMMC_CLKSEL_GET_DIV(mci_readl(host, CLKSEL64)) + 1;
  83. else
  84. return SDMMC_CLKSEL_GET_DIV(mci_readl(host, CLKSEL)) + 1;
  85. }
  86. static void dw_mci_exynos_config_smu(struct dw_mci *host)
  87. {
  88. struct dw_mci_exynos_priv_data *priv = host->priv;
  89. /*
  90. * If Exynos is provided the Security management,
  91. * set for non-ecryption mode at this time.
  92. */
  93. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS5420_SMU ||
  94. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) {
  95. mci_writel(host, MPSBEGIN0, 0);
  96. mci_writel(host, MPSEND0, SDMMC_ENDING_SEC_NR_MAX);
  97. mci_writel(host, MPSCTRL0, SDMMC_MPSCTRL_SECURE_WRITE_BIT |
  98. SDMMC_MPSCTRL_NON_SECURE_READ_BIT |
  99. SDMMC_MPSCTRL_VALID |
  100. SDMMC_MPSCTRL_NON_SECURE_WRITE_BIT);
  101. }
  102. }
  103. static int dw_mci_exynos_priv_init(struct dw_mci *host)
  104. {
  105. struct dw_mci_exynos_priv_data *priv = host->priv;
  106. dw_mci_exynos_config_smu(host);
  107. if (priv->ctrl_type >= DW_MCI_TYPE_EXYNOS5420) {
  108. priv->saved_strobe_ctrl = mci_readl(host, HS400_DLINE_CTRL);
  109. priv->saved_dqs_en = mci_readl(host, HS400_DQS_EN);
  110. priv->saved_dqs_en |= AXI_NON_BLOCKING_WR;
  111. mci_writel(host, HS400_DQS_EN, priv->saved_dqs_en);
  112. if (!priv->dqs_delay)
  113. priv->dqs_delay =
  114. DQS_CTRL_GET_RD_DELAY(priv->saved_strobe_ctrl);
  115. }
  116. host->bus_hz /= (priv->ciu_div + 1);
  117. return 0;
  118. }
  119. static void dw_mci_exynos_set_clksel_timing(struct dw_mci *host, u32 timing)
  120. {
  121. struct dw_mci_exynos_priv_data *priv = host->priv;
  122. u32 clksel;
  123. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  124. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  125. clksel = mci_readl(host, CLKSEL64);
  126. else
  127. clksel = mci_readl(host, CLKSEL);
  128. clksel = (clksel & ~SDMMC_CLKSEL_TIMING_MASK) | timing;
  129. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  130. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  131. mci_writel(host, CLKSEL64, clksel);
  132. else
  133. mci_writel(host, CLKSEL, clksel);
  134. /*
  135. * Exynos4412 and Exynos5250 extends the use of CMD register with the
  136. * use of bit 29 (which is reserved on standard MSHC controllers) for
  137. * optionally bypassing the HOLD register for command and data. The
  138. * HOLD register should be bypassed in case there is no phase shift
  139. * applied on CMD/DATA that is sent to the card.
  140. */
  141. if (!SDMMC_CLKSEL_GET_DRV_WD3(clksel) && host->cur_slot)
  142. set_bit(DW_MMC_CARD_NO_USE_HOLD, &host->cur_slot->flags);
  143. }
  144. #ifdef CONFIG_PM
  145. static int dw_mci_exynos_runtime_resume(struct device *dev)
  146. {
  147. struct dw_mci *host = dev_get_drvdata(dev);
  148. dw_mci_exynos_config_smu(host);
  149. return dw_mci_runtime_resume(dev);
  150. }
  151. /**
  152. * dw_mci_exynos_resume_noirq - Exynos-specific resume code
  153. *
  154. * On exynos5420 there is a silicon errata that will sometimes leave the
  155. * WAKEUP_INT bit in the CLKSEL register asserted. This bit is 1 to indicate
  156. * that it fired and we can clear it by writing a 1 back. Clear it to prevent
  157. * interrupts from going off constantly.
  158. *
  159. * We run this code on all exynos variants because it doesn't hurt.
  160. */
  161. static int dw_mci_exynos_resume_noirq(struct device *dev)
  162. {
  163. struct dw_mci *host = dev_get_drvdata(dev);
  164. struct dw_mci_exynos_priv_data *priv = host->priv;
  165. u32 clksel;
  166. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  167. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  168. clksel = mci_readl(host, CLKSEL64);
  169. else
  170. clksel = mci_readl(host, CLKSEL);
  171. if (clksel & SDMMC_CLKSEL_WAKEUP_INT) {
  172. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  173. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  174. mci_writel(host, CLKSEL64, clksel);
  175. else
  176. mci_writel(host, CLKSEL, clksel);
  177. }
  178. return 0;
  179. }
  180. #else
  181. #define dw_mci_exynos_resume_noirq NULL
  182. #endif /* CONFIG_PM */
  183. static void dw_mci_exynos_config_hs400(struct dw_mci *host, u32 timing)
  184. {
  185. struct dw_mci_exynos_priv_data *priv = host->priv;
  186. u32 dqs, strobe;
  187. /*
  188. * Not supported to configure register
  189. * related to HS400
  190. */
  191. if (priv->ctrl_type < DW_MCI_TYPE_EXYNOS5420) {
  192. if (timing == MMC_TIMING_MMC_HS400)
  193. dev_warn(host->dev,
  194. "cannot configure HS400, unsupported chipset\n");
  195. return;
  196. }
  197. dqs = priv->saved_dqs_en;
  198. strobe = priv->saved_strobe_ctrl;
  199. if (timing == MMC_TIMING_MMC_HS400) {
  200. dqs |= DATA_STROBE_EN;
  201. strobe = DQS_CTRL_RD_DELAY(strobe, priv->dqs_delay);
  202. } else {
  203. dqs &= ~DATA_STROBE_EN;
  204. }
  205. mci_writel(host, HS400_DQS_EN, dqs);
  206. mci_writel(host, HS400_DLINE_CTRL, strobe);
  207. }
  208. static void dw_mci_exynos_adjust_clock(struct dw_mci *host, unsigned int wanted)
  209. {
  210. struct dw_mci_exynos_priv_data *priv = host->priv;
  211. unsigned long actual;
  212. u8 div;
  213. int ret;
  214. /*
  215. * Don't care if wanted clock is zero or
  216. * ciu clock is unavailable
  217. */
  218. if (!wanted || IS_ERR(host->ciu_clk))
  219. return;
  220. /* Guaranteed minimum frequency for cclkin */
  221. if (wanted < EXYNOS_CCLKIN_MIN)
  222. wanted = EXYNOS_CCLKIN_MIN;
  223. if (wanted == priv->cur_speed)
  224. return;
  225. div = dw_mci_exynos_get_ciu_div(host);
  226. ret = clk_set_rate(host->ciu_clk, wanted * div);
  227. if (ret)
  228. dev_warn(host->dev,
  229. "failed to set clk-rate %u error: %d\n",
  230. wanted * div, ret);
  231. actual = clk_get_rate(host->ciu_clk);
  232. host->bus_hz = actual / div;
  233. priv->cur_speed = wanted;
  234. host->current_speed = 0;
  235. }
  236. static void dw_mci_exynos_set_ios(struct dw_mci *host, struct mmc_ios *ios)
  237. {
  238. struct dw_mci_exynos_priv_data *priv = host->priv;
  239. unsigned int wanted = ios->clock;
  240. u32 timing = ios->timing, clksel;
  241. switch (timing) {
  242. case MMC_TIMING_MMC_HS400:
  243. /* Update tuned sample timing */
  244. clksel = SDMMC_CLKSEL_UP_SAMPLE(
  245. priv->hs400_timing, priv->tuned_sample);
  246. wanted <<= 1;
  247. break;
  248. case MMC_TIMING_MMC_DDR52:
  249. clksel = priv->ddr_timing;
  250. /* Should be double rate for DDR mode */
  251. if (ios->bus_width == MMC_BUS_WIDTH_8)
  252. wanted <<= 1;
  253. break;
  254. default:
  255. clksel = priv->sdr_timing;
  256. }
  257. /* Set clock timing for the requested speed mode*/
  258. dw_mci_exynos_set_clksel_timing(host, clksel);
  259. /* Configure setting for HS400 */
  260. dw_mci_exynos_config_hs400(host, timing);
  261. /* Configure clock rate */
  262. dw_mci_exynos_adjust_clock(host, wanted);
  263. }
  264. static int dw_mci_exynos_parse_dt(struct dw_mci *host)
  265. {
  266. struct dw_mci_exynos_priv_data *priv;
  267. struct device_node *np = host->dev->of_node;
  268. u32 timing[2];
  269. u32 div = 0;
  270. int idx;
  271. int ret;
  272. priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL);
  273. if (!priv)
  274. return -ENOMEM;
  275. for (idx = 0; idx < ARRAY_SIZE(exynos_compat); idx++) {
  276. if (of_device_is_compatible(np, exynos_compat[idx].compatible))
  277. priv->ctrl_type = exynos_compat[idx].ctrl_type;
  278. }
  279. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412)
  280. priv->ciu_div = EXYNOS4412_FIXED_CIU_CLK_DIV - 1;
  281. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210)
  282. priv->ciu_div = EXYNOS4210_FIXED_CIU_CLK_DIV - 1;
  283. else {
  284. of_property_read_u32(np, "samsung,dw-mshc-ciu-div", &div);
  285. priv->ciu_div = div;
  286. }
  287. ret = of_property_read_u32_array(np,
  288. "samsung,dw-mshc-sdr-timing", timing, 2);
  289. if (ret)
  290. return ret;
  291. priv->sdr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
  292. ret = of_property_read_u32_array(np,
  293. "samsung,dw-mshc-ddr-timing", timing, 2);
  294. if (ret)
  295. return ret;
  296. priv->ddr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
  297. ret = of_property_read_u32_array(np,
  298. "samsung,dw-mshc-hs400-timing", timing, 2);
  299. if (!ret && of_property_read_u32(np,
  300. "samsung,read-strobe-delay", &priv->dqs_delay))
  301. dev_dbg(host->dev,
  302. "read-strobe-delay is not found, assuming usage of default value\n");
  303. priv->hs400_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1],
  304. HS400_FIXED_CIU_CLK_DIV);
  305. host->priv = priv;
  306. return 0;
  307. }
  308. static inline u8 dw_mci_exynos_get_clksmpl(struct dw_mci *host)
  309. {
  310. struct dw_mci_exynos_priv_data *priv = host->priv;
  311. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  312. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  313. return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL64));
  314. else
  315. return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL));
  316. }
  317. static inline void dw_mci_exynos_set_clksmpl(struct dw_mci *host, u8 sample)
  318. {
  319. u32 clksel;
  320. struct dw_mci_exynos_priv_data *priv = host->priv;
  321. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  322. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  323. clksel = mci_readl(host, CLKSEL64);
  324. else
  325. clksel = mci_readl(host, CLKSEL);
  326. clksel = SDMMC_CLKSEL_UP_SAMPLE(clksel, sample);
  327. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  328. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  329. mci_writel(host, CLKSEL64, clksel);
  330. else
  331. mci_writel(host, CLKSEL, clksel);
  332. }
  333. static inline u8 dw_mci_exynos_move_next_clksmpl(struct dw_mci *host)
  334. {
  335. struct dw_mci_exynos_priv_data *priv = host->priv;
  336. u32 clksel;
  337. u8 sample;
  338. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  339. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  340. clksel = mci_readl(host, CLKSEL64);
  341. else
  342. clksel = mci_readl(host, CLKSEL);
  343. sample = (clksel + 1) & 0x7;
  344. clksel = SDMMC_CLKSEL_UP_SAMPLE(clksel, sample);
  345. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  346. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  347. mci_writel(host, CLKSEL64, clksel);
  348. else
  349. mci_writel(host, CLKSEL, clksel);
  350. return sample;
  351. }
  352. static s8 dw_mci_exynos_get_best_clksmpl(u8 candiates)
  353. {
  354. const u8 iter = 8;
  355. u8 __c;
  356. s8 i, loc = -1;
  357. for (i = 0; i < iter; i++) {
  358. __c = ror8(candiates, i);
  359. if ((__c & 0xc7) == 0xc7) {
  360. loc = i;
  361. goto out;
  362. }
  363. }
  364. for (i = 0; i < iter; i++) {
  365. __c = ror8(candiates, i);
  366. if ((__c & 0x83) == 0x83) {
  367. loc = i;
  368. goto out;
  369. }
  370. }
  371. out:
  372. return loc;
  373. }
  374. static int dw_mci_exynos_execute_tuning(struct dw_mci_slot *slot, u32 opcode)
  375. {
  376. struct dw_mci *host = slot->host;
  377. struct dw_mci_exynos_priv_data *priv = host->priv;
  378. struct mmc_host *mmc = slot->mmc;
  379. u8 start_smpl, smpl, candiates = 0;
  380. s8 found = -1;
  381. int ret = 0;
  382. start_smpl = dw_mci_exynos_get_clksmpl(host);
  383. do {
  384. mci_writel(host, TMOUT, ~0);
  385. smpl = dw_mci_exynos_move_next_clksmpl(host);
  386. if (!mmc_send_tuning(mmc, opcode, NULL))
  387. candiates |= (1 << smpl);
  388. } while (start_smpl != smpl);
  389. found = dw_mci_exynos_get_best_clksmpl(candiates);
  390. if (found >= 0) {
  391. dw_mci_exynos_set_clksmpl(host, found);
  392. priv->tuned_sample = found;
  393. } else {
  394. ret = -EIO;
  395. }
  396. return ret;
  397. }
  398. static int dw_mci_exynos_prepare_hs400_tuning(struct dw_mci *host,
  399. struct mmc_ios *ios)
  400. {
  401. struct dw_mci_exynos_priv_data *priv = host->priv;
  402. dw_mci_exynos_set_clksel_timing(host, priv->hs400_timing);
  403. dw_mci_exynos_adjust_clock(host, (ios->clock) << 1);
  404. return 0;
  405. }
  406. /* Common capabilities of Exynos4/Exynos5 SoC */
  407. static unsigned long exynos_dwmmc_caps[4] = {
  408. MMC_CAP_1_8V_DDR | MMC_CAP_8_BIT_DATA | MMC_CAP_CMD23,
  409. MMC_CAP_CMD23,
  410. MMC_CAP_CMD23,
  411. MMC_CAP_CMD23,
  412. };
  413. static const struct dw_mci_drv_data exynos_drv_data = {
  414. .caps = exynos_dwmmc_caps,
  415. .init = dw_mci_exynos_priv_init,
  416. .set_ios = dw_mci_exynos_set_ios,
  417. .parse_dt = dw_mci_exynos_parse_dt,
  418. .execute_tuning = dw_mci_exynos_execute_tuning,
  419. .prepare_hs400_tuning = dw_mci_exynos_prepare_hs400_tuning,
  420. };
  421. static const struct of_device_id dw_mci_exynos_match[] = {
  422. { .compatible = "samsung,exynos4412-dw-mshc",
  423. .data = &exynos_drv_data, },
  424. { .compatible = "samsung,exynos5250-dw-mshc",
  425. .data = &exynos_drv_data, },
  426. { .compatible = "samsung,exynos5420-dw-mshc",
  427. .data = &exynos_drv_data, },
  428. { .compatible = "samsung,exynos5420-dw-mshc-smu",
  429. .data = &exynos_drv_data, },
  430. { .compatible = "samsung,exynos7-dw-mshc",
  431. .data = &exynos_drv_data, },
  432. { .compatible = "samsung,exynos7-dw-mshc-smu",
  433. .data = &exynos_drv_data, },
  434. {},
  435. };
  436. MODULE_DEVICE_TABLE(of, dw_mci_exynos_match);
  437. static int dw_mci_exynos_probe(struct platform_device *pdev)
  438. {
  439. const struct dw_mci_drv_data *drv_data;
  440. const struct of_device_id *match;
  441. int ret;
  442. match = of_match_node(dw_mci_exynos_match, pdev->dev.of_node);
  443. drv_data = match->data;
  444. pm_runtime_get_noresume(&pdev->dev);
  445. pm_runtime_set_active(&pdev->dev);
  446. pm_runtime_enable(&pdev->dev);
  447. ret = dw_mci_pltfm_register(pdev, drv_data);
  448. if (ret) {
  449. pm_runtime_disable(&pdev->dev);
  450. pm_runtime_set_suspended(&pdev->dev);
  451. pm_runtime_put_noidle(&pdev->dev);
  452. return ret;
  453. }
  454. return 0;
  455. }
  456. static int dw_mci_exynos_remove(struct platform_device *pdev)
  457. {
  458. pm_runtime_disable(&pdev->dev);
  459. pm_runtime_set_suspended(&pdev->dev);
  460. pm_runtime_put_noidle(&pdev->dev);
  461. return dw_mci_pltfm_remove(pdev);
  462. }
  463. static const struct dev_pm_ops dw_mci_exynos_pmops = {
  464. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  465. pm_runtime_force_resume)
  466. SET_RUNTIME_PM_OPS(dw_mci_runtime_suspend,
  467. dw_mci_exynos_runtime_resume,
  468. NULL)
  469. .resume_noirq = dw_mci_exynos_resume_noirq,
  470. .thaw_noirq = dw_mci_exynos_resume_noirq,
  471. .restore_noirq = dw_mci_exynos_resume_noirq,
  472. };
  473. static struct platform_driver dw_mci_exynos_pltfm_driver = {
  474. .probe = dw_mci_exynos_probe,
  475. .remove = dw_mci_exynos_remove,
  476. .driver = {
  477. .name = "dwmmc_exynos",
  478. .of_match_table = dw_mci_exynos_match,
  479. .pm = &dw_mci_exynos_pmops,
  480. },
  481. };
  482. module_platform_driver(dw_mci_exynos_pltfm_driver);
  483. MODULE_DESCRIPTION("Samsung Specific DW-MSHC Driver Extension");
  484. MODULE_AUTHOR("Thomas Abraham <thomas.ab@samsung.com");
  485. MODULE_LICENSE("GPL v2");
  486. MODULE_ALIAS("platform:dwmmc_exynos");