vpbe_osd.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592
  1. /*
  2. * Copyright (C) 2007-2010 Texas Instruments Inc
  3. * Copyright (C) 2007 MontaVista Software, Inc.
  4. *
  5. * Andy Lowe (alowe@mvista.com), MontaVista Software
  6. * - Initial version
  7. * Murali Karicheri (mkaricheri@gmail.com), Texas Instruments Ltd.
  8. * - ported to sub device interface
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation version 2.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. */
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/clk.h>
  25. #include <linux/slab.h>
  26. #include <mach/cputype.h>
  27. #include <mach/hardware.h>
  28. #include <media/davinci/vpss.h>
  29. #include <media/v4l2-device.h>
  30. #include <media/davinci/vpbe_types.h>
  31. #include <media/davinci/vpbe_osd.h>
  32. #include <linux/io.h>
  33. #include "vpbe_osd_regs.h"
  34. #define MODULE_NAME "davinci-vpbe-osd"
  35. static struct platform_device_id vpbe_osd_devtype[] = {
  36. {
  37. .name = DM644X_VPBE_OSD_SUBDEV_NAME,
  38. .driver_data = VPBE_VERSION_1,
  39. }, {
  40. .name = DM365_VPBE_OSD_SUBDEV_NAME,
  41. .driver_data = VPBE_VERSION_2,
  42. }, {
  43. .name = DM355_VPBE_OSD_SUBDEV_NAME,
  44. .driver_data = VPBE_VERSION_3,
  45. },
  46. {
  47. /* sentinel */
  48. }
  49. };
  50. MODULE_DEVICE_TABLE(platform, vpbe_osd_devtype);
  51. /* register access routines */
  52. static inline u32 osd_read(struct osd_state *sd, u32 offset)
  53. {
  54. struct osd_state *osd = sd;
  55. return readl(osd->osd_base + offset);
  56. }
  57. static inline u32 osd_write(struct osd_state *sd, u32 val, u32 offset)
  58. {
  59. struct osd_state *osd = sd;
  60. writel(val, osd->osd_base + offset);
  61. return val;
  62. }
  63. static inline u32 osd_set(struct osd_state *sd, u32 mask, u32 offset)
  64. {
  65. struct osd_state *osd = sd;
  66. void __iomem *addr = osd->osd_base + offset;
  67. u32 val = readl(addr) | mask;
  68. writel(val, addr);
  69. return val;
  70. }
  71. static inline u32 osd_clear(struct osd_state *sd, u32 mask, u32 offset)
  72. {
  73. struct osd_state *osd = sd;
  74. void __iomem *addr = osd->osd_base + offset;
  75. u32 val = readl(addr) & ~mask;
  76. writel(val, addr);
  77. return val;
  78. }
  79. static inline u32 osd_modify(struct osd_state *sd, u32 mask, u32 val,
  80. u32 offset)
  81. {
  82. struct osd_state *osd = sd;
  83. void __iomem *addr = osd->osd_base + offset;
  84. u32 new_val = (readl(addr) & ~mask) | (val & mask);
  85. writel(new_val, addr);
  86. return new_val;
  87. }
  88. /* define some macros for layer and pixfmt classification */
  89. #define is_osd_win(layer) (((layer) == WIN_OSD0) || ((layer) == WIN_OSD1))
  90. #define is_vid_win(layer) (((layer) == WIN_VID0) || ((layer) == WIN_VID1))
  91. #define is_rgb_pixfmt(pixfmt) \
  92. (((pixfmt) == PIXFMT_RGB565) || ((pixfmt) == PIXFMT_RGB888))
  93. #define is_yc_pixfmt(pixfmt) \
  94. (((pixfmt) == PIXFMT_YCBCRI) || ((pixfmt) == PIXFMT_YCRCBI) || \
  95. ((pixfmt) == PIXFMT_NV12))
  96. #define MAX_WIN_SIZE OSD_VIDWIN0XP_V0X
  97. #define MAX_LINE_LENGTH (OSD_VIDWIN0OFST_V0LO << 5)
  98. /**
  99. * _osd_dm6446_vid0_pingpong() - field inversion fix for DM6446
  100. * @sd - ptr to struct osd_state
  101. * @field_inversion - inversion flag
  102. * @fb_base_phys - frame buffer address
  103. * @lconfig - ptr to layer config
  104. *
  105. * This routine implements a workaround for the field signal inversion silicon
  106. * erratum described in Advisory 1.3.8 for the DM6446. The fb_base_phys and
  107. * lconfig parameters apply to the vid0 window. This routine should be called
  108. * whenever the vid0 layer configuration or start address is modified, or when
  109. * the OSD field inversion setting is modified.
  110. * Returns: 1 if the ping-pong buffers need to be toggled in the vsync isr, or
  111. * 0 otherwise
  112. */
  113. static int _osd_dm6446_vid0_pingpong(struct osd_state *sd,
  114. int field_inversion,
  115. unsigned long fb_base_phys,
  116. const struct osd_layer_config *lconfig)
  117. {
  118. struct osd_platform_data *pdata;
  119. pdata = (struct osd_platform_data *)sd->dev->platform_data;
  120. if (pdata != NULL && pdata->field_inv_wa_enable) {
  121. if (!field_inversion || !lconfig->interlaced) {
  122. osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN0ADR);
  123. osd_write(sd, fb_base_phys & ~0x1F, OSD_PPVWIN0ADR);
  124. osd_modify(sd, OSD_MISCCTL_PPSW | OSD_MISCCTL_PPRV, 0,
  125. OSD_MISCCTL);
  126. return 0;
  127. } else {
  128. unsigned miscctl = OSD_MISCCTL_PPRV;
  129. osd_write(sd,
  130. (fb_base_phys & ~0x1F) - lconfig->line_length,
  131. OSD_VIDWIN0ADR);
  132. osd_write(sd,
  133. (fb_base_phys & ~0x1F) + lconfig->line_length,
  134. OSD_PPVWIN0ADR);
  135. osd_modify(sd,
  136. OSD_MISCCTL_PPSW | OSD_MISCCTL_PPRV, miscctl,
  137. OSD_MISCCTL);
  138. return 1;
  139. }
  140. }
  141. return 0;
  142. }
  143. static void _osd_set_field_inversion(struct osd_state *sd, int enable)
  144. {
  145. unsigned fsinv = 0;
  146. if (enable)
  147. fsinv = OSD_MODE_FSINV;
  148. osd_modify(sd, OSD_MODE_FSINV, fsinv, OSD_MODE);
  149. }
  150. static void _osd_set_blink_attribute(struct osd_state *sd, int enable,
  151. enum osd_blink_interval blink)
  152. {
  153. u32 osdatrmd = 0;
  154. if (enable) {
  155. osdatrmd |= OSD_OSDATRMD_BLNK;
  156. osdatrmd |= blink << OSD_OSDATRMD_BLNKINT_SHIFT;
  157. }
  158. /* caller must ensure that OSD1 is configured in attribute mode */
  159. osd_modify(sd, OSD_OSDATRMD_BLNKINT | OSD_OSDATRMD_BLNK, osdatrmd,
  160. OSD_OSDATRMD);
  161. }
  162. static void _osd_set_rom_clut(struct osd_state *sd,
  163. enum osd_rom_clut rom_clut)
  164. {
  165. if (rom_clut == ROM_CLUT0)
  166. osd_clear(sd, OSD_MISCCTL_RSEL, OSD_MISCCTL);
  167. else
  168. osd_set(sd, OSD_MISCCTL_RSEL, OSD_MISCCTL);
  169. }
  170. static void _osd_set_palette_map(struct osd_state *sd,
  171. enum osd_win_layer osdwin,
  172. unsigned char pixel_value,
  173. unsigned char clut_index,
  174. enum osd_pix_format pixfmt)
  175. {
  176. static const int map_2bpp[] = { 0, 5, 10, 15 };
  177. static const int map_1bpp[] = { 0, 15 };
  178. int bmp_offset;
  179. int bmp_shift;
  180. int bmp_mask;
  181. int bmp_reg;
  182. switch (pixfmt) {
  183. case PIXFMT_1BPP:
  184. bmp_reg = map_1bpp[pixel_value & 0x1];
  185. break;
  186. case PIXFMT_2BPP:
  187. bmp_reg = map_2bpp[pixel_value & 0x3];
  188. break;
  189. case PIXFMT_4BPP:
  190. bmp_reg = pixel_value & 0xf;
  191. break;
  192. default:
  193. return;
  194. }
  195. switch (osdwin) {
  196. case OSDWIN_OSD0:
  197. bmp_offset = OSD_W0BMP01 + (bmp_reg >> 1) * sizeof(u32);
  198. break;
  199. case OSDWIN_OSD1:
  200. bmp_offset = OSD_W1BMP01 + (bmp_reg >> 1) * sizeof(u32);
  201. break;
  202. default:
  203. return;
  204. }
  205. if (bmp_reg & 1) {
  206. bmp_shift = 8;
  207. bmp_mask = 0xff << 8;
  208. } else {
  209. bmp_shift = 0;
  210. bmp_mask = 0xff;
  211. }
  212. osd_modify(sd, bmp_mask, clut_index << bmp_shift, bmp_offset);
  213. }
  214. static void _osd_set_rec601_attenuation(struct osd_state *sd,
  215. enum osd_win_layer osdwin, int enable)
  216. {
  217. switch (osdwin) {
  218. case OSDWIN_OSD0:
  219. osd_modify(sd, OSD_OSDWIN0MD_ATN0E,
  220. enable ? OSD_OSDWIN0MD_ATN0E : 0,
  221. OSD_OSDWIN0MD);
  222. if (sd->vpbe_type == VPBE_VERSION_1)
  223. osd_modify(sd, OSD_OSDWIN0MD_ATN0E,
  224. enable ? OSD_OSDWIN0MD_ATN0E : 0,
  225. OSD_OSDWIN0MD);
  226. else if ((sd->vpbe_type == VPBE_VERSION_3) ||
  227. (sd->vpbe_type == VPBE_VERSION_2))
  228. osd_modify(sd, OSD_EXTMODE_ATNOSD0EN,
  229. enable ? OSD_EXTMODE_ATNOSD0EN : 0,
  230. OSD_EXTMODE);
  231. break;
  232. case OSDWIN_OSD1:
  233. osd_modify(sd, OSD_OSDWIN1MD_ATN1E,
  234. enable ? OSD_OSDWIN1MD_ATN1E : 0,
  235. OSD_OSDWIN1MD);
  236. if (sd->vpbe_type == VPBE_VERSION_1)
  237. osd_modify(sd, OSD_OSDWIN1MD_ATN1E,
  238. enable ? OSD_OSDWIN1MD_ATN1E : 0,
  239. OSD_OSDWIN1MD);
  240. else if ((sd->vpbe_type == VPBE_VERSION_3) ||
  241. (sd->vpbe_type == VPBE_VERSION_2))
  242. osd_modify(sd, OSD_EXTMODE_ATNOSD1EN,
  243. enable ? OSD_EXTMODE_ATNOSD1EN : 0,
  244. OSD_EXTMODE);
  245. break;
  246. }
  247. }
  248. static void _osd_set_blending_factor(struct osd_state *sd,
  249. enum osd_win_layer osdwin,
  250. enum osd_blending_factor blend)
  251. {
  252. switch (osdwin) {
  253. case OSDWIN_OSD0:
  254. osd_modify(sd, OSD_OSDWIN0MD_BLND0,
  255. blend << OSD_OSDWIN0MD_BLND0_SHIFT, OSD_OSDWIN0MD);
  256. break;
  257. case OSDWIN_OSD1:
  258. osd_modify(sd, OSD_OSDWIN1MD_BLND1,
  259. blend << OSD_OSDWIN1MD_BLND1_SHIFT, OSD_OSDWIN1MD);
  260. break;
  261. }
  262. }
  263. static void _osd_enable_rgb888_pixblend(struct osd_state *sd,
  264. enum osd_win_layer osdwin)
  265. {
  266. osd_modify(sd, OSD_MISCCTL_BLDSEL, 0, OSD_MISCCTL);
  267. switch (osdwin) {
  268. case OSDWIN_OSD0:
  269. osd_modify(sd, OSD_EXTMODE_OSD0BLDCHR,
  270. OSD_EXTMODE_OSD0BLDCHR, OSD_EXTMODE);
  271. break;
  272. case OSDWIN_OSD1:
  273. osd_modify(sd, OSD_EXTMODE_OSD1BLDCHR,
  274. OSD_EXTMODE_OSD1BLDCHR, OSD_EXTMODE);
  275. break;
  276. }
  277. }
  278. static void _osd_enable_color_key(struct osd_state *sd,
  279. enum osd_win_layer osdwin,
  280. unsigned colorkey,
  281. enum osd_pix_format pixfmt)
  282. {
  283. switch (pixfmt) {
  284. case PIXFMT_1BPP:
  285. case PIXFMT_2BPP:
  286. case PIXFMT_4BPP:
  287. case PIXFMT_8BPP:
  288. if (sd->vpbe_type == VPBE_VERSION_3) {
  289. switch (osdwin) {
  290. case OSDWIN_OSD0:
  291. osd_modify(sd, OSD_TRANSPBMPIDX_BMP0,
  292. colorkey <<
  293. OSD_TRANSPBMPIDX_BMP0_SHIFT,
  294. OSD_TRANSPBMPIDX);
  295. break;
  296. case OSDWIN_OSD1:
  297. osd_modify(sd, OSD_TRANSPBMPIDX_BMP1,
  298. colorkey <<
  299. OSD_TRANSPBMPIDX_BMP1_SHIFT,
  300. OSD_TRANSPBMPIDX);
  301. break;
  302. }
  303. }
  304. break;
  305. case PIXFMT_RGB565:
  306. if (sd->vpbe_type == VPBE_VERSION_1)
  307. osd_write(sd, colorkey & OSD_TRANSPVAL_RGBTRANS,
  308. OSD_TRANSPVAL);
  309. else if (sd->vpbe_type == VPBE_VERSION_3)
  310. osd_write(sd, colorkey & OSD_TRANSPVALL_RGBL,
  311. OSD_TRANSPVALL);
  312. break;
  313. case PIXFMT_YCBCRI:
  314. case PIXFMT_YCRCBI:
  315. if (sd->vpbe_type == VPBE_VERSION_3)
  316. osd_modify(sd, OSD_TRANSPVALU_Y, colorkey,
  317. OSD_TRANSPVALU);
  318. break;
  319. case PIXFMT_RGB888:
  320. if (sd->vpbe_type == VPBE_VERSION_3) {
  321. osd_write(sd, colorkey & OSD_TRANSPVALL_RGBL,
  322. OSD_TRANSPVALL);
  323. osd_modify(sd, OSD_TRANSPVALU_RGBU, colorkey >> 16,
  324. OSD_TRANSPVALU);
  325. }
  326. break;
  327. default:
  328. break;
  329. }
  330. switch (osdwin) {
  331. case OSDWIN_OSD0:
  332. osd_set(sd, OSD_OSDWIN0MD_TE0, OSD_OSDWIN0MD);
  333. break;
  334. case OSDWIN_OSD1:
  335. osd_set(sd, OSD_OSDWIN1MD_TE1, OSD_OSDWIN1MD);
  336. break;
  337. }
  338. }
  339. static void _osd_disable_color_key(struct osd_state *sd,
  340. enum osd_win_layer osdwin)
  341. {
  342. switch (osdwin) {
  343. case OSDWIN_OSD0:
  344. osd_clear(sd, OSD_OSDWIN0MD_TE0, OSD_OSDWIN0MD);
  345. break;
  346. case OSDWIN_OSD1:
  347. osd_clear(sd, OSD_OSDWIN1MD_TE1, OSD_OSDWIN1MD);
  348. break;
  349. }
  350. }
  351. static void _osd_set_osd_clut(struct osd_state *sd,
  352. enum osd_win_layer osdwin,
  353. enum osd_clut clut)
  354. {
  355. u32 winmd = 0;
  356. switch (osdwin) {
  357. case OSDWIN_OSD0:
  358. if (clut == RAM_CLUT)
  359. winmd |= OSD_OSDWIN0MD_CLUTS0;
  360. osd_modify(sd, OSD_OSDWIN0MD_CLUTS0, winmd, OSD_OSDWIN0MD);
  361. break;
  362. case OSDWIN_OSD1:
  363. if (clut == RAM_CLUT)
  364. winmd |= OSD_OSDWIN1MD_CLUTS1;
  365. osd_modify(sd, OSD_OSDWIN1MD_CLUTS1, winmd, OSD_OSDWIN1MD);
  366. break;
  367. }
  368. }
  369. static void _osd_set_zoom(struct osd_state *sd, enum osd_layer layer,
  370. enum osd_zoom_factor h_zoom,
  371. enum osd_zoom_factor v_zoom)
  372. {
  373. u32 winmd = 0;
  374. switch (layer) {
  375. case WIN_OSD0:
  376. winmd |= (h_zoom << OSD_OSDWIN0MD_OHZ0_SHIFT);
  377. winmd |= (v_zoom << OSD_OSDWIN0MD_OVZ0_SHIFT);
  378. osd_modify(sd, OSD_OSDWIN0MD_OHZ0 | OSD_OSDWIN0MD_OVZ0, winmd,
  379. OSD_OSDWIN0MD);
  380. break;
  381. case WIN_VID0:
  382. winmd |= (h_zoom << OSD_VIDWINMD_VHZ0_SHIFT);
  383. winmd |= (v_zoom << OSD_VIDWINMD_VVZ0_SHIFT);
  384. osd_modify(sd, OSD_VIDWINMD_VHZ0 | OSD_VIDWINMD_VVZ0, winmd,
  385. OSD_VIDWINMD);
  386. break;
  387. case WIN_OSD1:
  388. winmd |= (h_zoom << OSD_OSDWIN1MD_OHZ1_SHIFT);
  389. winmd |= (v_zoom << OSD_OSDWIN1MD_OVZ1_SHIFT);
  390. osd_modify(sd, OSD_OSDWIN1MD_OHZ1 | OSD_OSDWIN1MD_OVZ1, winmd,
  391. OSD_OSDWIN1MD);
  392. break;
  393. case WIN_VID1:
  394. winmd |= (h_zoom << OSD_VIDWINMD_VHZ1_SHIFT);
  395. winmd |= (v_zoom << OSD_VIDWINMD_VVZ1_SHIFT);
  396. osd_modify(sd, OSD_VIDWINMD_VHZ1 | OSD_VIDWINMD_VVZ1, winmd,
  397. OSD_VIDWINMD);
  398. break;
  399. }
  400. }
  401. static void _osd_disable_layer(struct osd_state *sd, enum osd_layer layer)
  402. {
  403. switch (layer) {
  404. case WIN_OSD0:
  405. osd_clear(sd, OSD_OSDWIN0MD_OACT0, OSD_OSDWIN0MD);
  406. break;
  407. case WIN_VID0:
  408. osd_clear(sd, OSD_VIDWINMD_ACT0, OSD_VIDWINMD);
  409. break;
  410. case WIN_OSD1:
  411. /* disable attribute mode as well as disabling the window */
  412. osd_clear(sd, OSD_OSDWIN1MD_OASW | OSD_OSDWIN1MD_OACT1,
  413. OSD_OSDWIN1MD);
  414. break;
  415. case WIN_VID1:
  416. osd_clear(sd, OSD_VIDWINMD_ACT1, OSD_VIDWINMD);
  417. break;
  418. }
  419. }
  420. static void osd_disable_layer(struct osd_state *sd, enum osd_layer layer)
  421. {
  422. struct osd_state *osd = sd;
  423. struct osd_window_state *win = &osd->win[layer];
  424. unsigned long flags;
  425. spin_lock_irqsave(&osd->lock, flags);
  426. if (!win->is_enabled) {
  427. spin_unlock_irqrestore(&osd->lock, flags);
  428. return;
  429. }
  430. win->is_enabled = 0;
  431. _osd_disable_layer(sd, layer);
  432. spin_unlock_irqrestore(&osd->lock, flags);
  433. }
  434. static void _osd_enable_attribute_mode(struct osd_state *sd)
  435. {
  436. /* enable attribute mode for OSD1 */
  437. osd_set(sd, OSD_OSDWIN1MD_OASW, OSD_OSDWIN1MD);
  438. }
  439. static void _osd_enable_layer(struct osd_state *sd, enum osd_layer layer)
  440. {
  441. switch (layer) {
  442. case WIN_OSD0:
  443. osd_set(sd, OSD_OSDWIN0MD_OACT0, OSD_OSDWIN0MD);
  444. break;
  445. case WIN_VID0:
  446. osd_set(sd, OSD_VIDWINMD_ACT0, OSD_VIDWINMD);
  447. break;
  448. case WIN_OSD1:
  449. /* enable OSD1 and disable attribute mode */
  450. osd_modify(sd, OSD_OSDWIN1MD_OASW | OSD_OSDWIN1MD_OACT1,
  451. OSD_OSDWIN1MD_OACT1, OSD_OSDWIN1MD);
  452. break;
  453. case WIN_VID1:
  454. osd_set(sd, OSD_VIDWINMD_ACT1, OSD_VIDWINMD);
  455. break;
  456. }
  457. }
  458. static int osd_enable_layer(struct osd_state *sd, enum osd_layer layer,
  459. int otherwin)
  460. {
  461. struct osd_state *osd = sd;
  462. struct osd_window_state *win = &osd->win[layer];
  463. struct osd_layer_config *cfg = &win->lconfig;
  464. unsigned long flags;
  465. spin_lock_irqsave(&osd->lock, flags);
  466. /*
  467. * use otherwin flag to know this is the other vid window
  468. * in YUV420 mode, if is, skip this check
  469. */
  470. if (!otherwin && (!win->is_allocated ||
  471. !win->fb_base_phys ||
  472. !cfg->line_length ||
  473. !cfg->xsize ||
  474. !cfg->ysize)) {
  475. spin_unlock_irqrestore(&osd->lock, flags);
  476. return -1;
  477. }
  478. if (win->is_enabled) {
  479. spin_unlock_irqrestore(&osd->lock, flags);
  480. return 0;
  481. }
  482. win->is_enabled = 1;
  483. if (cfg->pixfmt != PIXFMT_OSD_ATTR)
  484. _osd_enable_layer(sd, layer);
  485. else {
  486. _osd_enable_attribute_mode(sd);
  487. _osd_set_blink_attribute(sd, osd->is_blinking, osd->blink);
  488. }
  489. spin_unlock_irqrestore(&osd->lock, flags);
  490. return 0;
  491. }
  492. #define OSD_SRC_ADDR_HIGH4 0x7800000
  493. #define OSD_SRC_ADDR_HIGH7 0x7F0000
  494. #define OSD_SRCADD_OFSET_SFT 23
  495. #define OSD_SRCADD_ADD_SFT 16
  496. #define OSD_WINADL_MASK 0xFFFF
  497. #define OSD_WINOFST_MASK 0x1000
  498. #define VPBE_REG_BASE 0x80000000
  499. static void _osd_start_layer(struct osd_state *sd, enum osd_layer layer,
  500. unsigned long fb_base_phys,
  501. unsigned long cbcr_ofst)
  502. {
  503. if (sd->vpbe_type == VPBE_VERSION_1) {
  504. switch (layer) {
  505. case WIN_OSD0:
  506. osd_write(sd, fb_base_phys & ~0x1F, OSD_OSDWIN0ADR);
  507. break;
  508. case WIN_VID0:
  509. osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN0ADR);
  510. break;
  511. case WIN_OSD1:
  512. osd_write(sd, fb_base_phys & ~0x1F, OSD_OSDWIN1ADR);
  513. break;
  514. case WIN_VID1:
  515. osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN1ADR);
  516. break;
  517. }
  518. } else if (sd->vpbe_type == VPBE_VERSION_3) {
  519. unsigned long fb_offset_32 =
  520. (fb_base_phys - VPBE_REG_BASE) >> 5;
  521. switch (layer) {
  522. case WIN_OSD0:
  523. osd_modify(sd, OSD_OSDWINADH_O0AH,
  524. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  525. OSD_OSDWINADH_O0AH_SHIFT),
  526. OSD_OSDWINADH);
  527. osd_write(sd, fb_offset_32 & OSD_OSDWIN0ADL_O0AL,
  528. OSD_OSDWIN0ADL);
  529. break;
  530. case WIN_VID0:
  531. osd_modify(sd, OSD_VIDWINADH_V0AH,
  532. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  533. OSD_VIDWINADH_V0AH_SHIFT),
  534. OSD_VIDWINADH);
  535. osd_write(sd, fb_offset_32 & OSD_VIDWIN0ADL_V0AL,
  536. OSD_VIDWIN0ADL);
  537. break;
  538. case WIN_OSD1:
  539. osd_modify(sd, OSD_OSDWINADH_O1AH,
  540. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  541. OSD_OSDWINADH_O1AH_SHIFT),
  542. OSD_OSDWINADH);
  543. osd_write(sd, fb_offset_32 & OSD_OSDWIN1ADL_O1AL,
  544. OSD_OSDWIN1ADL);
  545. break;
  546. case WIN_VID1:
  547. osd_modify(sd, OSD_VIDWINADH_V1AH,
  548. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  549. OSD_VIDWINADH_V1AH_SHIFT),
  550. OSD_VIDWINADH);
  551. osd_write(sd, fb_offset_32 & OSD_VIDWIN1ADL_V1AL,
  552. OSD_VIDWIN1ADL);
  553. break;
  554. }
  555. } else if (sd->vpbe_type == VPBE_VERSION_2) {
  556. struct osd_window_state *win = &sd->win[layer];
  557. unsigned long fb_offset_32, cbcr_offset_32;
  558. fb_offset_32 = fb_base_phys - VPBE_REG_BASE;
  559. if (cbcr_ofst)
  560. cbcr_offset_32 = cbcr_ofst;
  561. else
  562. cbcr_offset_32 = win->lconfig.line_length *
  563. win->lconfig.ysize;
  564. cbcr_offset_32 += fb_offset_32;
  565. fb_offset_32 = fb_offset_32 >> 5;
  566. cbcr_offset_32 = cbcr_offset_32 >> 5;
  567. /*
  568. * DM365: start address is 27-bit long address b26 - b23 are
  569. * in offset register b12 - b9, and * bit 26 has to be '1'
  570. */
  571. if (win->lconfig.pixfmt == PIXFMT_NV12) {
  572. switch (layer) {
  573. case WIN_VID0:
  574. case WIN_VID1:
  575. /* Y is in VID0 */
  576. osd_modify(sd, OSD_VIDWIN0OFST_V0AH,
  577. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  578. (OSD_SRCADD_OFSET_SFT -
  579. OSD_WINOFST_AH_SHIFT)) |
  580. OSD_WINOFST_MASK, OSD_VIDWIN0OFST);
  581. osd_modify(sd, OSD_VIDWINADH_V0AH,
  582. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  583. (OSD_SRCADD_ADD_SFT -
  584. OSD_VIDWINADH_V0AH_SHIFT),
  585. OSD_VIDWINADH);
  586. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  587. OSD_VIDWIN0ADL);
  588. /* CbCr is in VID1 */
  589. osd_modify(sd, OSD_VIDWIN1OFST_V1AH,
  590. ((cbcr_offset_32 &
  591. OSD_SRC_ADDR_HIGH4) >>
  592. (OSD_SRCADD_OFSET_SFT -
  593. OSD_WINOFST_AH_SHIFT)) |
  594. OSD_WINOFST_MASK, OSD_VIDWIN1OFST);
  595. osd_modify(sd, OSD_VIDWINADH_V1AH,
  596. (cbcr_offset_32 &
  597. OSD_SRC_ADDR_HIGH7) >>
  598. (OSD_SRCADD_ADD_SFT -
  599. OSD_VIDWINADH_V1AH_SHIFT),
  600. OSD_VIDWINADH);
  601. osd_write(sd, cbcr_offset_32 & OSD_WINADL_MASK,
  602. OSD_VIDWIN1ADL);
  603. break;
  604. default:
  605. break;
  606. }
  607. }
  608. switch (layer) {
  609. case WIN_OSD0:
  610. osd_modify(sd, OSD_OSDWIN0OFST_O0AH,
  611. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  612. (OSD_SRCADD_OFSET_SFT -
  613. OSD_WINOFST_AH_SHIFT)) | OSD_WINOFST_MASK,
  614. OSD_OSDWIN0OFST);
  615. osd_modify(sd, OSD_OSDWINADH_O0AH,
  616. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  617. (OSD_SRCADD_ADD_SFT -
  618. OSD_OSDWINADH_O0AH_SHIFT), OSD_OSDWINADH);
  619. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  620. OSD_OSDWIN0ADL);
  621. break;
  622. case WIN_VID0:
  623. if (win->lconfig.pixfmt != PIXFMT_NV12) {
  624. osd_modify(sd, OSD_VIDWIN0OFST_V0AH,
  625. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  626. (OSD_SRCADD_OFSET_SFT -
  627. OSD_WINOFST_AH_SHIFT)) |
  628. OSD_WINOFST_MASK, OSD_VIDWIN0OFST);
  629. osd_modify(sd, OSD_VIDWINADH_V0AH,
  630. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  631. (OSD_SRCADD_ADD_SFT -
  632. OSD_VIDWINADH_V0AH_SHIFT),
  633. OSD_VIDWINADH);
  634. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  635. OSD_VIDWIN0ADL);
  636. }
  637. break;
  638. case WIN_OSD1:
  639. osd_modify(sd, OSD_OSDWIN1OFST_O1AH,
  640. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  641. (OSD_SRCADD_OFSET_SFT -
  642. OSD_WINOFST_AH_SHIFT)) | OSD_WINOFST_MASK,
  643. OSD_OSDWIN1OFST);
  644. osd_modify(sd, OSD_OSDWINADH_O1AH,
  645. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  646. (OSD_SRCADD_ADD_SFT -
  647. OSD_OSDWINADH_O1AH_SHIFT),
  648. OSD_OSDWINADH);
  649. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  650. OSD_OSDWIN1ADL);
  651. break;
  652. case WIN_VID1:
  653. if (win->lconfig.pixfmt != PIXFMT_NV12) {
  654. osd_modify(sd, OSD_VIDWIN1OFST_V1AH,
  655. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  656. (OSD_SRCADD_OFSET_SFT -
  657. OSD_WINOFST_AH_SHIFT)) |
  658. OSD_WINOFST_MASK, OSD_VIDWIN1OFST);
  659. osd_modify(sd, OSD_VIDWINADH_V1AH,
  660. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  661. (OSD_SRCADD_ADD_SFT -
  662. OSD_VIDWINADH_V1AH_SHIFT),
  663. OSD_VIDWINADH);
  664. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  665. OSD_VIDWIN1ADL);
  666. }
  667. break;
  668. }
  669. }
  670. }
  671. static void osd_start_layer(struct osd_state *sd, enum osd_layer layer,
  672. unsigned long fb_base_phys,
  673. unsigned long cbcr_ofst)
  674. {
  675. struct osd_state *osd = sd;
  676. struct osd_window_state *win = &osd->win[layer];
  677. struct osd_layer_config *cfg = &win->lconfig;
  678. unsigned long flags;
  679. spin_lock_irqsave(&osd->lock, flags);
  680. win->fb_base_phys = fb_base_phys & ~0x1F;
  681. _osd_start_layer(sd, layer, fb_base_phys, cbcr_ofst);
  682. if (layer == WIN_VID0) {
  683. osd->pingpong =
  684. _osd_dm6446_vid0_pingpong(sd, osd->field_inversion,
  685. win->fb_base_phys,
  686. cfg);
  687. }
  688. spin_unlock_irqrestore(&osd->lock, flags);
  689. }
  690. static void osd_get_layer_config(struct osd_state *sd, enum osd_layer layer,
  691. struct osd_layer_config *lconfig)
  692. {
  693. struct osd_state *osd = sd;
  694. struct osd_window_state *win = &osd->win[layer];
  695. unsigned long flags;
  696. spin_lock_irqsave(&osd->lock, flags);
  697. *lconfig = win->lconfig;
  698. spin_unlock_irqrestore(&osd->lock, flags);
  699. }
  700. /**
  701. * try_layer_config() - Try a specific configuration for the layer
  702. * @sd - ptr to struct osd_state
  703. * @layer - layer to configure
  704. * @lconfig - layer configuration to try
  705. *
  706. * If the requested lconfig is completely rejected and the value of lconfig on
  707. * exit is the current lconfig, then try_layer_config() returns 1. Otherwise,
  708. * try_layer_config() returns 0. A return value of 0 does not necessarily mean
  709. * that the value of lconfig on exit is identical to the value of lconfig on
  710. * entry, but merely that it represents a change from the current lconfig.
  711. */
  712. static int try_layer_config(struct osd_state *sd, enum osd_layer layer,
  713. struct osd_layer_config *lconfig)
  714. {
  715. struct osd_state *osd = sd;
  716. struct osd_window_state *win = &osd->win[layer];
  717. int bad_config = 0;
  718. /* verify that the pixel format is compatible with the layer */
  719. switch (lconfig->pixfmt) {
  720. case PIXFMT_1BPP:
  721. case PIXFMT_2BPP:
  722. case PIXFMT_4BPP:
  723. case PIXFMT_8BPP:
  724. case PIXFMT_RGB565:
  725. if (osd->vpbe_type == VPBE_VERSION_1)
  726. bad_config = !is_vid_win(layer);
  727. break;
  728. case PIXFMT_YCBCRI:
  729. case PIXFMT_YCRCBI:
  730. bad_config = !is_vid_win(layer);
  731. break;
  732. case PIXFMT_RGB888:
  733. if (osd->vpbe_type == VPBE_VERSION_1)
  734. bad_config = !is_vid_win(layer);
  735. else if ((osd->vpbe_type == VPBE_VERSION_3) ||
  736. (osd->vpbe_type == VPBE_VERSION_2))
  737. bad_config = !is_osd_win(layer);
  738. break;
  739. case PIXFMT_NV12:
  740. if (osd->vpbe_type != VPBE_VERSION_2)
  741. bad_config = 1;
  742. else
  743. bad_config = is_osd_win(layer);
  744. break;
  745. case PIXFMT_OSD_ATTR:
  746. bad_config = (layer != WIN_OSD1);
  747. break;
  748. default:
  749. bad_config = 1;
  750. break;
  751. }
  752. if (bad_config) {
  753. /*
  754. * The requested pixel format is incompatible with the layer,
  755. * so keep the current layer configuration.
  756. */
  757. *lconfig = win->lconfig;
  758. return bad_config;
  759. }
  760. /* DM6446: */
  761. /* only one OSD window at a time can use RGB pixel formats */
  762. if ((osd->vpbe_type == VPBE_VERSION_1) &&
  763. is_osd_win(layer) && is_rgb_pixfmt(lconfig->pixfmt)) {
  764. enum osd_pix_format pixfmt;
  765. if (layer == WIN_OSD0)
  766. pixfmt = osd->win[WIN_OSD1].lconfig.pixfmt;
  767. else
  768. pixfmt = osd->win[WIN_OSD0].lconfig.pixfmt;
  769. if (is_rgb_pixfmt(pixfmt)) {
  770. /*
  771. * The other OSD window is already configured for an
  772. * RGB, so keep the current layer configuration.
  773. */
  774. *lconfig = win->lconfig;
  775. return 1;
  776. }
  777. }
  778. /* DM6446: only one video window at a time can use RGB888 */
  779. if ((osd->vpbe_type == VPBE_VERSION_1) && is_vid_win(layer) &&
  780. lconfig->pixfmt == PIXFMT_RGB888) {
  781. enum osd_pix_format pixfmt;
  782. if (layer == WIN_VID0)
  783. pixfmt = osd->win[WIN_VID1].lconfig.pixfmt;
  784. else
  785. pixfmt = osd->win[WIN_VID0].lconfig.pixfmt;
  786. if (pixfmt == PIXFMT_RGB888) {
  787. /*
  788. * The other video window is already configured for
  789. * RGB888, so keep the current layer configuration.
  790. */
  791. *lconfig = win->lconfig;
  792. return 1;
  793. }
  794. }
  795. /* window dimensions must be non-zero */
  796. if (!lconfig->line_length || !lconfig->xsize || !lconfig->ysize) {
  797. *lconfig = win->lconfig;
  798. return 1;
  799. }
  800. /* round line_length up to a multiple of 32 */
  801. lconfig->line_length = ((lconfig->line_length + 31) / 32) * 32;
  802. lconfig->line_length =
  803. min(lconfig->line_length, (unsigned)MAX_LINE_LENGTH);
  804. lconfig->xsize = min(lconfig->xsize, (unsigned)MAX_WIN_SIZE);
  805. lconfig->ysize = min(lconfig->ysize, (unsigned)MAX_WIN_SIZE);
  806. lconfig->xpos = min(lconfig->xpos, (unsigned)MAX_WIN_SIZE);
  807. lconfig->ypos = min(lconfig->ypos, (unsigned)MAX_WIN_SIZE);
  808. lconfig->interlaced = (lconfig->interlaced != 0);
  809. if (lconfig->interlaced) {
  810. /* ysize and ypos must be even for interlaced displays */
  811. lconfig->ysize &= ~1;
  812. lconfig->ypos &= ~1;
  813. }
  814. return 0;
  815. }
  816. static void _osd_disable_vid_rgb888(struct osd_state *sd)
  817. {
  818. /*
  819. * The DM6446 supports RGB888 pixel format in a single video window.
  820. * This routine disables RGB888 pixel format for both video windows.
  821. * The caller must ensure that neither video window is currently
  822. * configured for RGB888 pixel format.
  823. */
  824. if (sd->vpbe_type == VPBE_VERSION_1)
  825. osd_clear(sd, OSD_MISCCTL_RGBEN, OSD_MISCCTL);
  826. }
  827. static void _osd_enable_vid_rgb888(struct osd_state *sd,
  828. enum osd_layer layer)
  829. {
  830. /*
  831. * The DM6446 supports RGB888 pixel format in a single video window.
  832. * This routine enables RGB888 pixel format for the specified video
  833. * window. The caller must ensure that the other video window is not
  834. * currently configured for RGB888 pixel format, as this routine will
  835. * disable RGB888 pixel format for the other window.
  836. */
  837. if (sd->vpbe_type == VPBE_VERSION_1) {
  838. if (layer == WIN_VID0)
  839. osd_modify(sd, OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
  840. OSD_MISCCTL_RGBEN, OSD_MISCCTL);
  841. else if (layer == WIN_VID1)
  842. osd_modify(sd, OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
  843. OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
  844. OSD_MISCCTL);
  845. }
  846. }
  847. static void _osd_set_cbcr_order(struct osd_state *sd,
  848. enum osd_pix_format pixfmt)
  849. {
  850. /*
  851. * The caller must ensure that all windows using YC pixfmt use the same
  852. * Cb/Cr order.
  853. */
  854. if (pixfmt == PIXFMT_YCBCRI)
  855. osd_clear(sd, OSD_MODE_CS, OSD_MODE);
  856. else if (pixfmt == PIXFMT_YCRCBI)
  857. osd_set(sd, OSD_MODE_CS, OSD_MODE);
  858. }
  859. static void _osd_set_layer_config(struct osd_state *sd, enum osd_layer layer,
  860. const struct osd_layer_config *lconfig)
  861. {
  862. u32 winmd = 0, winmd_mask = 0, bmw = 0;
  863. _osd_set_cbcr_order(sd, lconfig->pixfmt);
  864. switch (layer) {
  865. case WIN_OSD0:
  866. if (sd->vpbe_type == VPBE_VERSION_1) {
  867. winmd_mask |= OSD_OSDWIN0MD_RGB0E;
  868. if (lconfig->pixfmt == PIXFMT_RGB565)
  869. winmd |= OSD_OSDWIN0MD_RGB0E;
  870. } else if ((sd->vpbe_type == VPBE_VERSION_3) ||
  871. (sd->vpbe_type == VPBE_VERSION_2)) {
  872. winmd_mask |= OSD_OSDWIN0MD_BMP0MD;
  873. switch (lconfig->pixfmt) {
  874. case PIXFMT_RGB565:
  875. winmd |= (1 <<
  876. OSD_OSDWIN0MD_BMP0MD_SHIFT);
  877. break;
  878. case PIXFMT_RGB888:
  879. winmd |= (2 << OSD_OSDWIN0MD_BMP0MD_SHIFT);
  880. _osd_enable_rgb888_pixblend(sd, OSDWIN_OSD0);
  881. break;
  882. case PIXFMT_YCBCRI:
  883. case PIXFMT_YCRCBI:
  884. winmd |= (3 << OSD_OSDWIN0MD_BMP0MD_SHIFT);
  885. break;
  886. default:
  887. break;
  888. }
  889. }
  890. winmd_mask |= OSD_OSDWIN0MD_BMW0 | OSD_OSDWIN0MD_OFF0;
  891. switch (lconfig->pixfmt) {
  892. case PIXFMT_1BPP:
  893. bmw = 0;
  894. break;
  895. case PIXFMT_2BPP:
  896. bmw = 1;
  897. break;
  898. case PIXFMT_4BPP:
  899. bmw = 2;
  900. break;
  901. case PIXFMT_8BPP:
  902. bmw = 3;
  903. break;
  904. default:
  905. break;
  906. }
  907. winmd |= (bmw << OSD_OSDWIN0MD_BMW0_SHIFT);
  908. if (lconfig->interlaced)
  909. winmd |= OSD_OSDWIN0MD_OFF0;
  910. osd_modify(sd, winmd_mask, winmd, OSD_OSDWIN0MD);
  911. osd_write(sd, lconfig->line_length >> 5, OSD_OSDWIN0OFST);
  912. osd_write(sd, lconfig->xpos, OSD_OSDWIN0XP);
  913. osd_write(sd, lconfig->xsize, OSD_OSDWIN0XL);
  914. if (lconfig->interlaced) {
  915. osd_write(sd, lconfig->ypos >> 1, OSD_OSDWIN0YP);
  916. osd_write(sd, lconfig->ysize >> 1, OSD_OSDWIN0YL);
  917. } else {
  918. osd_write(sd, lconfig->ypos, OSD_OSDWIN0YP);
  919. osd_write(sd, lconfig->ysize, OSD_OSDWIN0YL);
  920. }
  921. break;
  922. case WIN_VID0:
  923. winmd_mask |= OSD_VIDWINMD_VFF0;
  924. if (lconfig->interlaced)
  925. winmd |= OSD_VIDWINMD_VFF0;
  926. osd_modify(sd, winmd_mask, winmd, OSD_VIDWINMD);
  927. osd_write(sd, lconfig->line_length >> 5, OSD_VIDWIN0OFST);
  928. osd_write(sd, lconfig->xpos, OSD_VIDWIN0XP);
  929. osd_write(sd, lconfig->xsize, OSD_VIDWIN0XL);
  930. /*
  931. * For YUV420P format the register contents are
  932. * duplicated in both VID registers
  933. */
  934. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  935. (lconfig->pixfmt == PIXFMT_NV12)) {
  936. /* other window also */
  937. if (lconfig->interlaced) {
  938. winmd_mask |= OSD_VIDWINMD_VFF1;
  939. winmd |= OSD_VIDWINMD_VFF1;
  940. osd_modify(sd, winmd_mask, winmd,
  941. OSD_VIDWINMD);
  942. }
  943. osd_modify(sd, OSD_MISCCTL_S420D,
  944. OSD_MISCCTL_S420D, OSD_MISCCTL);
  945. osd_write(sd, lconfig->line_length >> 5,
  946. OSD_VIDWIN1OFST);
  947. osd_write(sd, lconfig->xpos, OSD_VIDWIN1XP);
  948. osd_write(sd, lconfig->xsize, OSD_VIDWIN1XL);
  949. /*
  950. * if NV21 pixfmt and line length not 32B
  951. * aligned (e.g. NTSC), Need to set window
  952. * X pixel size to be 32B aligned as well
  953. */
  954. if (lconfig->xsize % 32) {
  955. osd_write(sd,
  956. ((lconfig->xsize + 31) & ~31),
  957. OSD_VIDWIN1XL);
  958. osd_write(sd,
  959. ((lconfig->xsize + 31) & ~31),
  960. OSD_VIDWIN0XL);
  961. }
  962. } else if ((sd->vpbe_type == VPBE_VERSION_2) &&
  963. (lconfig->pixfmt != PIXFMT_NV12)) {
  964. osd_modify(sd, OSD_MISCCTL_S420D, ~OSD_MISCCTL_S420D,
  965. OSD_MISCCTL);
  966. }
  967. if (lconfig->interlaced) {
  968. osd_write(sd, lconfig->ypos >> 1, OSD_VIDWIN0YP);
  969. osd_write(sd, lconfig->ysize >> 1, OSD_VIDWIN0YL);
  970. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  971. lconfig->pixfmt == PIXFMT_NV12) {
  972. osd_write(sd, lconfig->ypos >> 1,
  973. OSD_VIDWIN1YP);
  974. osd_write(sd, lconfig->ysize >> 1,
  975. OSD_VIDWIN1YL);
  976. }
  977. } else {
  978. osd_write(sd, lconfig->ypos, OSD_VIDWIN0YP);
  979. osd_write(sd, lconfig->ysize, OSD_VIDWIN0YL);
  980. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  981. lconfig->pixfmt == PIXFMT_NV12) {
  982. osd_write(sd, lconfig->ypos, OSD_VIDWIN1YP);
  983. osd_write(sd, lconfig->ysize, OSD_VIDWIN1YL);
  984. }
  985. }
  986. break;
  987. case WIN_OSD1:
  988. /*
  989. * The caller must ensure that OSD1 is disabled prior to
  990. * switching from a normal mode to attribute mode or from
  991. * attribute mode to a normal mode.
  992. */
  993. if (lconfig->pixfmt == PIXFMT_OSD_ATTR) {
  994. if (sd->vpbe_type == VPBE_VERSION_1) {
  995. winmd_mask |= OSD_OSDWIN1MD_ATN1E |
  996. OSD_OSDWIN1MD_RGB1E | OSD_OSDWIN1MD_CLUTS1 |
  997. OSD_OSDWIN1MD_BLND1 | OSD_OSDWIN1MD_TE1;
  998. } else {
  999. winmd_mask |= OSD_OSDWIN1MD_BMP1MD |
  1000. OSD_OSDWIN1MD_CLUTS1 | OSD_OSDWIN1MD_BLND1 |
  1001. OSD_OSDWIN1MD_TE1;
  1002. }
  1003. } else {
  1004. if (sd->vpbe_type == VPBE_VERSION_1) {
  1005. winmd_mask |= OSD_OSDWIN1MD_RGB1E;
  1006. if (lconfig->pixfmt == PIXFMT_RGB565)
  1007. winmd |= OSD_OSDWIN1MD_RGB1E;
  1008. } else if ((sd->vpbe_type == VPBE_VERSION_3)
  1009. || (sd->vpbe_type == VPBE_VERSION_2)) {
  1010. winmd_mask |= OSD_OSDWIN1MD_BMP1MD;
  1011. switch (lconfig->pixfmt) {
  1012. case PIXFMT_RGB565:
  1013. winmd |=
  1014. (1 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
  1015. break;
  1016. case PIXFMT_RGB888:
  1017. winmd |=
  1018. (2 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
  1019. _osd_enable_rgb888_pixblend(sd,
  1020. OSDWIN_OSD1);
  1021. break;
  1022. case PIXFMT_YCBCRI:
  1023. case PIXFMT_YCRCBI:
  1024. winmd |=
  1025. (3 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
  1026. break;
  1027. default:
  1028. break;
  1029. }
  1030. }
  1031. winmd_mask |= OSD_OSDWIN1MD_BMW1;
  1032. switch (lconfig->pixfmt) {
  1033. case PIXFMT_1BPP:
  1034. bmw = 0;
  1035. break;
  1036. case PIXFMT_2BPP:
  1037. bmw = 1;
  1038. break;
  1039. case PIXFMT_4BPP:
  1040. bmw = 2;
  1041. break;
  1042. case PIXFMT_8BPP:
  1043. bmw = 3;
  1044. break;
  1045. default:
  1046. break;
  1047. }
  1048. winmd |= (bmw << OSD_OSDWIN1MD_BMW1_SHIFT);
  1049. }
  1050. winmd_mask |= OSD_OSDWIN1MD_OFF1;
  1051. if (lconfig->interlaced)
  1052. winmd |= OSD_OSDWIN1MD_OFF1;
  1053. osd_modify(sd, winmd_mask, winmd, OSD_OSDWIN1MD);
  1054. osd_write(sd, lconfig->line_length >> 5, OSD_OSDWIN1OFST);
  1055. osd_write(sd, lconfig->xpos, OSD_OSDWIN1XP);
  1056. osd_write(sd, lconfig->xsize, OSD_OSDWIN1XL);
  1057. if (lconfig->interlaced) {
  1058. osd_write(sd, lconfig->ypos >> 1, OSD_OSDWIN1YP);
  1059. osd_write(sd, lconfig->ysize >> 1, OSD_OSDWIN1YL);
  1060. } else {
  1061. osd_write(sd, lconfig->ypos, OSD_OSDWIN1YP);
  1062. osd_write(sd, lconfig->ysize, OSD_OSDWIN1YL);
  1063. }
  1064. break;
  1065. case WIN_VID1:
  1066. winmd_mask |= OSD_VIDWINMD_VFF1;
  1067. if (lconfig->interlaced)
  1068. winmd |= OSD_VIDWINMD_VFF1;
  1069. osd_modify(sd, winmd_mask, winmd, OSD_VIDWINMD);
  1070. osd_write(sd, lconfig->line_length >> 5, OSD_VIDWIN1OFST);
  1071. osd_write(sd, lconfig->xpos, OSD_VIDWIN1XP);
  1072. osd_write(sd, lconfig->xsize, OSD_VIDWIN1XL);
  1073. /*
  1074. * For YUV420P format the register contents are
  1075. * duplicated in both VID registers
  1076. */
  1077. if (sd->vpbe_type == VPBE_VERSION_2) {
  1078. if (lconfig->pixfmt == PIXFMT_NV12) {
  1079. /* other window also */
  1080. if (lconfig->interlaced) {
  1081. winmd_mask |= OSD_VIDWINMD_VFF0;
  1082. winmd |= OSD_VIDWINMD_VFF0;
  1083. osd_modify(sd, winmd_mask, winmd,
  1084. OSD_VIDWINMD);
  1085. }
  1086. osd_modify(sd, OSD_MISCCTL_S420D,
  1087. OSD_MISCCTL_S420D, OSD_MISCCTL);
  1088. osd_write(sd, lconfig->line_length >> 5,
  1089. OSD_VIDWIN0OFST);
  1090. osd_write(sd, lconfig->xpos, OSD_VIDWIN0XP);
  1091. osd_write(sd, lconfig->xsize, OSD_VIDWIN0XL);
  1092. } else {
  1093. osd_modify(sd, OSD_MISCCTL_S420D,
  1094. ~OSD_MISCCTL_S420D, OSD_MISCCTL);
  1095. }
  1096. }
  1097. if (lconfig->interlaced) {
  1098. osd_write(sd, lconfig->ypos >> 1, OSD_VIDWIN1YP);
  1099. osd_write(sd, lconfig->ysize >> 1, OSD_VIDWIN1YL);
  1100. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  1101. lconfig->pixfmt == PIXFMT_NV12) {
  1102. osd_write(sd, lconfig->ypos >> 1,
  1103. OSD_VIDWIN0YP);
  1104. osd_write(sd, lconfig->ysize >> 1,
  1105. OSD_VIDWIN0YL);
  1106. }
  1107. } else {
  1108. osd_write(sd, lconfig->ypos, OSD_VIDWIN1YP);
  1109. osd_write(sd, lconfig->ysize, OSD_VIDWIN1YL);
  1110. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  1111. lconfig->pixfmt == PIXFMT_NV12) {
  1112. osd_write(sd, lconfig->ypos, OSD_VIDWIN0YP);
  1113. osd_write(sd, lconfig->ysize, OSD_VIDWIN0YL);
  1114. }
  1115. }
  1116. break;
  1117. }
  1118. }
  1119. static int osd_set_layer_config(struct osd_state *sd, enum osd_layer layer,
  1120. struct osd_layer_config *lconfig)
  1121. {
  1122. struct osd_state *osd = sd;
  1123. struct osd_window_state *win = &osd->win[layer];
  1124. struct osd_layer_config *cfg = &win->lconfig;
  1125. unsigned long flags;
  1126. int reject_config;
  1127. spin_lock_irqsave(&osd->lock, flags);
  1128. reject_config = try_layer_config(sd, layer, lconfig);
  1129. if (reject_config) {
  1130. spin_unlock_irqrestore(&osd->lock, flags);
  1131. return reject_config;
  1132. }
  1133. /* update the current Cb/Cr order */
  1134. if (is_yc_pixfmt(lconfig->pixfmt))
  1135. osd->yc_pixfmt = lconfig->pixfmt;
  1136. /*
  1137. * If we are switching OSD1 from normal mode to attribute mode or from
  1138. * attribute mode to normal mode, then we must disable the window.
  1139. */
  1140. if (layer == WIN_OSD1) {
  1141. if (((lconfig->pixfmt == PIXFMT_OSD_ATTR) &&
  1142. (cfg->pixfmt != PIXFMT_OSD_ATTR)) ||
  1143. ((lconfig->pixfmt != PIXFMT_OSD_ATTR) &&
  1144. (cfg->pixfmt == PIXFMT_OSD_ATTR))) {
  1145. win->is_enabled = 0;
  1146. _osd_disable_layer(sd, layer);
  1147. }
  1148. }
  1149. _osd_set_layer_config(sd, layer, lconfig);
  1150. if (layer == WIN_OSD1) {
  1151. struct osd_osdwin_state *osdwin_state =
  1152. &osd->osdwin[OSDWIN_OSD1];
  1153. if ((lconfig->pixfmt != PIXFMT_OSD_ATTR) &&
  1154. (cfg->pixfmt == PIXFMT_OSD_ATTR)) {
  1155. /*
  1156. * We just switched OSD1 from attribute mode to normal
  1157. * mode, so we must initialize the CLUT select, the
  1158. * blend factor, transparency colorkey enable, and
  1159. * attenuation enable (DM6446 only) bits in the
  1160. * OSDWIN1MD register.
  1161. */
  1162. _osd_set_osd_clut(sd, OSDWIN_OSD1,
  1163. osdwin_state->clut);
  1164. _osd_set_blending_factor(sd, OSDWIN_OSD1,
  1165. osdwin_state->blend);
  1166. if (osdwin_state->colorkey_blending) {
  1167. _osd_enable_color_key(sd, OSDWIN_OSD1,
  1168. osdwin_state->
  1169. colorkey,
  1170. lconfig->pixfmt);
  1171. } else
  1172. _osd_disable_color_key(sd, OSDWIN_OSD1);
  1173. _osd_set_rec601_attenuation(sd, OSDWIN_OSD1,
  1174. osdwin_state->
  1175. rec601_attenuation);
  1176. } else if ((lconfig->pixfmt == PIXFMT_OSD_ATTR) &&
  1177. (cfg->pixfmt != PIXFMT_OSD_ATTR)) {
  1178. /*
  1179. * We just switched OSD1 from normal mode to attribute
  1180. * mode, so we must initialize the blink enable and
  1181. * blink interval bits in the OSDATRMD register.
  1182. */
  1183. _osd_set_blink_attribute(sd, osd->is_blinking,
  1184. osd->blink);
  1185. }
  1186. }
  1187. /*
  1188. * If we just switched to a 1-, 2-, or 4-bits-per-pixel bitmap format
  1189. * then configure a default palette map.
  1190. */
  1191. if ((lconfig->pixfmt != cfg->pixfmt) &&
  1192. ((lconfig->pixfmt == PIXFMT_1BPP) ||
  1193. (lconfig->pixfmt == PIXFMT_2BPP) ||
  1194. (lconfig->pixfmt == PIXFMT_4BPP))) {
  1195. enum osd_win_layer osdwin =
  1196. ((layer == WIN_OSD0) ? OSDWIN_OSD0 : OSDWIN_OSD1);
  1197. struct osd_osdwin_state *osdwin_state =
  1198. &osd->osdwin[osdwin];
  1199. unsigned char clut_index;
  1200. unsigned char clut_entries = 0;
  1201. switch (lconfig->pixfmt) {
  1202. case PIXFMT_1BPP:
  1203. clut_entries = 2;
  1204. break;
  1205. case PIXFMT_2BPP:
  1206. clut_entries = 4;
  1207. break;
  1208. case PIXFMT_4BPP:
  1209. clut_entries = 16;
  1210. break;
  1211. default:
  1212. break;
  1213. }
  1214. /*
  1215. * The default palette map maps the pixel value to the clut
  1216. * index, i.e. pixel value 0 maps to clut entry 0, pixel value
  1217. * 1 maps to clut entry 1, etc.
  1218. */
  1219. for (clut_index = 0; clut_index < 16; clut_index++) {
  1220. osdwin_state->palette_map[clut_index] = clut_index;
  1221. if (clut_index < clut_entries) {
  1222. _osd_set_palette_map(sd, osdwin, clut_index,
  1223. clut_index,
  1224. lconfig->pixfmt);
  1225. }
  1226. }
  1227. }
  1228. *cfg = *lconfig;
  1229. /* DM6446: configure the RGB888 enable and window selection */
  1230. if (osd->win[WIN_VID0].lconfig.pixfmt == PIXFMT_RGB888)
  1231. _osd_enable_vid_rgb888(sd, WIN_VID0);
  1232. else if (osd->win[WIN_VID1].lconfig.pixfmt == PIXFMT_RGB888)
  1233. _osd_enable_vid_rgb888(sd, WIN_VID1);
  1234. else
  1235. _osd_disable_vid_rgb888(sd);
  1236. if (layer == WIN_VID0) {
  1237. osd->pingpong =
  1238. _osd_dm6446_vid0_pingpong(sd, osd->field_inversion,
  1239. win->fb_base_phys,
  1240. cfg);
  1241. }
  1242. spin_unlock_irqrestore(&osd->lock, flags);
  1243. return 0;
  1244. }
  1245. static void osd_init_layer(struct osd_state *sd, enum osd_layer layer)
  1246. {
  1247. struct osd_state *osd = sd;
  1248. struct osd_window_state *win = &osd->win[layer];
  1249. enum osd_win_layer osdwin;
  1250. struct osd_osdwin_state *osdwin_state;
  1251. struct osd_layer_config *cfg = &win->lconfig;
  1252. unsigned long flags;
  1253. spin_lock_irqsave(&osd->lock, flags);
  1254. win->is_enabled = 0;
  1255. _osd_disable_layer(sd, layer);
  1256. win->h_zoom = ZOOM_X1;
  1257. win->v_zoom = ZOOM_X1;
  1258. _osd_set_zoom(sd, layer, win->h_zoom, win->v_zoom);
  1259. win->fb_base_phys = 0;
  1260. _osd_start_layer(sd, layer, win->fb_base_phys, 0);
  1261. cfg->line_length = 0;
  1262. cfg->xsize = 0;
  1263. cfg->ysize = 0;
  1264. cfg->xpos = 0;
  1265. cfg->ypos = 0;
  1266. cfg->interlaced = 0;
  1267. switch (layer) {
  1268. case WIN_OSD0:
  1269. case WIN_OSD1:
  1270. osdwin = (layer == WIN_OSD0) ? OSDWIN_OSD0 : OSDWIN_OSD1;
  1271. osdwin_state = &osd->osdwin[osdwin];
  1272. /*
  1273. * Other code relies on the fact that OSD windows default to a
  1274. * bitmap pixel format when they are deallocated, so don't
  1275. * change this default pixel format.
  1276. */
  1277. cfg->pixfmt = PIXFMT_8BPP;
  1278. _osd_set_layer_config(sd, layer, cfg);
  1279. osdwin_state->clut = RAM_CLUT;
  1280. _osd_set_osd_clut(sd, osdwin, osdwin_state->clut);
  1281. osdwin_state->colorkey_blending = 0;
  1282. _osd_disable_color_key(sd, osdwin);
  1283. osdwin_state->blend = OSD_8_VID_0;
  1284. _osd_set_blending_factor(sd, osdwin, osdwin_state->blend);
  1285. osdwin_state->rec601_attenuation = 0;
  1286. _osd_set_rec601_attenuation(sd, osdwin,
  1287. osdwin_state->
  1288. rec601_attenuation);
  1289. if (osdwin == OSDWIN_OSD1) {
  1290. osd->is_blinking = 0;
  1291. osd->blink = BLINK_X1;
  1292. }
  1293. break;
  1294. case WIN_VID0:
  1295. case WIN_VID1:
  1296. cfg->pixfmt = osd->yc_pixfmt;
  1297. _osd_set_layer_config(sd, layer, cfg);
  1298. break;
  1299. }
  1300. spin_unlock_irqrestore(&osd->lock, flags);
  1301. }
  1302. static void osd_release_layer(struct osd_state *sd, enum osd_layer layer)
  1303. {
  1304. struct osd_state *osd = sd;
  1305. struct osd_window_state *win = &osd->win[layer];
  1306. unsigned long flags;
  1307. spin_lock_irqsave(&osd->lock, flags);
  1308. if (!win->is_allocated) {
  1309. spin_unlock_irqrestore(&osd->lock, flags);
  1310. return;
  1311. }
  1312. spin_unlock_irqrestore(&osd->lock, flags);
  1313. osd_init_layer(sd, layer);
  1314. spin_lock_irqsave(&osd->lock, flags);
  1315. win->is_allocated = 0;
  1316. spin_unlock_irqrestore(&osd->lock, flags);
  1317. }
  1318. static int osd_request_layer(struct osd_state *sd, enum osd_layer layer)
  1319. {
  1320. struct osd_state *osd = sd;
  1321. struct osd_window_state *win = &osd->win[layer];
  1322. unsigned long flags;
  1323. spin_lock_irqsave(&osd->lock, flags);
  1324. if (win->is_allocated) {
  1325. spin_unlock_irqrestore(&osd->lock, flags);
  1326. return -1;
  1327. }
  1328. win->is_allocated = 1;
  1329. spin_unlock_irqrestore(&osd->lock, flags);
  1330. return 0;
  1331. }
  1332. static void _osd_init(struct osd_state *sd)
  1333. {
  1334. osd_write(sd, 0, OSD_MODE);
  1335. osd_write(sd, 0, OSD_VIDWINMD);
  1336. osd_write(sd, 0, OSD_OSDWIN0MD);
  1337. osd_write(sd, 0, OSD_OSDWIN1MD);
  1338. osd_write(sd, 0, OSD_RECTCUR);
  1339. osd_write(sd, 0, OSD_MISCCTL);
  1340. if (sd->vpbe_type == VPBE_VERSION_3) {
  1341. osd_write(sd, 0, OSD_VBNDRY);
  1342. osd_write(sd, 0, OSD_EXTMODE);
  1343. osd_write(sd, OSD_MISCCTL_DMANG, OSD_MISCCTL);
  1344. }
  1345. }
  1346. static void osd_set_left_margin(struct osd_state *sd, u32 val)
  1347. {
  1348. osd_write(sd, val, OSD_BASEPX);
  1349. }
  1350. static void osd_set_top_margin(struct osd_state *sd, u32 val)
  1351. {
  1352. osd_write(sd, val, OSD_BASEPY);
  1353. }
  1354. static int osd_initialize(struct osd_state *osd)
  1355. {
  1356. if (osd == NULL)
  1357. return -ENODEV;
  1358. _osd_init(osd);
  1359. /* set default Cb/Cr order */
  1360. osd->yc_pixfmt = PIXFMT_YCBCRI;
  1361. if (osd->vpbe_type == VPBE_VERSION_3) {
  1362. /*
  1363. * ROM CLUT1 on the DM355 is similar (identical?) to ROM CLUT0
  1364. * on the DM6446, so make ROM_CLUT1 the default on the DM355.
  1365. */
  1366. osd->rom_clut = ROM_CLUT1;
  1367. }
  1368. _osd_set_field_inversion(osd, osd->field_inversion);
  1369. _osd_set_rom_clut(osd, osd->rom_clut);
  1370. osd_init_layer(osd, WIN_OSD0);
  1371. osd_init_layer(osd, WIN_VID0);
  1372. osd_init_layer(osd, WIN_OSD1);
  1373. osd_init_layer(osd, WIN_VID1);
  1374. return 0;
  1375. }
  1376. static const struct vpbe_osd_ops osd_ops = {
  1377. .initialize = osd_initialize,
  1378. .request_layer = osd_request_layer,
  1379. .release_layer = osd_release_layer,
  1380. .enable_layer = osd_enable_layer,
  1381. .disable_layer = osd_disable_layer,
  1382. .set_layer_config = osd_set_layer_config,
  1383. .get_layer_config = osd_get_layer_config,
  1384. .start_layer = osd_start_layer,
  1385. .set_left_margin = osd_set_left_margin,
  1386. .set_top_margin = osd_set_top_margin,
  1387. };
  1388. static int osd_probe(struct platform_device *pdev)
  1389. {
  1390. const struct platform_device_id *pdev_id;
  1391. struct osd_state *osd;
  1392. struct resource *res;
  1393. pdev_id = platform_get_device_id(pdev);
  1394. if (!pdev_id)
  1395. return -EINVAL;
  1396. osd = devm_kzalloc(&pdev->dev, sizeof(struct osd_state), GFP_KERNEL);
  1397. if (osd == NULL)
  1398. return -ENOMEM;
  1399. osd->dev = &pdev->dev;
  1400. osd->vpbe_type = pdev_id->driver_data;
  1401. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1402. osd->osd_base = devm_ioremap_resource(&pdev->dev, res);
  1403. if (IS_ERR(osd->osd_base))
  1404. return PTR_ERR(osd->osd_base);
  1405. osd->osd_base_phys = res->start;
  1406. osd->osd_size = resource_size(res);
  1407. spin_lock_init(&osd->lock);
  1408. osd->ops = osd_ops;
  1409. platform_set_drvdata(pdev, osd);
  1410. dev_notice(osd->dev, "OSD sub device probe success\n");
  1411. return 0;
  1412. }
  1413. static int osd_remove(struct platform_device *pdev)
  1414. {
  1415. return 0;
  1416. }
  1417. static struct platform_driver osd_driver = {
  1418. .probe = osd_probe,
  1419. .remove = osd_remove,
  1420. .driver = {
  1421. .name = MODULE_NAME,
  1422. },
  1423. .id_table = vpbe_osd_devtype
  1424. };
  1425. module_platform_driver(osd_driver);
  1426. MODULE_LICENSE("GPL");
  1427. MODULE_DESCRIPTION("DaVinci OSD Manager Driver");
  1428. MODULE_AUTHOR("Texas Instruments");