qib_iba7220.c 143 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650
  1. /*
  2. * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
  3. * All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. /*
  35. * This file contains all of the code that is specific to the
  36. * QLogic_IB 7220 chip (except that specific to the SerDes)
  37. */
  38. #include <linux/interrupt.h>
  39. #include <linux/pci.h>
  40. #include <linux/delay.h>
  41. #include <linux/module.h>
  42. #include <linux/io.h>
  43. #include <rdma/ib_verbs.h>
  44. #include "qib.h"
  45. #include "qib_7220.h"
  46. static void qib_setup_7220_setextled(struct qib_pportdata *, u32);
  47. static void qib_7220_handle_hwerrors(struct qib_devdata *, char *, size_t);
  48. static void sendctrl_7220_mod(struct qib_pportdata *ppd, u32 op);
  49. static u32 qib_7220_iblink_state(u64);
  50. static u8 qib_7220_phys_portstate(u64);
  51. static void qib_sdma_update_7220_tail(struct qib_pportdata *, u16);
  52. static void qib_set_ib_7220_lstate(struct qib_pportdata *, u16, u16);
  53. /*
  54. * This file contains almost all the chip-specific register information and
  55. * access functions for the QLogic QLogic_IB 7220 PCI-Express chip, with the
  56. * exception of SerDes support, which in in qib_sd7220.c.
  57. */
  58. /* Below uses machine-generated qib_chipnum_regs.h file */
  59. #define KREG_IDX(regname) (QIB_7220_##regname##_OFFS / sizeof(u64))
  60. /* Use defines to tie machine-generated names to lower-case names */
  61. #define kr_control KREG_IDX(Control)
  62. #define kr_counterregbase KREG_IDX(CntrRegBase)
  63. #define kr_errclear KREG_IDX(ErrClear)
  64. #define kr_errmask KREG_IDX(ErrMask)
  65. #define kr_errstatus KREG_IDX(ErrStatus)
  66. #define kr_extctrl KREG_IDX(EXTCtrl)
  67. #define kr_extstatus KREG_IDX(EXTStatus)
  68. #define kr_gpio_clear KREG_IDX(GPIOClear)
  69. #define kr_gpio_mask KREG_IDX(GPIOMask)
  70. #define kr_gpio_out KREG_IDX(GPIOOut)
  71. #define kr_gpio_status KREG_IDX(GPIOStatus)
  72. #define kr_hrtbt_guid KREG_IDX(HRTBT_GUID)
  73. #define kr_hwdiagctrl KREG_IDX(HwDiagCtrl)
  74. #define kr_hwerrclear KREG_IDX(HwErrClear)
  75. #define kr_hwerrmask KREG_IDX(HwErrMask)
  76. #define kr_hwerrstatus KREG_IDX(HwErrStatus)
  77. #define kr_ibcctrl KREG_IDX(IBCCtrl)
  78. #define kr_ibcddrctrl KREG_IDX(IBCDDRCtrl)
  79. #define kr_ibcddrstatus KREG_IDX(IBCDDRStatus)
  80. #define kr_ibcstatus KREG_IDX(IBCStatus)
  81. #define kr_ibserdesctrl KREG_IDX(IBSerDesCtrl)
  82. #define kr_intclear KREG_IDX(IntClear)
  83. #define kr_intmask KREG_IDX(IntMask)
  84. #define kr_intstatus KREG_IDX(IntStatus)
  85. #define kr_ncmodectrl KREG_IDX(IBNCModeCtrl)
  86. #define kr_palign KREG_IDX(PageAlign)
  87. #define kr_partitionkey KREG_IDX(RcvPartitionKey)
  88. #define kr_portcnt KREG_IDX(PortCnt)
  89. #define kr_rcvbthqp KREG_IDX(RcvBTHQP)
  90. #define kr_rcvctrl KREG_IDX(RcvCtrl)
  91. #define kr_rcvegrbase KREG_IDX(RcvEgrBase)
  92. #define kr_rcvegrcnt KREG_IDX(RcvEgrCnt)
  93. #define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt)
  94. #define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize)
  95. #define kr_rcvhdrsize KREG_IDX(RcvHdrSize)
  96. #define kr_rcvpktledcnt KREG_IDX(RcvPktLEDCnt)
  97. #define kr_rcvtidbase KREG_IDX(RcvTIDBase)
  98. #define kr_rcvtidcnt KREG_IDX(RcvTIDCnt)
  99. #define kr_revision KREG_IDX(Revision)
  100. #define kr_scratch KREG_IDX(Scratch)
  101. #define kr_sendbuffererror KREG_IDX(SendBufErr0)
  102. #define kr_sendctrl KREG_IDX(SendCtrl)
  103. #define kr_senddmabase KREG_IDX(SendDmaBase)
  104. #define kr_senddmabufmask0 KREG_IDX(SendDmaBufMask0)
  105. #define kr_senddmabufmask1 (KREG_IDX(SendDmaBufMask0) + 1)
  106. #define kr_senddmabufmask2 (KREG_IDX(SendDmaBufMask0) + 2)
  107. #define kr_senddmahead KREG_IDX(SendDmaHead)
  108. #define kr_senddmaheadaddr KREG_IDX(SendDmaHeadAddr)
  109. #define kr_senddmalengen KREG_IDX(SendDmaLenGen)
  110. #define kr_senddmastatus KREG_IDX(SendDmaStatus)
  111. #define kr_senddmatail KREG_IDX(SendDmaTail)
  112. #define kr_sendpioavailaddr KREG_IDX(SendBufAvailAddr)
  113. #define kr_sendpiobufbase KREG_IDX(SendBufBase)
  114. #define kr_sendpiobufcnt KREG_IDX(SendBufCnt)
  115. #define kr_sendpiosize KREG_IDX(SendBufSize)
  116. #define kr_sendregbase KREG_IDX(SendRegBase)
  117. #define kr_userregbase KREG_IDX(UserRegBase)
  118. #define kr_xgxs_cfg KREG_IDX(XGXSCfg)
  119. /* These must only be written via qib_write_kreg_ctxt() */
  120. #define kr_rcvhdraddr KREG_IDX(RcvHdrAddr0)
  121. #define kr_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0)
  122. #define CREG_IDX(regname) ((QIB_7220_##regname##_OFFS - \
  123. QIB_7220_LBIntCnt_OFFS) / sizeof(u64))
  124. #define cr_badformat CREG_IDX(RxVersionErrCnt)
  125. #define cr_erricrc CREG_IDX(RxICRCErrCnt)
  126. #define cr_errlink CREG_IDX(RxLinkMalformCnt)
  127. #define cr_errlpcrc CREG_IDX(RxLPCRCErrCnt)
  128. #define cr_errpkey CREG_IDX(RxPKeyMismatchCnt)
  129. #define cr_rcvflowctrl_err CREG_IDX(RxFlowCtrlViolCnt)
  130. #define cr_err_rlen CREG_IDX(RxLenErrCnt)
  131. #define cr_errslen CREG_IDX(TxLenErrCnt)
  132. #define cr_errtidfull CREG_IDX(RxTIDFullErrCnt)
  133. #define cr_errtidvalid CREG_IDX(RxTIDValidErrCnt)
  134. #define cr_errvcrc CREG_IDX(RxVCRCErrCnt)
  135. #define cr_ibstatuschange CREG_IDX(IBStatusChangeCnt)
  136. #define cr_lbint CREG_IDX(LBIntCnt)
  137. #define cr_invalidrlen CREG_IDX(RxMaxMinLenErrCnt)
  138. #define cr_invalidslen CREG_IDX(TxMaxMinLenErrCnt)
  139. #define cr_lbflowstall CREG_IDX(LBFlowStallCnt)
  140. #define cr_pktrcv CREG_IDX(RxDataPktCnt)
  141. #define cr_pktrcvflowctrl CREG_IDX(RxFlowPktCnt)
  142. #define cr_pktsend CREG_IDX(TxDataPktCnt)
  143. #define cr_pktsendflow CREG_IDX(TxFlowPktCnt)
  144. #define cr_portovfl CREG_IDX(RxP0HdrEgrOvflCnt)
  145. #define cr_rcvebp CREG_IDX(RxEBPCnt)
  146. #define cr_rcvovfl CREG_IDX(RxBufOvflCnt)
  147. #define cr_senddropped CREG_IDX(TxDroppedPktCnt)
  148. #define cr_sendstall CREG_IDX(TxFlowStallCnt)
  149. #define cr_sendunderrun CREG_IDX(TxUnderrunCnt)
  150. #define cr_wordrcv CREG_IDX(RxDwordCnt)
  151. #define cr_wordsend CREG_IDX(TxDwordCnt)
  152. #define cr_txunsupvl CREG_IDX(TxUnsupVLErrCnt)
  153. #define cr_rxdroppkt CREG_IDX(RxDroppedPktCnt)
  154. #define cr_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt)
  155. #define cr_iblinkdown CREG_IDX(IBLinkDownedCnt)
  156. #define cr_ibsymbolerr CREG_IDX(IBSymbolErrCnt)
  157. #define cr_vl15droppedpkt CREG_IDX(RxVL15DroppedPktCnt)
  158. #define cr_rxotherlocalphyerr CREG_IDX(RxOtherLocalPhyErrCnt)
  159. #define cr_excessbufferovfl CREG_IDX(ExcessBufferOvflCnt)
  160. #define cr_locallinkintegrityerr CREG_IDX(LocalLinkIntegrityErrCnt)
  161. #define cr_rxvlerr CREG_IDX(RxVlErrCnt)
  162. #define cr_rxdlidfltr CREG_IDX(RxDlidFltrCnt)
  163. #define cr_psstat CREG_IDX(PSStat)
  164. #define cr_psstart CREG_IDX(PSStart)
  165. #define cr_psinterval CREG_IDX(PSInterval)
  166. #define cr_psrcvdatacount CREG_IDX(PSRcvDataCount)
  167. #define cr_psrcvpktscount CREG_IDX(PSRcvPktsCount)
  168. #define cr_psxmitdatacount CREG_IDX(PSXmitDataCount)
  169. #define cr_psxmitpktscount CREG_IDX(PSXmitPktsCount)
  170. #define cr_psxmitwaitcount CREG_IDX(PSXmitWaitCount)
  171. #define cr_txsdmadesc CREG_IDX(TxSDmaDescCnt)
  172. #define cr_pcieretrydiag CREG_IDX(PcieRetryBufDiagQwordCnt)
  173. #define SYM_RMASK(regname, fldname) ((u64) \
  174. QIB_7220_##regname##_##fldname##_RMASK)
  175. #define SYM_MASK(regname, fldname) ((u64) \
  176. QIB_7220_##regname##_##fldname##_RMASK << \
  177. QIB_7220_##regname##_##fldname##_LSB)
  178. #define SYM_LSB(regname, fldname) (QIB_7220_##regname##_##fldname##_LSB)
  179. #define SYM_FIELD(value, regname, fldname) ((u64) \
  180. (((value) >> SYM_LSB(regname, fldname)) & \
  181. SYM_RMASK(regname, fldname)))
  182. #define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask)
  183. #define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask)
  184. /* ibcctrl bits */
  185. #define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1
  186. /* cycle through TS1/TS2 till OK */
  187. #define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2
  188. /* wait for TS1, then go on */
  189. #define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3
  190. #define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16
  191. #define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */
  192. #define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */
  193. #define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */
  194. #define BLOB_7220_IBCHG 0x81
  195. /*
  196. * We could have a single register get/put routine, that takes a group type,
  197. * but this is somewhat clearer and cleaner. It also gives us some error
  198. * checking. 64 bit register reads should always work, but are inefficient
  199. * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
  200. * so we use kreg32 wherever possible. User register and counter register
  201. * reads are always 32 bit reads, so only one form of those routines.
  202. */
  203. /**
  204. * qib_read_ureg32 - read 32-bit virtualized per-context register
  205. * @dd: device
  206. * @regno: register number
  207. * @ctxt: context number
  208. *
  209. * Return the contents of a register that is virtualized to be per context.
  210. * Returns -1 on errors (not distinguishable from valid contents at
  211. * runtime; we may add a separate error variable at some point).
  212. */
  213. static inline u32 qib_read_ureg32(const struct qib_devdata *dd,
  214. enum qib_ureg regno, int ctxt)
  215. {
  216. if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
  217. return 0;
  218. if (dd->userbase)
  219. return readl(regno + (u64 __iomem *)
  220. ((char __iomem *)dd->userbase +
  221. dd->ureg_align * ctxt));
  222. else
  223. return readl(regno + (u64 __iomem *)
  224. (dd->uregbase +
  225. (char __iomem *)dd->kregbase +
  226. dd->ureg_align * ctxt));
  227. }
  228. /**
  229. * qib_write_ureg - write 32-bit virtualized per-context register
  230. * @dd: device
  231. * @regno: register number
  232. * @value: value
  233. * @ctxt: context
  234. *
  235. * Write the contents of a register that is virtualized to be per context.
  236. */
  237. static inline void qib_write_ureg(const struct qib_devdata *dd,
  238. enum qib_ureg regno, u64 value, int ctxt)
  239. {
  240. u64 __iomem *ubase;
  241. if (dd->userbase)
  242. ubase = (u64 __iomem *)
  243. ((char __iomem *) dd->userbase +
  244. dd->ureg_align * ctxt);
  245. else
  246. ubase = (u64 __iomem *)
  247. (dd->uregbase +
  248. (char __iomem *) dd->kregbase +
  249. dd->ureg_align * ctxt);
  250. if (dd->kregbase && (dd->flags & QIB_PRESENT))
  251. writeq(value, &ubase[regno]);
  252. }
  253. /**
  254. * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register
  255. * @dd: the qlogic_ib device
  256. * @regno: the register number to write
  257. * @ctxt: the context containing the register
  258. * @value: the value to write
  259. */
  260. static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd,
  261. const u16 regno, unsigned ctxt,
  262. u64 value)
  263. {
  264. qib_write_kreg(dd, regno + ctxt, value);
  265. }
  266. static inline void write_7220_creg(const struct qib_devdata *dd,
  267. u16 regno, u64 value)
  268. {
  269. if (dd->cspec->cregbase && (dd->flags & QIB_PRESENT))
  270. writeq(value, &dd->cspec->cregbase[regno]);
  271. }
  272. static inline u64 read_7220_creg(const struct qib_devdata *dd, u16 regno)
  273. {
  274. if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
  275. return 0;
  276. return readq(&dd->cspec->cregbase[regno]);
  277. }
  278. static inline u32 read_7220_creg32(const struct qib_devdata *dd, u16 regno)
  279. {
  280. if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
  281. return 0;
  282. return readl(&dd->cspec->cregbase[regno]);
  283. }
  284. /* kr_revision bits */
  285. #define QLOGIC_IB_R_EMULATORREV_MASK ((1ULL << 22) - 1)
  286. #define QLOGIC_IB_R_EMULATORREV_SHIFT 40
  287. /* kr_control bits */
  288. #define QLOGIC_IB_C_RESET (1U << 7)
  289. /* kr_intstatus, kr_intclear, kr_intmask bits */
  290. #define QLOGIC_IB_I_RCVURG_MASK ((1ULL << 17) - 1)
  291. #define QLOGIC_IB_I_RCVURG_SHIFT 32
  292. #define QLOGIC_IB_I_RCVAVAIL_MASK ((1ULL << 17) - 1)
  293. #define QLOGIC_IB_I_RCVAVAIL_SHIFT 0
  294. #define QLOGIC_IB_I_SERDESTRIMDONE (1ULL << 27)
  295. #define QLOGIC_IB_C_FREEZEMODE 0x00000002
  296. #define QLOGIC_IB_C_LINKENABLE 0x00000004
  297. #define QLOGIC_IB_I_SDMAINT 0x8000000000000000ULL
  298. #define QLOGIC_IB_I_SDMADISABLED 0x4000000000000000ULL
  299. #define QLOGIC_IB_I_ERROR 0x0000000080000000ULL
  300. #define QLOGIC_IB_I_SPIOSENT 0x0000000040000000ULL
  301. #define QLOGIC_IB_I_SPIOBUFAVAIL 0x0000000020000000ULL
  302. #define QLOGIC_IB_I_GPIO 0x0000000010000000ULL
  303. /* variables for sanity checking interrupt and errors */
  304. #define QLOGIC_IB_I_BITSEXTANT \
  305. (QLOGIC_IB_I_SDMAINT | QLOGIC_IB_I_SDMADISABLED | \
  306. (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT) | \
  307. (QLOGIC_IB_I_RCVAVAIL_MASK << \
  308. QLOGIC_IB_I_RCVAVAIL_SHIFT) | \
  309. QLOGIC_IB_I_ERROR | QLOGIC_IB_I_SPIOSENT | \
  310. QLOGIC_IB_I_SPIOBUFAVAIL | QLOGIC_IB_I_GPIO | \
  311. QLOGIC_IB_I_SERDESTRIMDONE)
  312. #define IB_HWE_BITSEXTANT \
  313. (HWE_MASK(RXEMemParityErr) | \
  314. HWE_MASK(TXEMemParityErr) | \
  315. (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK << \
  316. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) | \
  317. QLOGIC_IB_HWE_PCIE1PLLFAILED | \
  318. QLOGIC_IB_HWE_PCIE0PLLFAILED | \
  319. QLOGIC_IB_HWE_PCIEPOISONEDTLP | \
  320. QLOGIC_IB_HWE_PCIECPLTIMEOUT | \
  321. QLOGIC_IB_HWE_PCIEBUSPARITYXTLH | \
  322. QLOGIC_IB_HWE_PCIEBUSPARITYXADM | \
  323. QLOGIC_IB_HWE_PCIEBUSPARITYRADM | \
  324. HWE_MASK(PowerOnBISTFailed) | \
  325. QLOGIC_IB_HWE_COREPLL_FBSLIP | \
  326. QLOGIC_IB_HWE_COREPLL_RFSLIP | \
  327. QLOGIC_IB_HWE_SERDESPLLFAILED | \
  328. HWE_MASK(IBCBusToSPCParityErr) | \
  329. HWE_MASK(IBCBusFromSPCParityErr) | \
  330. QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR | \
  331. QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR | \
  332. QLOGIC_IB_HWE_SDMAMEMREADERR | \
  333. QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED | \
  334. QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT | \
  335. QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT | \
  336. QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT | \
  337. QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT | \
  338. QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR | \
  339. QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR | \
  340. QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR | \
  341. QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR)
  342. #define IB_E_BITSEXTANT \
  343. (ERR_MASK(RcvFormatErr) | ERR_MASK(RcvVCRCErr) | \
  344. ERR_MASK(RcvICRCErr) | ERR_MASK(RcvMinPktLenErr) | \
  345. ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvLongPktLenErr) | \
  346. ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvUnexpectedCharErr) | \
  347. ERR_MASK(RcvUnsupportedVLErr) | ERR_MASK(RcvEBPErr) | \
  348. ERR_MASK(RcvIBFlowErr) | ERR_MASK(RcvBadVersionErr) | \
  349. ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) | \
  350. ERR_MASK(RcvBadTidErr) | ERR_MASK(RcvHdrLenErr) | \
  351. ERR_MASK(RcvHdrErr) | ERR_MASK(RcvIBLostLinkErr) | \
  352. ERR_MASK(SendSpecialTriggerErr) | \
  353. ERR_MASK(SDmaDisabledErr) | ERR_MASK(SendMinPktLenErr) | \
  354. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnderRunErr) | \
  355. ERR_MASK(SendPktLenErr) | ERR_MASK(SendDroppedSmpPktErr) | \
  356. ERR_MASK(SendDroppedDataPktErr) | \
  357. ERR_MASK(SendPioArmLaunchErr) | \
  358. ERR_MASK(SendUnexpectedPktNumErr) | \
  359. ERR_MASK(SendUnsupportedVLErr) | ERR_MASK(SendBufMisuseErr) | \
  360. ERR_MASK(SDmaGenMismatchErr) | ERR_MASK(SDmaOutOfBoundErr) | \
  361. ERR_MASK(SDmaTailOutOfBoundErr) | ERR_MASK(SDmaBaseErr) | \
  362. ERR_MASK(SDma1stDescErr) | ERR_MASK(SDmaRpyTagErr) | \
  363. ERR_MASK(SDmaDwEnErr) | ERR_MASK(SDmaMissingDwErr) | \
  364. ERR_MASK(SDmaUnexpDataErr) | \
  365. ERR_MASK(IBStatusChanged) | ERR_MASK(InvalidAddrErr) | \
  366. ERR_MASK(ResetNegated) | ERR_MASK(HardwareErr) | \
  367. ERR_MASK(SDmaDescAddrMisalignErr) | \
  368. ERR_MASK(InvalidEEPCmd))
  369. /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
  370. #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK 0x00000000000000ffULL
  371. #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT 0
  372. #define QLOGIC_IB_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL
  373. #define QLOGIC_IB_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL
  374. #define QLOGIC_IB_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL
  375. #define QLOGIC_IB_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL
  376. #define QLOGIC_IB_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL
  377. #define QLOGIC_IB_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
  378. #define QLOGIC_IB_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
  379. #define QLOGIC_IB_HWE_PCIE1PLLFAILED 0x0400000000000000ULL
  380. #define QLOGIC_IB_HWE_PCIE0PLLFAILED 0x0800000000000000ULL
  381. #define QLOGIC_IB_HWE_SERDESPLLFAILED 0x1000000000000000ULL
  382. /* specific to this chip */
  383. #define QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR 0x0000000000000040ULL
  384. #define QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR 0x0000000000000080ULL
  385. #define QLOGIC_IB_HWE_SDMAMEMREADERR 0x0000000010000000ULL
  386. #define QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED 0x2000000000000000ULL
  387. #define QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT 0x0100000000000000ULL
  388. #define QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT 0x0200000000000000ULL
  389. #define QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT 0x0400000000000000ULL
  390. #define QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT 0x0800000000000000ULL
  391. #define QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR 0x0000008000000000ULL
  392. #define QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR 0x0000004000000000ULL
  393. #define QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR 0x0000001000000000ULL
  394. #define QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR 0x0000002000000000ULL
  395. #define IBA7220_IBCC_LINKCMD_SHIFT 19
  396. /* kr_ibcddrctrl bits */
  397. #define IBA7220_IBC_DLIDLMC_MASK 0xFFFFFFFFUL
  398. #define IBA7220_IBC_DLIDLMC_SHIFT 32
  399. #define IBA7220_IBC_HRTBT_MASK (SYM_RMASK(IBCDDRCtrl, HRTBT_AUTO) | \
  400. SYM_RMASK(IBCDDRCtrl, HRTBT_ENB))
  401. #define IBA7220_IBC_HRTBT_SHIFT SYM_LSB(IBCDDRCtrl, HRTBT_ENB)
  402. #define IBA7220_IBC_LANE_REV_SUPPORTED (1<<8)
  403. #define IBA7220_IBC_LREV_MASK 1
  404. #define IBA7220_IBC_LREV_SHIFT 8
  405. #define IBA7220_IBC_RXPOL_MASK 1
  406. #define IBA7220_IBC_RXPOL_SHIFT 7
  407. #define IBA7220_IBC_WIDTH_SHIFT 5
  408. #define IBA7220_IBC_WIDTH_MASK 0x3
  409. #define IBA7220_IBC_WIDTH_1X_ONLY (0 << IBA7220_IBC_WIDTH_SHIFT)
  410. #define IBA7220_IBC_WIDTH_4X_ONLY (1 << IBA7220_IBC_WIDTH_SHIFT)
  411. #define IBA7220_IBC_WIDTH_AUTONEG (2 << IBA7220_IBC_WIDTH_SHIFT)
  412. #define IBA7220_IBC_SPEED_AUTONEG (1 << 1)
  413. #define IBA7220_IBC_SPEED_SDR (1 << 2)
  414. #define IBA7220_IBC_SPEED_DDR (1 << 3)
  415. #define IBA7220_IBC_SPEED_AUTONEG_MASK (0x7 << 1)
  416. #define IBA7220_IBC_IBTA_1_2_MASK (1)
  417. /* kr_ibcddrstatus */
  418. /* link latency shift is 0, don't bother defining */
  419. #define IBA7220_DDRSTAT_LINKLAT_MASK 0x3ffffff
  420. /* kr_extstatus bits */
  421. #define QLOGIC_IB_EXTS_FREQSEL 0x2
  422. #define QLOGIC_IB_EXTS_SERDESSEL 0x4
  423. #define QLOGIC_IB_EXTS_MEMBIST_ENDTEST 0x0000000000004000
  424. #define QLOGIC_IB_EXTS_MEMBIST_DISABLED 0x0000000000008000
  425. /* kr_xgxsconfig bits */
  426. #define QLOGIC_IB_XGXS_RESET 0x5ULL
  427. #define QLOGIC_IB_XGXS_FC_SAFE (1ULL << 63)
  428. /* kr_rcvpktledcnt */
  429. #define IBA7220_LEDBLINK_ON_SHIFT 32 /* 4ns period on after packet */
  430. #define IBA7220_LEDBLINK_OFF_SHIFT 0 /* 4ns period off before next on */
  431. #define _QIB_GPIO_SDA_NUM 1
  432. #define _QIB_GPIO_SCL_NUM 0
  433. #define QIB_TWSI_EEPROM_DEV 0xA2 /* All Production 7220 cards. */
  434. #define QIB_TWSI_TEMP_DEV 0x98
  435. /* HW counter clock is at 4nsec */
  436. #define QIB_7220_PSXMITWAIT_CHECK_RATE 4000
  437. #define IBA7220_R_INTRAVAIL_SHIFT 17
  438. #define IBA7220_R_PKEY_DIS_SHIFT 34
  439. #define IBA7220_R_TAILUPD_SHIFT 35
  440. #define IBA7220_R_CTXTCFG_SHIFT 36
  441. #define IBA7220_HDRHEAD_PKTINT_SHIFT 32 /* interrupt cnt in upper 32 bits */
  442. /*
  443. * the size bits give us 2^N, in KB units. 0 marks as invalid,
  444. * and 7 is reserved. We currently use only 2KB and 4KB
  445. */
  446. #define IBA7220_TID_SZ_SHIFT 37 /* shift to 3bit size selector */
  447. #define IBA7220_TID_SZ_2K (1UL << IBA7220_TID_SZ_SHIFT) /* 2KB */
  448. #define IBA7220_TID_SZ_4K (2UL << IBA7220_TID_SZ_SHIFT) /* 4KB */
  449. #define IBA7220_TID_PA_SHIFT 11U /* TID addr in chip stored w/o low bits */
  450. #define PBC_7220_VL15_SEND (1ULL << 63) /* pbc; VL15, no credit check */
  451. #define PBC_7220_VL15_SEND_CTRL (1ULL << 31) /* control version of same */
  452. #define AUTONEG_TRIES 5 /* sequential retries to negotiate DDR */
  453. /* packet rate matching delay multiplier */
  454. static u8 rate_to_delay[2][2] = {
  455. /* 1x, 4x */
  456. { 8, 2 }, /* SDR */
  457. { 4, 1 } /* DDR */
  458. };
  459. static u8 ib_rate_to_delay[IB_RATE_120_GBPS + 1] = {
  460. [IB_RATE_2_5_GBPS] = 8,
  461. [IB_RATE_5_GBPS] = 4,
  462. [IB_RATE_10_GBPS] = 2,
  463. [IB_RATE_20_GBPS] = 1
  464. };
  465. #define IBA7220_LINKSPEED_SHIFT SYM_LSB(IBCStatus, LinkSpeedActive)
  466. #define IBA7220_LINKWIDTH_SHIFT SYM_LSB(IBCStatus, LinkWidthActive)
  467. /* link training states, from IBC */
  468. #define IB_7220_LT_STATE_DISABLED 0x00
  469. #define IB_7220_LT_STATE_LINKUP 0x01
  470. #define IB_7220_LT_STATE_POLLACTIVE 0x02
  471. #define IB_7220_LT_STATE_POLLQUIET 0x03
  472. #define IB_7220_LT_STATE_SLEEPDELAY 0x04
  473. #define IB_7220_LT_STATE_SLEEPQUIET 0x05
  474. #define IB_7220_LT_STATE_CFGDEBOUNCE 0x08
  475. #define IB_7220_LT_STATE_CFGRCVFCFG 0x09
  476. #define IB_7220_LT_STATE_CFGWAITRMT 0x0a
  477. #define IB_7220_LT_STATE_CFGIDLE 0x0b
  478. #define IB_7220_LT_STATE_RECOVERRETRAIN 0x0c
  479. #define IB_7220_LT_STATE_RECOVERWAITRMT 0x0e
  480. #define IB_7220_LT_STATE_RECOVERIDLE 0x0f
  481. /* link state machine states from IBC */
  482. #define IB_7220_L_STATE_DOWN 0x0
  483. #define IB_7220_L_STATE_INIT 0x1
  484. #define IB_7220_L_STATE_ARM 0x2
  485. #define IB_7220_L_STATE_ACTIVE 0x3
  486. #define IB_7220_L_STATE_ACT_DEFER 0x4
  487. static const u8 qib_7220_physportstate[0x20] = {
  488. [IB_7220_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
  489. [IB_7220_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
  490. [IB_7220_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
  491. [IB_7220_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
  492. [IB_7220_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
  493. [IB_7220_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
  494. [IB_7220_LT_STATE_CFGDEBOUNCE] =
  495. IB_PHYSPORTSTATE_CFG_TRAIN,
  496. [IB_7220_LT_STATE_CFGRCVFCFG] =
  497. IB_PHYSPORTSTATE_CFG_TRAIN,
  498. [IB_7220_LT_STATE_CFGWAITRMT] =
  499. IB_PHYSPORTSTATE_CFG_TRAIN,
  500. [IB_7220_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_TRAIN,
  501. [IB_7220_LT_STATE_RECOVERRETRAIN] =
  502. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  503. [IB_7220_LT_STATE_RECOVERWAITRMT] =
  504. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  505. [IB_7220_LT_STATE_RECOVERIDLE] =
  506. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  507. [0x10] = IB_PHYSPORTSTATE_CFG_TRAIN,
  508. [0x11] = IB_PHYSPORTSTATE_CFG_TRAIN,
  509. [0x12] = IB_PHYSPORTSTATE_CFG_TRAIN,
  510. [0x13] = IB_PHYSPORTSTATE_CFG_TRAIN,
  511. [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
  512. [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
  513. [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
  514. [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
  515. };
  516. int qib_special_trigger;
  517. module_param_named(special_trigger, qib_special_trigger, int, S_IRUGO);
  518. MODULE_PARM_DESC(special_trigger, "Enable SpecialTrigger arm/launch");
  519. #define IBCBUSFRSPCPARITYERR HWE_MASK(IBCBusFromSPCParityErr)
  520. #define IBCBUSTOSPCPARITYERR HWE_MASK(IBCBusToSPCParityErr)
  521. #define SYM_MASK_BIT(regname, fldname, bit) ((u64) \
  522. (1ULL << (SYM_LSB(regname, fldname) + (bit))))
  523. #define TXEMEMPARITYERR_PIOBUF \
  524. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 0)
  525. #define TXEMEMPARITYERR_PIOPBC \
  526. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 1)
  527. #define TXEMEMPARITYERR_PIOLAUNCHFIFO \
  528. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 2)
  529. #define RXEMEMPARITYERR_RCVBUF \
  530. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 0)
  531. #define RXEMEMPARITYERR_LOOKUPQ \
  532. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 1)
  533. #define RXEMEMPARITYERR_EXPTID \
  534. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 2)
  535. #define RXEMEMPARITYERR_EAGERTID \
  536. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 3)
  537. #define RXEMEMPARITYERR_FLAGBUF \
  538. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 4)
  539. #define RXEMEMPARITYERR_DATAINFO \
  540. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 5)
  541. #define RXEMEMPARITYERR_HDRINFO \
  542. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 6)
  543. /* 7220 specific hardware errors... */
  544. static const struct qib_hwerror_msgs qib_7220_hwerror_msgs[] = {
  545. /* generic hardware errors */
  546. QLOGIC_IB_HWE_MSG(IBCBUSFRSPCPARITYERR, "QIB2IB Parity"),
  547. QLOGIC_IB_HWE_MSG(IBCBUSTOSPCPARITYERR, "IB2QIB Parity"),
  548. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOBUF,
  549. "TXE PIOBUF Memory Parity"),
  550. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOPBC,
  551. "TXE PIOPBC Memory Parity"),
  552. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOLAUNCHFIFO,
  553. "TXE PIOLAUNCHFIFO Memory Parity"),
  554. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_RCVBUF,
  555. "RXE RCVBUF Memory Parity"),
  556. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_LOOKUPQ,
  557. "RXE LOOKUPQ Memory Parity"),
  558. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EAGERTID,
  559. "RXE EAGERTID Memory Parity"),
  560. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EXPTID,
  561. "RXE EXPTID Memory Parity"),
  562. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_FLAGBUF,
  563. "RXE FLAGBUF Memory Parity"),
  564. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_DATAINFO,
  565. "RXE DATAINFO Memory Parity"),
  566. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_HDRINFO,
  567. "RXE HDRINFO Memory Parity"),
  568. /* chip-specific hardware errors */
  569. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEPOISONEDTLP,
  570. "PCIe Poisoned TLP"),
  571. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLTIMEOUT,
  572. "PCIe completion timeout"),
  573. /*
  574. * In practice, it's unlikely wthat we'll see PCIe PLL, or bus
  575. * parity or memory parity error failures, because most likely we
  576. * won't be able to talk to the core of the chip. Nonetheless, we
  577. * might see them, if they are in parts of the PCIe core that aren't
  578. * essential.
  579. */
  580. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE1PLLFAILED,
  581. "PCIePLL1"),
  582. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE0PLLFAILED,
  583. "PCIePLL0"),
  584. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXTLH,
  585. "PCIe XTLH core parity"),
  586. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXADM,
  587. "PCIe ADM TX core parity"),
  588. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYRADM,
  589. "PCIe ADM RX core parity"),
  590. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SERDESPLLFAILED,
  591. "SerDes PLL"),
  592. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR,
  593. "PCIe cpl header queue"),
  594. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR,
  595. "PCIe cpl data queue"),
  596. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SDMAMEMREADERR,
  597. "Send DMA memory read"),
  598. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED,
  599. "uC PLL clock not locked"),
  600. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT,
  601. "PCIe serdes Q0 no clock"),
  602. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT,
  603. "PCIe serdes Q1 no clock"),
  604. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT,
  605. "PCIe serdes Q2 no clock"),
  606. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT,
  607. "PCIe serdes Q3 no clock"),
  608. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR,
  609. "DDS RXEQ memory parity"),
  610. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR,
  611. "IB uC memory parity"),
  612. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR,
  613. "PCIe uC oct0 memory parity"),
  614. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR,
  615. "PCIe uC oct1 memory parity"),
  616. };
  617. #define RXE_PARITY (RXEMEMPARITYERR_EAGERTID|RXEMEMPARITYERR_EXPTID)
  618. #define QLOGIC_IB_E_PKTERRS (\
  619. ERR_MASK(SendPktLenErr) | \
  620. ERR_MASK(SendDroppedDataPktErr) | \
  621. ERR_MASK(RcvVCRCErr) | \
  622. ERR_MASK(RcvICRCErr) | \
  623. ERR_MASK(RcvShortPktLenErr) | \
  624. ERR_MASK(RcvEBPErr))
  625. /* Convenience for decoding Send DMA errors */
  626. #define QLOGIC_IB_E_SDMAERRS ( \
  627. ERR_MASK(SDmaGenMismatchErr) | \
  628. ERR_MASK(SDmaOutOfBoundErr) | \
  629. ERR_MASK(SDmaTailOutOfBoundErr) | ERR_MASK(SDmaBaseErr) | \
  630. ERR_MASK(SDma1stDescErr) | ERR_MASK(SDmaRpyTagErr) | \
  631. ERR_MASK(SDmaDwEnErr) | ERR_MASK(SDmaMissingDwErr) | \
  632. ERR_MASK(SDmaUnexpDataErr) | \
  633. ERR_MASK(SDmaDescAddrMisalignErr) | \
  634. ERR_MASK(SDmaDisabledErr) | \
  635. ERR_MASK(SendBufMisuseErr))
  636. /* These are all rcv-related errors which we want to count for stats */
  637. #define E_SUM_PKTERRS \
  638. (ERR_MASK(RcvHdrLenErr) | ERR_MASK(RcvBadTidErr) | \
  639. ERR_MASK(RcvBadVersionErr) | ERR_MASK(RcvHdrErr) | \
  640. ERR_MASK(RcvLongPktLenErr) | ERR_MASK(RcvShortPktLenErr) | \
  641. ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
  642. ERR_MASK(RcvFormatErr) | ERR_MASK(RcvUnsupportedVLErr) | \
  643. ERR_MASK(RcvUnexpectedCharErr) | ERR_MASK(RcvEBPErr))
  644. /* These are all send-related errors which we want to count for stats */
  645. #define E_SUM_ERRS \
  646. (ERR_MASK(SendPioArmLaunchErr) | ERR_MASK(SendUnexpectedPktNumErr) | \
  647. ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
  648. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnsupportedVLErr) | \
  649. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
  650. ERR_MASK(InvalidAddrErr))
  651. /*
  652. * this is similar to E_SUM_ERRS, but can't ignore armlaunch, don't ignore
  653. * errors not related to freeze and cancelling buffers. Can't ignore
  654. * armlaunch because could get more while still cleaning up, and need
  655. * to cancel those as they happen.
  656. */
  657. #define E_SPKT_ERRS_IGNORE \
  658. (ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
  659. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendMinPktLenErr) | \
  660. ERR_MASK(SendPktLenErr))
  661. /*
  662. * these are errors that can occur when the link changes state while
  663. * a packet is being sent or received. This doesn't cover things
  664. * like EBP or VCRC that can be the result of a sending having the
  665. * link change state, so we receive a "known bad" packet.
  666. */
  667. #define E_SUM_LINK_PKTERRS \
  668. (ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
  669. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
  670. ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
  671. ERR_MASK(RcvUnexpectedCharErr))
  672. static void autoneg_7220_work(struct work_struct *);
  673. static u32 __iomem *qib_7220_getsendbuf(struct qib_pportdata *, u64, u32 *);
  674. /*
  675. * Called when we might have an error that is specific to a particular
  676. * PIO buffer, and may need to cancel that buffer, so it can be re-used.
  677. * because we don't need to force the update of pioavail.
  678. */
  679. static void qib_disarm_7220_senderrbufs(struct qib_pportdata *ppd)
  680. {
  681. unsigned long sbuf[3];
  682. struct qib_devdata *dd = ppd->dd;
  683. /*
  684. * It's possible that sendbuffererror could have bits set; might
  685. * have already done this as a result of hardware error handling.
  686. */
  687. /* read these before writing errorclear */
  688. sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
  689. sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
  690. sbuf[2] = qib_read_kreg64(dd, kr_sendbuffererror + 2);
  691. if (sbuf[0] || sbuf[1] || sbuf[2])
  692. qib_disarm_piobufs_set(dd, sbuf,
  693. dd->piobcnt2k + dd->piobcnt4k);
  694. }
  695. static void qib_7220_txe_recover(struct qib_devdata *dd)
  696. {
  697. qib_devinfo(dd->pcidev, "Recovering from TXE PIO parity error\n");
  698. qib_disarm_7220_senderrbufs(dd->pport);
  699. }
  700. /*
  701. * This is called with interrupts disabled and sdma_lock held.
  702. */
  703. static void qib_7220_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op)
  704. {
  705. struct qib_devdata *dd = ppd->dd;
  706. u64 set_sendctrl = 0;
  707. u64 clr_sendctrl = 0;
  708. if (op & QIB_SDMA_SENDCTRL_OP_ENABLE)
  709. set_sendctrl |= SYM_MASK(SendCtrl, SDmaEnable);
  710. else
  711. clr_sendctrl |= SYM_MASK(SendCtrl, SDmaEnable);
  712. if (op & QIB_SDMA_SENDCTRL_OP_INTENABLE)
  713. set_sendctrl |= SYM_MASK(SendCtrl, SDmaIntEnable);
  714. else
  715. clr_sendctrl |= SYM_MASK(SendCtrl, SDmaIntEnable);
  716. if (op & QIB_SDMA_SENDCTRL_OP_HALT)
  717. set_sendctrl |= SYM_MASK(SendCtrl, SDmaHalt);
  718. else
  719. clr_sendctrl |= SYM_MASK(SendCtrl, SDmaHalt);
  720. spin_lock(&dd->sendctrl_lock);
  721. dd->sendctrl |= set_sendctrl;
  722. dd->sendctrl &= ~clr_sendctrl;
  723. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  724. qib_write_kreg(dd, kr_scratch, 0);
  725. spin_unlock(&dd->sendctrl_lock);
  726. }
  727. static void qib_decode_7220_sdma_errs(struct qib_pportdata *ppd,
  728. u64 err, char *buf, size_t blen)
  729. {
  730. static const struct {
  731. u64 err;
  732. const char *msg;
  733. } errs[] = {
  734. { ERR_MASK(SDmaGenMismatchErr),
  735. "SDmaGenMismatch" },
  736. { ERR_MASK(SDmaOutOfBoundErr),
  737. "SDmaOutOfBound" },
  738. { ERR_MASK(SDmaTailOutOfBoundErr),
  739. "SDmaTailOutOfBound" },
  740. { ERR_MASK(SDmaBaseErr),
  741. "SDmaBase" },
  742. { ERR_MASK(SDma1stDescErr),
  743. "SDma1stDesc" },
  744. { ERR_MASK(SDmaRpyTagErr),
  745. "SDmaRpyTag" },
  746. { ERR_MASK(SDmaDwEnErr),
  747. "SDmaDwEn" },
  748. { ERR_MASK(SDmaMissingDwErr),
  749. "SDmaMissingDw" },
  750. { ERR_MASK(SDmaUnexpDataErr),
  751. "SDmaUnexpData" },
  752. { ERR_MASK(SDmaDescAddrMisalignErr),
  753. "SDmaDescAddrMisalign" },
  754. { ERR_MASK(SendBufMisuseErr),
  755. "SendBufMisuse" },
  756. { ERR_MASK(SDmaDisabledErr),
  757. "SDmaDisabled" },
  758. };
  759. int i;
  760. size_t bidx = 0;
  761. for (i = 0; i < ARRAY_SIZE(errs); i++) {
  762. if (err & errs[i].err)
  763. bidx += scnprintf(buf + bidx, blen - bidx,
  764. "%s ", errs[i].msg);
  765. }
  766. }
  767. /*
  768. * This is called as part of link down clean up so disarm and flush
  769. * all send buffers so that SMP packets can be sent.
  770. */
  771. static void qib_7220_sdma_hw_clean_up(struct qib_pportdata *ppd)
  772. {
  773. /* This will trigger the Abort interrupt */
  774. sendctrl_7220_mod(ppd, QIB_SENDCTRL_DISARM_ALL | QIB_SENDCTRL_FLUSH |
  775. QIB_SENDCTRL_AVAIL_BLIP);
  776. ppd->dd->upd_pio_shadow = 1; /* update our idea of what's busy */
  777. }
  778. static void qib_sdma_7220_setlengen(struct qib_pportdata *ppd)
  779. {
  780. /*
  781. * Set SendDmaLenGen and clear and set
  782. * the MSB of the generation count to enable generation checking
  783. * and load the internal generation counter.
  784. */
  785. qib_write_kreg(ppd->dd, kr_senddmalengen, ppd->sdma_descq_cnt);
  786. qib_write_kreg(ppd->dd, kr_senddmalengen,
  787. ppd->sdma_descq_cnt |
  788. (1ULL << QIB_7220_SendDmaLenGen_Generation_MSB));
  789. }
  790. static void qib_7220_sdma_hw_start_up(struct qib_pportdata *ppd)
  791. {
  792. qib_sdma_7220_setlengen(ppd);
  793. qib_sdma_update_7220_tail(ppd, 0); /* Set SendDmaTail */
  794. ppd->sdma_head_dma[0] = 0;
  795. }
  796. #define DISABLES_SDMA ( \
  797. ERR_MASK(SDmaDisabledErr) | \
  798. ERR_MASK(SDmaBaseErr) | \
  799. ERR_MASK(SDmaTailOutOfBoundErr) | \
  800. ERR_MASK(SDmaOutOfBoundErr) | \
  801. ERR_MASK(SDma1stDescErr) | \
  802. ERR_MASK(SDmaRpyTagErr) | \
  803. ERR_MASK(SDmaGenMismatchErr) | \
  804. ERR_MASK(SDmaDescAddrMisalignErr) | \
  805. ERR_MASK(SDmaMissingDwErr) | \
  806. ERR_MASK(SDmaDwEnErr))
  807. static void sdma_7220_errors(struct qib_pportdata *ppd, u64 errs)
  808. {
  809. unsigned long flags;
  810. struct qib_devdata *dd = ppd->dd;
  811. char *msg;
  812. errs &= QLOGIC_IB_E_SDMAERRS;
  813. msg = dd->cspec->sdmamsgbuf;
  814. qib_decode_7220_sdma_errs(ppd, errs, msg,
  815. sizeof(dd->cspec->sdmamsgbuf));
  816. spin_lock_irqsave(&ppd->sdma_lock, flags);
  817. if (errs & ERR_MASK(SendBufMisuseErr)) {
  818. unsigned long sbuf[3];
  819. sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
  820. sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
  821. sbuf[2] = qib_read_kreg64(dd, kr_sendbuffererror + 2);
  822. qib_dev_err(ppd->dd,
  823. "IB%u:%u SendBufMisuse: %04lx %016lx %016lx\n",
  824. ppd->dd->unit, ppd->port, sbuf[2], sbuf[1],
  825. sbuf[0]);
  826. }
  827. if (errs & ERR_MASK(SDmaUnexpDataErr))
  828. qib_dev_err(dd, "IB%u:%u SDmaUnexpData\n", ppd->dd->unit,
  829. ppd->port);
  830. switch (ppd->sdma_state.current_state) {
  831. case qib_sdma_state_s00_hw_down:
  832. /* not expecting any interrupts */
  833. break;
  834. case qib_sdma_state_s10_hw_start_up_wait:
  835. /* handled in intr path */
  836. break;
  837. case qib_sdma_state_s20_idle:
  838. /* not expecting any interrupts */
  839. break;
  840. case qib_sdma_state_s30_sw_clean_up_wait:
  841. /* not expecting any interrupts */
  842. break;
  843. case qib_sdma_state_s40_hw_clean_up_wait:
  844. if (errs & ERR_MASK(SDmaDisabledErr))
  845. __qib_sdma_process_event(ppd,
  846. qib_sdma_event_e50_hw_cleaned);
  847. break;
  848. case qib_sdma_state_s50_hw_halt_wait:
  849. /* handled in intr path */
  850. break;
  851. case qib_sdma_state_s99_running:
  852. if (errs & DISABLES_SDMA)
  853. __qib_sdma_process_event(ppd,
  854. qib_sdma_event_e7220_err_halted);
  855. break;
  856. }
  857. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  858. }
  859. /*
  860. * Decode the error status into strings, deciding whether to always
  861. * print * it or not depending on "normal packet errors" vs everything
  862. * else. Return 1 if "real" errors, otherwise 0 if only packet
  863. * errors, so caller can decide what to print with the string.
  864. */
  865. static int qib_decode_7220_err(struct qib_devdata *dd, char *buf, size_t blen,
  866. u64 err)
  867. {
  868. int iserr = 1;
  869. *buf = '\0';
  870. if (err & QLOGIC_IB_E_PKTERRS) {
  871. if (!(err & ~QLOGIC_IB_E_PKTERRS))
  872. iserr = 0;
  873. if ((err & ERR_MASK(RcvICRCErr)) &&
  874. !(err & (ERR_MASK(RcvVCRCErr) | ERR_MASK(RcvEBPErr))))
  875. strlcat(buf, "CRC ", blen);
  876. if (!iserr)
  877. goto done;
  878. }
  879. if (err & ERR_MASK(RcvHdrLenErr))
  880. strlcat(buf, "rhdrlen ", blen);
  881. if (err & ERR_MASK(RcvBadTidErr))
  882. strlcat(buf, "rbadtid ", blen);
  883. if (err & ERR_MASK(RcvBadVersionErr))
  884. strlcat(buf, "rbadversion ", blen);
  885. if (err & ERR_MASK(RcvHdrErr))
  886. strlcat(buf, "rhdr ", blen);
  887. if (err & ERR_MASK(SendSpecialTriggerErr))
  888. strlcat(buf, "sendspecialtrigger ", blen);
  889. if (err & ERR_MASK(RcvLongPktLenErr))
  890. strlcat(buf, "rlongpktlen ", blen);
  891. if (err & ERR_MASK(RcvMaxPktLenErr))
  892. strlcat(buf, "rmaxpktlen ", blen);
  893. if (err & ERR_MASK(RcvMinPktLenErr))
  894. strlcat(buf, "rminpktlen ", blen);
  895. if (err & ERR_MASK(SendMinPktLenErr))
  896. strlcat(buf, "sminpktlen ", blen);
  897. if (err & ERR_MASK(RcvFormatErr))
  898. strlcat(buf, "rformaterr ", blen);
  899. if (err & ERR_MASK(RcvUnsupportedVLErr))
  900. strlcat(buf, "runsupvl ", blen);
  901. if (err & ERR_MASK(RcvUnexpectedCharErr))
  902. strlcat(buf, "runexpchar ", blen);
  903. if (err & ERR_MASK(RcvIBFlowErr))
  904. strlcat(buf, "ribflow ", blen);
  905. if (err & ERR_MASK(SendUnderRunErr))
  906. strlcat(buf, "sunderrun ", blen);
  907. if (err & ERR_MASK(SendPioArmLaunchErr))
  908. strlcat(buf, "spioarmlaunch ", blen);
  909. if (err & ERR_MASK(SendUnexpectedPktNumErr))
  910. strlcat(buf, "sunexperrpktnum ", blen);
  911. if (err & ERR_MASK(SendDroppedSmpPktErr))
  912. strlcat(buf, "sdroppedsmppkt ", blen);
  913. if (err & ERR_MASK(SendMaxPktLenErr))
  914. strlcat(buf, "smaxpktlen ", blen);
  915. if (err & ERR_MASK(SendUnsupportedVLErr))
  916. strlcat(buf, "sunsupVL ", blen);
  917. if (err & ERR_MASK(InvalidAddrErr))
  918. strlcat(buf, "invalidaddr ", blen);
  919. if (err & ERR_MASK(RcvEgrFullErr))
  920. strlcat(buf, "rcvegrfull ", blen);
  921. if (err & ERR_MASK(RcvHdrFullErr))
  922. strlcat(buf, "rcvhdrfull ", blen);
  923. if (err & ERR_MASK(IBStatusChanged))
  924. strlcat(buf, "ibcstatuschg ", blen);
  925. if (err & ERR_MASK(RcvIBLostLinkErr))
  926. strlcat(buf, "riblostlink ", blen);
  927. if (err & ERR_MASK(HardwareErr))
  928. strlcat(buf, "hardware ", blen);
  929. if (err & ERR_MASK(ResetNegated))
  930. strlcat(buf, "reset ", blen);
  931. if (err & QLOGIC_IB_E_SDMAERRS)
  932. qib_decode_7220_sdma_errs(dd->pport, err, buf, blen);
  933. if (err & ERR_MASK(InvalidEEPCmd))
  934. strlcat(buf, "invalideepromcmd ", blen);
  935. done:
  936. return iserr;
  937. }
  938. static void reenable_7220_chase(unsigned long opaque)
  939. {
  940. struct qib_pportdata *ppd = (struct qib_pportdata *)opaque;
  941. ppd->cpspec->chase_timer.expires = 0;
  942. qib_set_ib_7220_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
  943. QLOGIC_IB_IBCC_LINKINITCMD_POLL);
  944. }
  945. static void handle_7220_chase(struct qib_pportdata *ppd, u64 ibcst)
  946. {
  947. u8 ibclt;
  948. unsigned long tnow;
  949. ibclt = (u8)SYM_FIELD(ibcst, IBCStatus, LinkTrainingState);
  950. /*
  951. * Detect and handle the state chase issue, where we can
  952. * get stuck if we are unlucky on timing on both sides of
  953. * the link. If we are, we disable, set a timer, and
  954. * then re-enable.
  955. */
  956. switch (ibclt) {
  957. case IB_7220_LT_STATE_CFGRCVFCFG:
  958. case IB_7220_LT_STATE_CFGWAITRMT:
  959. case IB_7220_LT_STATE_TXREVLANES:
  960. case IB_7220_LT_STATE_CFGENH:
  961. tnow = jiffies;
  962. if (ppd->cpspec->chase_end &&
  963. time_after(tnow, ppd->cpspec->chase_end)) {
  964. ppd->cpspec->chase_end = 0;
  965. qib_set_ib_7220_lstate(ppd,
  966. QLOGIC_IB_IBCC_LINKCMD_DOWN,
  967. QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
  968. ppd->cpspec->chase_timer.expires = jiffies +
  969. QIB_CHASE_DIS_TIME;
  970. add_timer(&ppd->cpspec->chase_timer);
  971. } else if (!ppd->cpspec->chase_end)
  972. ppd->cpspec->chase_end = tnow + QIB_CHASE_TIME;
  973. break;
  974. default:
  975. ppd->cpspec->chase_end = 0;
  976. break;
  977. }
  978. }
  979. static void handle_7220_errors(struct qib_devdata *dd, u64 errs)
  980. {
  981. char *msg;
  982. u64 ignore_this_time = 0;
  983. u64 iserr = 0;
  984. int log_idx;
  985. struct qib_pportdata *ppd = dd->pport;
  986. u64 mask;
  987. /* don't report errors that are masked */
  988. errs &= dd->cspec->errormask;
  989. msg = dd->cspec->emsgbuf;
  990. /* do these first, they are most important */
  991. if (errs & ERR_MASK(HardwareErr))
  992. qib_7220_handle_hwerrors(dd, msg, sizeof(dd->cspec->emsgbuf));
  993. else
  994. for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
  995. if (errs & dd->eep_st_masks[log_idx].errs_to_log)
  996. qib_inc_eeprom_err(dd, log_idx, 1);
  997. if (errs & QLOGIC_IB_E_SDMAERRS)
  998. sdma_7220_errors(ppd, errs);
  999. if (errs & ~IB_E_BITSEXTANT)
  1000. qib_dev_err(dd,
  1001. "error interrupt with unknown errors %llx set\n",
  1002. (unsigned long long) (errs & ~IB_E_BITSEXTANT));
  1003. if (errs & E_SUM_ERRS) {
  1004. qib_disarm_7220_senderrbufs(ppd);
  1005. if ((errs & E_SUM_LINK_PKTERRS) &&
  1006. !(ppd->lflags & QIBL_LINKACTIVE)) {
  1007. /*
  1008. * This can happen when trying to bring the link
  1009. * up, but the IB link changes state at the "wrong"
  1010. * time. The IB logic then complains that the packet
  1011. * isn't valid. We don't want to confuse people, so
  1012. * we just don't print them, except at debug
  1013. */
  1014. ignore_this_time = errs & E_SUM_LINK_PKTERRS;
  1015. }
  1016. } else if ((errs & E_SUM_LINK_PKTERRS) &&
  1017. !(ppd->lflags & QIBL_LINKACTIVE)) {
  1018. /*
  1019. * This can happen when SMA is trying to bring the link
  1020. * up, but the IB link changes state at the "wrong" time.
  1021. * The IB logic then complains that the packet isn't
  1022. * valid. We don't want to confuse people, so we just
  1023. * don't print them, except at debug
  1024. */
  1025. ignore_this_time = errs & E_SUM_LINK_PKTERRS;
  1026. }
  1027. qib_write_kreg(dd, kr_errclear, errs);
  1028. errs &= ~ignore_this_time;
  1029. if (!errs)
  1030. goto done;
  1031. /*
  1032. * The ones we mask off are handled specially below
  1033. * or above. Also mask SDMADISABLED by default as it
  1034. * is too chatty.
  1035. */
  1036. mask = ERR_MASK(IBStatusChanged) |
  1037. ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) |
  1038. ERR_MASK(HardwareErr) | ERR_MASK(SDmaDisabledErr);
  1039. qib_decode_7220_err(dd, msg, sizeof(dd->cspec->emsgbuf), errs & ~mask);
  1040. if (errs & E_SUM_PKTERRS)
  1041. qib_stats.sps_rcverrs++;
  1042. if (errs & E_SUM_ERRS)
  1043. qib_stats.sps_txerrs++;
  1044. iserr = errs & ~(E_SUM_PKTERRS | QLOGIC_IB_E_PKTERRS |
  1045. ERR_MASK(SDmaDisabledErr));
  1046. if (errs & ERR_MASK(IBStatusChanged)) {
  1047. u64 ibcs;
  1048. ibcs = qib_read_kreg64(dd, kr_ibcstatus);
  1049. if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
  1050. handle_7220_chase(ppd, ibcs);
  1051. /* Update our picture of width and speed from chip */
  1052. ppd->link_width_active =
  1053. ((ibcs >> IBA7220_LINKWIDTH_SHIFT) & 1) ?
  1054. IB_WIDTH_4X : IB_WIDTH_1X;
  1055. ppd->link_speed_active =
  1056. ((ibcs >> IBA7220_LINKSPEED_SHIFT) & 1) ?
  1057. QIB_IB_DDR : QIB_IB_SDR;
  1058. /*
  1059. * Since going into a recovery state causes the link state
  1060. * to go down and since recovery is transitory, it is better
  1061. * if we "miss" ever seeing the link training state go into
  1062. * recovery (i.e., ignore this transition for link state
  1063. * special handling purposes) without updating lastibcstat.
  1064. */
  1065. if (qib_7220_phys_portstate(ibcs) !=
  1066. IB_PHYSPORTSTATE_LINK_ERR_RECOVER)
  1067. qib_handle_e_ibstatuschanged(ppd, ibcs);
  1068. }
  1069. if (errs & ERR_MASK(ResetNegated)) {
  1070. qib_dev_err(dd,
  1071. "Got reset, requires re-init (unload and reload driver)\n");
  1072. dd->flags &= ~QIB_INITTED; /* needs re-init */
  1073. /* mark as having had error */
  1074. *dd->devstatusp |= QIB_STATUS_HWERROR;
  1075. *dd->pport->statusp &= ~QIB_STATUS_IB_CONF;
  1076. }
  1077. if (*msg && iserr)
  1078. qib_dev_porterr(dd, ppd->port, "%s error\n", msg);
  1079. if (ppd->state_wanted & ppd->lflags)
  1080. wake_up_interruptible(&ppd->state_wait);
  1081. /*
  1082. * If there were hdrq or egrfull errors, wake up any processes
  1083. * waiting in poll. We used to try to check which contexts had
  1084. * the overflow, but given the cost of that and the chip reads
  1085. * to support it, it's better to just wake everybody up if we
  1086. * get an overflow; waiters can poll again if it's not them.
  1087. */
  1088. if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) {
  1089. qib_handle_urcv(dd, ~0U);
  1090. if (errs & ERR_MASK(RcvEgrFullErr))
  1091. qib_stats.sps_buffull++;
  1092. else
  1093. qib_stats.sps_hdrfull++;
  1094. }
  1095. done:
  1096. return;
  1097. }
  1098. /* enable/disable chip from delivering interrupts */
  1099. static void qib_7220_set_intr_state(struct qib_devdata *dd, u32 enable)
  1100. {
  1101. if (enable) {
  1102. if (dd->flags & QIB_BADINTR)
  1103. return;
  1104. qib_write_kreg(dd, kr_intmask, ~0ULL);
  1105. /* force re-interrupt of any pending interrupts. */
  1106. qib_write_kreg(dd, kr_intclear, 0ULL);
  1107. } else
  1108. qib_write_kreg(dd, kr_intmask, 0ULL);
  1109. }
  1110. /*
  1111. * Try to cleanup as much as possible for anything that might have gone
  1112. * wrong while in freeze mode, such as pio buffers being written by user
  1113. * processes (causing armlaunch), send errors due to going into freeze mode,
  1114. * etc., and try to avoid causing extra interrupts while doing so.
  1115. * Forcibly update the in-memory pioavail register copies after cleanup
  1116. * because the chip won't do it while in freeze mode (the register values
  1117. * themselves are kept correct).
  1118. * Make sure that we don't lose any important interrupts by using the chip
  1119. * feature that says that writing 0 to a bit in *clear that is set in
  1120. * *status will cause an interrupt to be generated again (if allowed by
  1121. * the *mask value).
  1122. * This is in chip-specific code because of all of the register accesses,
  1123. * even though the details are similar on most chips.
  1124. */
  1125. static void qib_7220_clear_freeze(struct qib_devdata *dd)
  1126. {
  1127. /* disable error interrupts, to avoid confusion */
  1128. qib_write_kreg(dd, kr_errmask, 0ULL);
  1129. /* also disable interrupts; errormask is sometimes overwritten */
  1130. qib_7220_set_intr_state(dd, 0);
  1131. qib_cancel_sends(dd->pport);
  1132. /* clear the freeze, and be sure chip saw it */
  1133. qib_write_kreg(dd, kr_control, dd->control);
  1134. qib_read_kreg32(dd, kr_scratch);
  1135. /* force in-memory update now we are out of freeze */
  1136. qib_force_pio_avail_update(dd);
  1137. /*
  1138. * force new interrupt if any hwerr, error or interrupt bits are
  1139. * still set, and clear "safe" send packet errors related to freeze
  1140. * and cancelling sends. Re-enable error interrupts before possible
  1141. * force of re-interrupt on pending interrupts.
  1142. */
  1143. qib_write_kreg(dd, kr_hwerrclear, 0ULL);
  1144. qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE);
  1145. qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
  1146. qib_7220_set_intr_state(dd, 1);
  1147. }
  1148. /**
  1149. * qib_7220_handle_hwerrors - display hardware errors.
  1150. * @dd: the qlogic_ib device
  1151. * @msg: the output buffer
  1152. * @msgl: the size of the output buffer
  1153. *
  1154. * Use same msg buffer as regular errors to avoid excessive stack
  1155. * use. Most hardware errors are catastrophic, but for right now,
  1156. * we'll print them and continue. We reuse the same message buffer as
  1157. * handle_7220_errors() to avoid excessive stack usage.
  1158. */
  1159. static void qib_7220_handle_hwerrors(struct qib_devdata *dd, char *msg,
  1160. size_t msgl)
  1161. {
  1162. u64 hwerrs;
  1163. u32 bits, ctrl;
  1164. int isfatal = 0;
  1165. char *bitsmsg;
  1166. int log_idx;
  1167. hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
  1168. if (!hwerrs)
  1169. goto bail;
  1170. if (hwerrs == ~0ULL) {
  1171. qib_dev_err(dd,
  1172. "Read of hardware error status failed (all bits set); ignoring\n");
  1173. goto bail;
  1174. }
  1175. qib_stats.sps_hwerrs++;
  1176. /*
  1177. * Always clear the error status register, except MEMBISTFAIL,
  1178. * regardless of whether we continue or stop using the chip.
  1179. * We want that set so we know it failed, even across driver reload.
  1180. * We'll still ignore it in the hwerrmask. We do this partly for
  1181. * diagnostics, but also for support.
  1182. */
  1183. qib_write_kreg(dd, kr_hwerrclear,
  1184. hwerrs & ~HWE_MASK(PowerOnBISTFailed));
  1185. hwerrs &= dd->cspec->hwerrmask;
  1186. /* We log some errors to EEPROM, check if we have any of those. */
  1187. for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
  1188. if (hwerrs & dd->eep_st_masks[log_idx].hwerrs_to_log)
  1189. qib_inc_eeprom_err(dd, log_idx, 1);
  1190. if (hwerrs & ~(TXEMEMPARITYERR_PIOBUF | TXEMEMPARITYERR_PIOPBC |
  1191. RXE_PARITY))
  1192. qib_devinfo(dd->pcidev,
  1193. "Hardware error: hwerr=0x%llx (cleared)\n",
  1194. (unsigned long long) hwerrs);
  1195. if (hwerrs & ~IB_HWE_BITSEXTANT)
  1196. qib_dev_err(dd,
  1197. "hwerror interrupt with unknown errors %llx set\n",
  1198. (unsigned long long) (hwerrs & ~IB_HWE_BITSEXTANT));
  1199. if (hwerrs & QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR)
  1200. qib_sd7220_clr_ibpar(dd);
  1201. ctrl = qib_read_kreg32(dd, kr_control);
  1202. if ((ctrl & QLOGIC_IB_C_FREEZEMODE) && !dd->diag_client) {
  1203. /*
  1204. * Parity errors in send memory are recoverable by h/w
  1205. * just do housekeeping, exit freeze mode and continue.
  1206. */
  1207. if (hwerrs & (TXEMEMPARITYERR_PIOBUF |
  1208. TXEMEMPARITYERR_PIOPBC)) {
  1209. qib_7220_txe_recover(dd);
  1210. hwerrs &= ~(TXEMEMPARITYERR_PIOBUF |
  1211. TXEMEMPARITYERR_PIOPBC);
  1212. }
  1213. if (hwerrs)
  1214. isfatal = 1;
  1215. else
  1216. qib_7220_clear_freeze(dd);
  1217. }
  1218. *msg = '\0';
  1219. if (hwerrs & HWE_MASK(PowerOnBISTFailed)) {
  1220. isfatal = 1;
  1221. strlcat(msg,
  1222. "[Memory BIST test failed, InfiniPath hardware unusable]",
  1223. msgl);
  1224. /* ignore from now on, so disable until driver reloaded */
  1225. dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed);
  1226. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1227. }
  1228. qib_format_hwerrors(hwerrs, qib_7220_hwerror_msgs,
  1229. ARRAY_SIZE(qib_7220_hwerror_msgs), msg, msgl);
  1230. bitsmsg = dd->cspec->bitsmsgbuf;
  1231. if (hwerrs & (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK <<
  1232. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT)) {
  1233. bits = (u32) ((hwerrs >>
  1234. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) &
  1235. QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK);
  1236. snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf),
  1237. "[PCIe Mem Parity Errs %x] ", bits);
  1238. strlcat(msg, bitsmsg, msgl);
  1239. }
  1240. #define _QIB_PLL_FAIL (QLOGIC_IB_HWE_COREPLL_FBSLIP | \
  1241. QLOGIC_IB_HWE_COREPLL_RFSLIP)
  1242. if (hwerrs & _QIB_PLL_FAIL) {
  1243. isfatal = 1;
  1244. snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf),
  1245. "[PLL failed (%llx), InfiniPath hardware unusable]",
  1246. (unsigned long long) hwerrs & _QIB_PLL_FAIL);
  1247. strlcat(msg, bitsmsg, msgl);
  1248. /* ignore from now on, so disable until driver reloaded */
  1249. dd->cspec->hwerrmask &= ~(hwerrs & _QIB_PLL_FAIL);
  1250. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1251. }
  1252. if (hwerrs & QLOGIC_IB_HWE_SERDESPLLFAILED) {
  1253. /*
  1254. * If it occurs, it is left masked since the eternal
  1255. * interface is unused.
  1256. */
  1257. dd->cspec->hwerrmask &= ~QLOGIC_IB_HWE_SERDESPLLFAILED;
  1258. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1259. }
  1260. qib_dev_err(dd, "%s hardware error\n", msg);
  1261. if (isfatal && !dd->diag_client) {
  1262. qib_dev_err(dd,
  1263. "Fatal Hardware Error, no longer usable, SN %.16s\n",
  1264. dd->serial);
  1265. /*
  1266. * For /sys status file and user programs to print; if no
  1267. * trailing brace is copied, we'll know it was truncated.
  1268. */
  1269. if (dd->freezemsg)
  1270. snprintf(dd->freezemsg, dd->freezelen,
  1271. "{%s}", msg);
  1272. qib_disable_after_error(dd);
  1273. }
  1274. bail:;
  1275. }
  1276. /**
  1277. * qib_7220_init_hwerrors - enable hardware errors
  1278. * @dd: the qlogic_ib device
  1279. *
  1280. * now that we have finished initializing everything that might reasonably
  1281. * cause a hardware error, and cleared those errors bits as they occur,
  1282. * we can enable hardware errors in the mask (potentially enabling
  1283. * freeze mode), and enable hardware errors as errors (along with
  1284. * everything else) in errormask
  1285. */
  1286. static void qib_7220_init_hwerrors(struct qib_devdata *dd)
  1287. {
  1288. u64 val;
  1289. u64 extsval;
  1290. extsval = qib_read_kreg64(dd, kr_extstatus);
  1291. if (!(extsval & (QLOGIC_IB_EXTS_MEMBIST_ENDTEST |
  1292. QLOGIC_IB_EXTS_MEMBIST_DISABLED)))
  1293. qib_dev_err(dd, "MemBIST did not complete!\n");
  1294. if (extsval & QLOGIC_IB_EXTS_MEMBIST_DISABLED)
  1295. qib_devinfo(dd->pcidev, "MemBIST is disabled.\n");
  1296. val = ~0ULL; /* default to all hwerrors become interrupts, */
  1297. val &= ~QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR;
  1298. dd->cspec->hwerrmask = val;
  1299. qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed));
  1300. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1301. /* clear all */
  1302. qib_write_kreg(dd, kr_errclear, ~0ULL);
  1303. /* enable errors that are masked, at least this first time. */
  1304. qib_write_kreg(dd, kr_errmask, ~0ULL);
  1305. dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask);
  1306. /* clear any interrupts up to this point (ints still not enabled) */
  1307. qib_write_kreg(dd, kr_intclear, ~0ULL);
  1308. }
  1309. /*
  1310. * Disable and enable the armlaunch error. Used for PIO bandwidth testing
  1311. * on chips that are count-based, rather than trigger-based. There is no
  1312. * reference counting, but that's also fine, given the intended use.
  1313. * Only chip-specific because it's all register accesses
  1314. */
  1315. static void qib_set_7220_armlaunch(struct qib_devdata *dd, u32 enable)
  1316. {
  1317. if (enable) {
  1318. qib_write_kreg(dd, kr_errclear, ERR_MASK(SendPioArmLaunchErr));
  1319. dd->cspec->errormask |= ERR_MASK(SendPioArmLaunchErr);
  1320. } else
  1321. dd->cspec->errormask &= ~ERR_MASK(SendPioArmLaunchErr);
  1322. qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
  1323. }
  1324. /*
  1325. * Formerly took parameter <which> in pre-shifted,
  1326. * pre-merged form with LinkCmd and LinkInitCmd
  1327. * together, and assuming the zero was NOP.
  1328. */
  1329. static void qib_set_ib_7220_lstate(struct qib_pportdata *ppd, u16 linkcmd,
  1330. u16 linitcmd)
  1331. {
  1332. u64 mod_wd;
  1333. struct qib_devdata *dd = ppd->dd;
  1334. unsigned long flags;
  1335. if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) {
  1336. /*
  1337. * If we are told to disable, note that so link-recovery
  1338. * code does not attempt to bring us back up.
  1339. */
  1340. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1341. ppd->lflags |= QIBL_IB_LINK_DISABLED;
  1342. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1343. } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) {
  1344. /*
  1345. * Any other linkinitcmd will lead to LINKDOWN and then
  1346. * to INIT (if all is well), so clear flag to let
  1347. * link-recovery code attempt to bring us back up.
  1348. */
  1349. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1350. ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
  1351. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1352. }
  1353. mod_wd = (linkcmd << IBA7220_IBCC_LINKCMD_SHIFT) |
  1354. (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
  1355. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl | mod_wd);
  1356. /* write to chip to prevent back-to-back writes of ibc reg */
  1357. qib_write_kreg(dd, kr_scratch, 0);
  1358. }
  1359. /*
  1360. * All detailed interaction with the SerDes has been moved to qib_sd7220.c
  1361. *
  1362. * The portion of IBA7220-specific bringup_serdes() that actually deals with
  1363. * registers and memory within the SerDes itself is qib_sd7220_init().
  1364. */
  1365. /**
  1366. * qib_7220_bringup_serdes - bring up the serdes
  1367. * @ppd: physical port on the qlogic_ib device
  1368. */
  1369. static int qib_7220_bringup_serdes(struct qib_pportdata *ppd)
  1370. {
  1371. struct qib_devdata *dd = ppd->dd;
  1372. u64 val, prev_val, guid, ibc;
  1373. int ret = 0;
  1374. /* Put IBC in reset, sends disabled */
  1375. dd->control &= ~QLOGIC_IB_C_LINKENABLE;
  1376. qib_write_kreg(dd, kr_control, 0ULL);
  1377. if (qib_compat_ddr_negotiate) {
  1378. ppd->cpspec->ibdeltainprog = 1;
  1379. ppd->cpspec->ibsymsnap = read_7220_creg32(dd, cr_ibsymbolerr);
  1380. ppd->cpspec->iblnkerrsnap =
  1381. read_7220_creg32(dd, cr_iblinkerrrecov);
  1382. }
  1383. /* flowcontrolwatermark is in units of KBytes */
  1384. ibc = 0x5ULL << SYM_LSB(IBCCtrl, FlowCtrlWaterMark);
  1385. /*
  1386. * How often flowctrl sent. More or less in usecs; balance against
  1387. * watermark value, so that in theory senders always get a flow
  1388. * control update in time to not let the IB link go idle.
  1389. */
  1390. ibc |= 0x3ULL << SYM_LSB(IBCCtrl, FlowCtrlPeriod);
  1391. /* max error tolerance */
  1392. ibc |= 0xfULL << SYM_LSB(IBCCtrl, PhyerrThreshold);
  1393. /* use "real" buffer space for */
  1394. ibc |= 4ULL << SYM_LSB(IBCCtrl, CreditScale);
  1395. /* IB credit flow control. */
  1396. ibc |= 0xfULL << SYM_LSB(IBCCtrl, OverrunThreshold);
  1397. /*
  1398. * set initial max size pkt IBC will send, including ICRC; it's the
  1399. * PIO buffer size in dwords, less 1; also see qib_set_mtu()
  1400. */
  1401. ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) << SYM_LSB(IBCCtrl, MaxPktLen);
  1402. ppd->cpspec->ibcctrl = ibc; /* without linkcmd or linkinitcmd! */
  1403. /* initially come up waiting for TS1, without sending anything. */
  1404. val = ppd->cpspec->ibcctrl | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE <<
  1405. QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
  1406. qib_write_kreg(dd, kr_ibcctrl, val);
  1407. if (!ppd->cpspec->ibcddrctrl) {
  1408. /* not on re-init after reset */
  1409. ppd->cpspec->ibcddrctrl = qib_read_kreg64(dd, kr_ibcddrctrl);
  1410. if (ppd->link_speed_enabled == (QIB_IB_SDR | QIB_IB_DDR))
  1411. ppd->cpspec->ibcddrctrl |=
  1412. IBA7220_IBC_SPEED_AUTONEG_MASK |
  1413. IBA7220_IBC_IBTA_1_2_MASK;
  1414. else
  1415. ppd->cpspec->ibcddrctrl |=
  1416. ppd->link_speed_enabled == QIB_IB_DDR ?
  1417. IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
  1418. if ((ppd->link_width_enabled & (IB_WIDTH_1X | IB_WIDTH_4X)) ==
  1419. (IB_WIDTH_1X | IB_WIDTH_4X))
  1420. ppd->cpspec->ibcddrctrl |= IBA7220_IBC_WIDTH_AUTONEG;
  1421. else
  1422. ppd->cpspec->ibcddrctrl |=
  1423. ppd->link_width_enabled == IB_WIDTH_4X ?
  1424. IBA7220_IBC_WIDTH_4X_ONLY :
  1425. IBA7220_IBC_WIDTH_1X_ONLY;
  1426. /* always enable these on driver reload, not sticky */
  1427. ppd->cpspec->ibcddrctrl |=
  1428. IBA7220_IBC_RXPOL_MASK << IBA7220_IBC_RXPOL_SHIFT;
  1429. ppd->cpspec->ibcddrctrl |=
  1430. IBA7220_IBC_HRTBT_MASK << IBA7220_IBC_HRTBT_SHIFT;
  1431. /* enable automatic lane reversal detection for receive */
  1432. ppd->cpspec->ibcddrctrl |= IBA7220_IBC_LANE_REV_SUPPORTED;
  1433. } else
  1434. /* write to chip to prevent back-to-back writes of ibc reg */
  1435. qib_write_kreg(dd, kr_scratch, 0);
  1436. qib_write_kreg(dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
  1437. qib_write_kreg(dd, kr_scratch, 0);
  1438. qib_write_kreg(dd, kr_ncmodectrl, 0Ull);
  1439. qib_write_kreg(dd, kr_scratch, 0);
  1440. ret = qib_sd7220_init(dd);
  1441. val = qib_read_kreg64(dd, kr_xgxs_cfg);
  1442. prev_val = val;
  1443. val |= QLOGIC_IB_XGXS_FC_SAFE;
  1444. if (val != prev_val) {
  1445. qib_write_kreg(dd, kr_xgxs_cfg, val);
  1446. qib_read_kreg32(dd, kr_scratch);
  1447. }
  1448. if (val & QLOGIC_IB_XGXS_RESET)
  1449. val &= ~QLOGIC_IB_XGXS_RESET;
  1450. if (val != prev_val)
  1451. qib_write_kreg(dd, kr_xgxs_cfg, val);
  1452. /* first time through, set port guid */
  1453. if (!ppd->guid)
  1454. ppd->guid = dd->base_guid;
  1455. guid = be64_to_cpu(ppd->guid);
  1456. qib_write_kreg(dd, kr_hrtbt_guid, guid);
  1457. if (!ret) {
  1458. dd->control |= QLOGIC_IB_C_LINKENABLE;
  1459. qib_write_kreg(dd, kr_control, dd->control);
  1460. } else
  1461. /* write to chip to prevent back-to-back writes of ibc reg */
  1462. qib_write_kreg(dd, kr_scratch, 0);
  1463. return ret;
  1464. }
  1465. /**
  1466. * qib_7220_quiet_serdes - set serdes to txidle
  1467. * @ppd: physical port of the qlogic_ib device
  1468. * Called when driver is being unloaded
  1469. */
  1470. static void qib_7220_quiet_serdes(struct qib_pportdata *ppd)
  1471. {
  1472. u64 val;
  1473. struct qib_devdata *dd = ppd->dd;
  1474. unsigned long flags;
  1475. /* disable IBC */
  1476. dd->control &= ~QLOGIC_IB_C_LINKENABLE;
  1477. qib_write_kreg(dd, kr_control,
  1478. dd->control | QLOGIC_IB_C_FREEZEMODE);
  1479. ppd->cpspec->chase_end = 0;
  1480. if (ppd->cpspec->chase_timer.data) /* if initted */
  1481. del_timer_sync(&ppd->cpspec->chase_timer);
  1482. if (ppd->cpspec->ibsymdelta || ppd->cpspec->iblnkerrdelta ||
  1483. ppd->cpspec->ibdeltainprog) {
  1484. u64 diagc;
  1485. /* enable counter writes */
  1486. diagc = qib_read_kreg64(dd, kr_hwdiagctrl);
  1487. qib_write_kreg(dd, kr_hwdiagctrl,
  1488. diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable));
  1489. if (ppd->cpspec->ibsymdelta || ppd->cpspec->ibdeltainprog) {
  1490. val = read_7220_creg32(dd, cr_ibsymbolerr);
  1491. if (ppd->cpspec->ibdeltainprog)
  1492. val -= val - ppd->cpspec->ibsymsnap;
  1493. val -= ppd->cpspec->ibsymdelta;
  1494. write_7220_creg(dd, cr_ibsymbolerr, val);
  1495. }
  1496. if (ppd->cpspec->iblnkerrdelta || ppd->cpspec->ibdeltainprog) {
  1497. val = read_7220_creg32(dd, cr_iblinkerrrecov);
  1498. if (ppd->cpspec->ibdeltainprog)
  1499. val -= val - ppd->cpspec->iblnkerrsnap;
  1500. val -= ppd->cpspec->iblnkerrdelta;
  1501. write_7220_creg(dd, cr_iblinkerrrecov, val);
  1502. }
  1503. /* and disable counter writes */
  1504. qib_write_kreg(dd, kr_hwdiagctrl, diagc);
  1505. }
  1506. qib_set_ib_7220_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
  1507. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1508. ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
  1509. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1510. wake_up(&ppd->cpspec->autoneg_wait);
  1511. cancel_delayed_work_sync(&ppd->cpspec->autoneg_work);
  1512. shutdown_7220_relock_poll(ppd->dd);
  1513. val = qib_read_kreg64(ppd->dd, kr_xgxs_cfg);
  1514. val |= QLOGIC_IB_XGXS_RESET;
  1515. qib_write_kreg(ppd->dd, kr_xgxs_cfg, val);
  1516. }
  1517. /**
  1518. * qib_setup_7220_setextled - set the state of the two external LEDs
  1519. * @dd: the qlogic_ib device
  1520. * @on: whether the link is up or not
  1521. *
  1522. * The exact combo of LEDs if on is true is determined by looking
  1523. * at the ibcstatus.
  1524. *
  1525. * These LEDs indicate the physical and logical state of IB link.
  1526. * For this chip (at least with recommended board pinouts), LED1
  1527. * is Yellow (logical state) and LED2 is Green (physical state),
  1528. *
  1529. * Note: We try to match the Mellanox HCA LED behavior as best
  1530. * we can. Green indicates physical link state is OK (something is
  1531. * plugged in, and we can train).
  1532. * Amber indicates the link is logically up (ACTIVE).
  1533. * Mellanox further blinks the amber LED to indicate data packet
  1534. * activity, but we have no hardware support for that, so it would
  1535. * require waking up every 10-20 msecs and checking the counters
  1536. * on the chip, and then turning the LED off if appropriate. That's
  1537. * visible overhead, so not something we will do.
  1538. *
  1539. */
  1540. static void qib_setup_7220_setextled(struct qib_pportdata *ppd, u32 on)
  1541. {
  1542. struct qib_devdata *dd = ppd->dd;
  1543. u64 extctl, ledblink = 0, val, lst, ltst;
  1544. unsigned long flags;
  1545. /*
  1546. * The diags use the LED to indicate diag info, so we leave
  1547. * the external LED alone when the diags are running.
  1548. */
  1549. if (dd->diag_client)
  1550. return;
  1551. if (ppd->led_override) {
  1552. ltst = (ppd->led_override & QIB_LED_PHYS) ?
  1553. IB_PHYSPORTSTATE_LINKUP : IB_PHYSPORTSTATE_DISABLED,
  1554. lst = (ppd->led_override & QIB_LED_LOG) ?
  1555. IB_PORT_ACTIVE : IB_PORT_DOWN;
  1556. } else if (on) {
  1557. val = qib_read_kreg64(dd, kr_ibcstatus);
  1558. ltst = qib_7220_phys_portstate(val);
  1559. lst = qib_7220_iblink_state(val);
  1560. } else {
  1561. ltst = 0;
  1562. lst = 0;
  1563. }
  1564. spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
  1565. extctl = dd->cspec->extctrl & ~(SYM_MASK(EXTCtrl, LEDPriPortGreenOn) |
  1566. SYM_MASK(EXTCtrl, LEDPriPortYellowOn));
  1567. if (ltst == IB_PHYSPORTSTATE_LINKUP) {
  1568. extctl |= SYM_MASK(EXTCtrl, LEDPriPortGreenOn);
  1569. /*
  1570. * counts are in chip clock (4ns) periods.
  1571. * This is 1/16 sec (66.6ms) on,
  1572. * 3/16 sec (187.5 ms) off, with packets rcvd
  1573. */
  1574. ledblink = ((66600 * 1000UL / 4) << IBA7220_LEDBLINK_ON_SHIFT)
  1575. | ((187500 * 1000UL / 4) << IBA7220_LEDBLINK_OFF_SHIFT);
  1576. }
  1577. if (lst == IB_PORT_ACTIVE)
  1578. extctl |= SYM_MASK(EXTCtrl, LEDPriPortYellowOn);
  1579. dd->cspec->extctrl = extctl;
  1580. qib_write_kreg(dd, kr_extctrl, extctl);
  1581. spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
  1582. if (ledblink) /* blink the LED on packet receive */
  1583. qib_write_kreg(dd, kr_rcvpktledcnt, ledblink);
  1584. }
  1585. static void qib_7220_free_irq(struct qib_devdata *dd)
  1586. {
  1587. if (dd->cspec->irq) {
  1588. free_irq(dd->cspec->irq, dd);
  1589. dd->cspec->irq = 0;
  1590. }
  1591. qib_nomsi(dd);
  1592. }
  1593. /*
  1594. * qib_setup_7220_cleanup - clean up any per-chip chip-specific stuff
  1595. * @dd: the qlogic_ib device
  1596. *
  1597. * This is called during driver unload.
  1598. *
  1599. */
  1600. static void qib_setup_7220_cleanup(struct qib_devdata *dd)
  1601. {
  1602. qib_7220_free_irq(dd);
  1603. kfree(dd->cspec->cntrs);
  1604. kfree(dd->cspec->portcntrs);
  1605. }
  1606. /*
  1607. * This is only called for SDmaInt.
  1608. * SDmaDisabled is handled on the error path.
  1609. */
  1610. static void sdma_7220_intr(struct qib_pportdata *ppd, u64 istat)
  1611. {
  1612. unsigned long flags;
  1613. spin_lock_irqsave(&ppd->sdma_lock, flags);
  1614. switch (ppd->sdma_state.current_state) {
  1615. case qib_sdma_state_s00_hw_down:
  1616. break;
  1617. case qib_sdma_state_s10_hw_start_up_wait:
  1618. __qib_sdma_process_event(ppd, qib_sdma_event_e20_hw_started);
  1619. break;
  1620. case qib_sdma_state_s20_idle:
  1621. break;
  1622. case qib_sdma_state_s30_sw_clean_up_wait:
  1623. break;
  1624. case qib_sdma_state_s40_hw_clean_up_wait:
  1625. break;
  1626. case qib_sdma_state_s50_hw_halt_wait:
  1627. __qib_sdma_process_event(ppd, qib_sdma_event_e60_hw_halted);
  1628. break;
  1629. case qib_sdma_state_s99_running:
  1630. /* too chatty to print here */
  1631. __qib_sdma_intr(ppd);
  1632. break;
  1633. }
  1634. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  1635. }
  1636. static void qib_wantpiobuf_7220_intr(struct qib_devdata *dd, u32 needint)
  1637. {
  1638. unsigned long flags;
  1639. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  1640. if (needint) {
  1641. if (!(dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
  1642. goto done;
  1643. /*
  1644. * blip the availupd off, next write will be on, so
  1645. * we ensure an avail update, regardless of threshold or
  1646. * buffers becoming free, whenever we want an interrupt
  1647. */
  1648. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl &
  1649. ~SYM_MASK(SendCtrl, SendBufAvailUpd));
  1650. qib_write_kreg(dd, kr_scratch, 0ULL);
  1651. dd->sendctrl |= SYM_MASK(SendCtrl, SendIntBufAvail);
  1652. } else
  1653. dd->sendctrl &= ~SYM_MASK(SendCtrl, SendIntBufAvail);
  1654. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  1655. qib_write_kreg(dd, kr_scratch, 0ULL);
  1656. done:
  1657. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  1658. }
  1659. /*
  1660. * Handle errors and unusual events first, separate function
  1661. * to improve cache hits for fast path interrupt handling.
  1662. */
  1663. static noinline void unlikely_7220_intr(struct qib_devdata *dd, u64 istat)
  1664. {
  1665. if (unlikely(istat & ~QLOGIC_IB_I_BITSEXTANT))
  1666. qib_dev_err(dd,
  1667. "interrupt with unknown interrupts %Lx set\n",
  1668. istat & ~QLOGIC_IB_I_BITSEXTANT);
  1669. if (istat & QLOGIC_IB_I_GPIO) {
  1670. u32 gpiostatus;
  1671. /*
  1672. * Boards for this chip currently don't use GPIO interrupts,
  1673. * so clear by writing GPIOstatus to GPIOclear, and complain
  1674. * to alert developer. To avoid endless repeats, clear
  1675. * the bits in the mask, since there is some kind of
  1676. * programming error or chip problem.
  1677. */
  1678. gpiostatus = qib_read_kreg32(dd, kr_gpio_status);
  1679. /*
  1680. * In theory, writing GPIOstatus to GPIOclear could
  1681. * have a bad side-effect on some diagnostic that wanted
  1682. * to poll for a status-change, but the various shadows
  1683. * make that problematic at best. Diags will just suppress
  1684. * all GPIO interrupts during such tests.
  1685. */
  1686. qib_write_kreg(dd, kr_gpio_clear, gpiostatus);
  1687. if (gpiostatus) {
  1688. const u32 mask = qib_read_kreg32(dd, kr_gpio_mask);
  1689. u32 gpio_irq = mask & gpiostatus;
  1690. /*
  1691. * A bit set in status and (chip) Mask register
  1692. * would cause an interrupt. Since we are not
  1693. * expecting any, report it. Also check that the
  1694. * chip reflects our shadow, report issues,
  1695. * and refresh from the shadow.
  1696. */
  1697. /*
  1698. * Clear any troublemakers, and update chip
  1699. * from shadow
  1700. */
  1701. dd->cspec->gpio_mask &= ~gpio_irq;
  1702. qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
  1703. }
  1704. }
  1705. if (istat & QLOGIC_IB_I_ERROR) {
  1706. u64 estat;
  1707. qib_stats.sps_errints++;
  1708. estat = qib_read_kreg64(dd, kr_errstatus);
  1709. if (!estat)
  1710. qib_devinfo(dd->pcidev,
  1711. "error interrupt (%Lx), but no error bits set!\n",
  1712. istat);
  1713. else
  1714. handle_7220_errors(dd, estat);
  1715. }
  1716. }
  1717. static irqreturn_t qib_7220intr(int irq, void *data)
  1718. {
  1719. struct qib_devdata *dd = data;
  1720. irqreturn_t ret;
  1721. u64 istat;
  1722. u64 ctxtrbits;
  1723. u64 rmask;
  1724. unsigned i;
  1725. if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) {
  1726. /*
  1727. * This return value is not great, but we do not want the
  1728. * interrupt core code to remove our interrupt handler
  1729. * because we don't appear to be handling an interrupt
  1730. * during a chip reset.
  1731. */
  1732. ret = IRQ_HANDLED;
  1733. goto bail;
  1734. }
  1735. istat = qib_read_kreg64(dd, kr_intstatus);
  1736. if (unlikely(!istat)) {
  1737. ret = IRQ_NONE; /* not our interrupt, or already handled */
  1738. goto bail;
  1739. }
  1740. if (unlikely(istat == -1)) {
  1741. qib_bad_intrstatus(dd);
  1742. /* don't know if it was our interrupt or not */
  1743. ret = IRQ_NONE;
  1744. goto bail;
  1745. }
  1746. this_cpu_inc(*dd->int_counter);
  1747. if (unlikely(istat & (~QLOGIC_IB_I_BITSEXTANT |
  1748. QLOGIC_IB_I_GPIO | QLOGIC_IB_I_ERROR)))
  1749. unlikely_7220_intr(dd, istat);
  1750. /*
  1751. * Clear the interrupt bits we found set, relatively early, so we
  1752. * "know" know the chip will have seen this by the time we process
  1753. * the queue, and will re-interrupt if necessary. The processor
  1754. * itself won't take the interrupt again until we return.
  1755. */
  1756. qib_write_kreg(dd, kr_intclear, istat);
  1757. /*
  1758. * Handle kernel receive queues before checking for pio buffers
  1759. * available since receives can overflow; piobuf waiters can afford
  1760. * a few extra cycles, since they were waiting anyway.
  1761. */
  1762. ctxtrbits = istat &
  1763. ((QLOGIC_IB_I_RCVAVAIL_MASK << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1764. (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT));
  1765. if (ctxtrbits) {
  1766. rmask = (1ULL << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1767. (1ULL << QLOGIC_IB_I_RCVURG_SHIFT);
  1768. for (i = 0; i < dd->first_user_ctxt; i++) {
  1769. if (ctxtrbits & rmask) {
  1770. ctxtrbits &= ~rmask;
  1771. qib_kreceive(dd->rcd[i], NULL, NULL);
  1772. }
  1773. rmask <<= 1;
  1774. }
  1775. if (ctxtrbits) {
  1776. ctxtrbits =
  1777. (ctxtrbits >> QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1778. (ctxtrbits >> QLOGIC_IB_I_RCVURG_SHIFT);
  1779. qib_handle_urcv(dd, ctxtrbits);
  1780. }
  1781. }
  1782. /* only call for SDmaInt */
  1783. if (istat & QLOGIC_IB_I_SDMAINT)
  1784. sdma_7220_intr(dd->pport, istat);
  1785. if ((istat & QLOGIC_IB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED))
  1786. qib_ib_piobufavail(dd);
  1787. ret = IRQ_HANDLED;
  1788. bail:
  1789. return ret;
  1790. }
  1791. /*
  1792. * Set up our chip-specific interrupt handler.
  1793. * The interrupt type has already been setup, so
  1794. * we just need to do the registration and error checking.
  1795. * If we are using MSI interrupts, we may fall back to
  1796. * INTx later, if the interrupt handler doesn't get called
  1797. * within 1/2 second (see verify_interrupt()).
  1798. */
  1799. static void qib_setup_7220_interrupt(struct qib_devdata *dd)
  1800. {
  1801. if (!dd->cspec->irq)
  1802. qib_dev_err(dd,
  1803. "irq is 0, BIOS error? Interrupts won't work\n");
  1804. else {
  1805. int ret = request_irq(dd->cspec->irq, qib_7220intr,
  1806. dd->msi_lo ? 0 : IRQF_SHARED,
  1807. QIB_DRV_NAME, dd);
  1808. if (ret)
  1809. qib_dev_err(dd,
  1810. "Couldn't setup %s interrupt (irq=%d): %d\n",
  1811. dd->msi_lo ? "MSI" : "INTx",
  1812. dd->cspec->irq, ret);
  1813. }
  1814. }
  1815. /**
  1816. * qib_7220_boardname - fill in the board name
  1817. * @dd: the qlogic_ib device
  1818. *
  1819. * info is based on the board revision register
  1820. */
  1821. static void qib_7220_boardname(struct qib_devdata *dd)
  1822. {
  1823. char *n;
  1824. u32 boardid, namelen;
  1825. boardid = SYM_FIELD(dd->revision, Revision,
  1826. BoardID);
  1827. switch (boardid) {
  1828. case 1:
  1829. n = "InfiniPath_QLE7240";
  1830. break;
  1831. case 2:
  1832. n = "InfiniPath_QLE7280";
  1833. break;
  1834. default:
  1835. qib_dev_err(dd, "Unknown 7220 board with ID %u\n", boardid);
  1836. n = "Unknown_InfiniPath_7220";
  1837. break;
  1838. }
  1839. namelen = strlen(n) + 1;
  1840. dd->boardname = kmalloc(namelen, GFP_KERNEL);
  1841. if (dd->boardname)
  1842. snprintf(dd->boardname, namelen, "%s", n);
  1843. if (dd->majrev != 5 || !dd->minrev || dd->minrev > 2)
  1844. qib_dev_err(dd,
  1845. "Unsupported InfiniPath hardware revision %u.%u!\n",
  1846. dd->majrev, dd->minrev);
  1847. snprintf(dd->boardversion, sizeof(dd->boardversion),
  1848. "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n",
  1849. QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname,
  1850. (unsigned)SYM_FIELD(dd->revision, Revision_R, Arch),
  1851. dd->majrev, dd->minrev,
  1852. (unsigned)SYM_FIELD(dd->revision, Revision_R, SW));
  1853. }
  1854. /*
  1855. * This routine sleeps, so it can only be called from user context, not
  1856. * from interrupt context.
  1857. */
  1858. static int qib_setup_7220_reset(struct qib_devdata *dd)
  1859. {
  1860. u64 val;
  1861. int i;
  1862. int ret;
  1863. u16 cmdval;
  1864. u8 int_line, clinesz;
  1865. unsigned long flags;
  1866. qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz);
  1867. /* Use dev_err so it shows up in logs, etc. */
  1868. qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit);
  1869. /* no interrupts till re-initted */
  1870. qib_7220_set_intr_state(dd, 0);
  1871. dd->pport->cpspec->ibdeltainprog = 0;
  1872. dd->pport->cpspec->ibsymdelta = 0;
  1873. dd->pport->cpspec->iblnkerrdelta = 0;
  1874. /*
  1875. * Keep chip from being accessed until we are ready. Use
  1876. * writeq() directly, to allow the write even though QIB_PRESENT
  1877. * isn't set.
  1878. */
  1879. dd->flags &= ~(QIB_INITTED | QIB_PRESENT);
  1880. /* so we check interrupts work again */
  1881. dd->z_int_counter = qib_int_counter(dd);
  1882. val = dd->control | QLOGIC_IB_C_RESET;
  1883. writeq(val, &dd->kregbase[kr_control]);
  1884. mb(); /* prevent compiler reordering around actual reset */
  1885. for (i = 1; i <= 5; i++) {
  1886. /*
  1887. * Allow MBIST, etc. to complete; longer on each retry.
  1888. * We sometimes get machine checks from bus timeout if no
  1889. * response, so for now, make it *really* long.
  1890. */
  1891. msleep(1000 + (1 + i) * 2000);
  1892. qib_pcie_reenable(dd, cmdval, int_line, clinesz);
  1893. /*
  1894. * Use readq directly, so we don't need to mark it as PRESENT
  1895. * until we get a successful indication that all is well.
  1896. */
  1897. val = readq(&dd->kregbase[kr_revision]);
  1898. if (val == dd->revision) {
  1899. dd->flags |= QIB_PRESENT; /* it's back */
  1900. ret = qib_reinit_intr(dd);
  1901. goto bail;
  1902. }
  1903. }
  1904. ret = 0; /* failed */
  1905. bail:
  1906. if (ret) {
  1907. if (qib_pcie_params(dd, dd->lbus_width, NULL, NULL))
  1908. qib_dev_err(dd,
  1909. "Reset failed to setup PCIe or interrupts; continuing anyway\n");
  1910. /* hold IBC in reset, no sends, etc till later */
  1911. qib_write_kreg(dd, kr_control, 0ULL);
  1912. /* clear the reset error, init error/hwerror mask */
  1913. qib_7220_init_hwerrors(dd);
  1914. /* do setup similar to speed or link-width changes */
  1915. if (dd->pport->cpspec->ibcddrctrl & IBA7220_IBC_IBTA_1_2_MASK)
  1916. dd->cspec->presets_needed = 1;
  1917. spin_lock_irqsave(&dd->pport->lflags_lock, flags);
  1918. dd->pport->lflags |= QIBL_IB_FORCE_NOTIFY;
  1919. dd->pport->lflags &= ~QIBL_IB_AUTONEG_FAILED;
  1920. spin_unlock_irqrestore(&dd->pport->lflags_lock, flags);
  1921. }
  1922. return ret;
  1923. }
  1924. /**
  1925. * qib_7220_put_tid - write a TID to the chip
  1926. * @dd: the qlogic_ib device
  1927. * @tidptr: pointer to the expected TID (in chip) to update
  1928. * @tidtype: 0 for eager, 1 for expected
  1929. * @pa: physical address of in memory buffer; tidinvalid if freeing
  1930. */
  1931. static void qib_7220_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr,
  1932. u32 type, unsigned long pa)
  1933. {
  1934. if (pa != dd->tidinvalid) {
  1935. u64 chippa = pa >> IBA7220_TID_PA_SHIFT;
  1936. /* paranoia checks */
  1937. if (pa != (chippa << IBA7220_TID_PA_SHIFT)) {
  1938. qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
  1939. pa);
  1940. return;
  1941. }
  1942. if (chippa >= (1UL << IBA7220_TID_SZ_SHIFT)) {
  1943. qib_dev_err(dd,
  1944. "Physical page address 0x%lx larger than supported\n",
  1945. pa);
  1946. return;
  1947. }
  1948. if (type == RCVHQ_RCV_TYPE_EAGER)
  1949. chippa |= dd->tidtemplate;
  1950. else /* for now, always full 4KB page */
  1951. chippa |= IBA7220_TID_SZ_4K;
  1952. pa = chippa;
  1953. }
  1954. writeq(pa, tidptr);
  1955. mmiowb();
  1956. }
  1957. /**
  1958. * qib_7220_clear_tids - clear all TID entries for a ctxt, expected and eager
  1959. * @dd: the qlogic_ib device
  1960. * @ctxt: the ctxt
  1961. *
  1962. * clear all TID entries for a ctxt, expected and eager.
  1963. * Used from qib_close(). On this chip, TIDs are only 32 bits,
  1964. * not 64, but they are still on 64 bit boundaries, so tidbase
  1965. * is declared as u64 * for the pointer math, even though we write 32 bits
  1966. */
  1967. static void qib_7220_clear_tids(struct qib_devdata *dd,
  1968. struct qib_ctxtdata *rcd)
  1969. {
  1970. u64 __iomem *tidbase;
  1971. unsigned long tidinv;
  1972. u32 ctxt;
  1973. int i;
  1974. if (!dd->kregbase || !rcd)
  1975. return;
  1976. ctxt = rcd->ctxt;
  1977. tidinv = dd->tidinvalid;
  1978. tidbase = (u64 __iomem *)
  1979. ((char __iomem *)(dd->kregbase) +
  1980. dd->rcvtidbase +
  1981. ctxt * dd->rcvtidcnt * sizeof(*tidbase));
  1982. for (i = 0; i < dd->rcvtidcnt; i++)
  1983. qib_7220_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
  1984. tidinv);
  1985. tidbase = (u64 __iomem *)
  1986. ((char __iomem *)(dd->kregbase) +
  1987. dd->rcvegrbase +
  1988. rcd->rcvegr_tid_base * sizeof(*tidbase));
  1989. for (i = 0; i < rcd->rcvegrcnt; i++)
  1990. qib_7220_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
  1991. tidinv);
  1992. }
  1993. /**
  1994. * qib_7220_tidtemplate - setup constants for TID updates
  1995. * @dd: the qlogic_ib device
  1996. *
  1997. * We setup stuff that we use a lot, to avoid calculating each time
  1998. */
  1999. static void qib_7220_tidtemplate(struct qib_devdata *dd)
  2000. {
  2001. if (dd->rcvegrbufsize == 2048)
  2002. dd->tidtemplate = IBA7220_TID_SZ_2K;
  2003. else if (dd->rcvegrbufsize == 4096)
  2004. dd->tidtemplate = IBA7220_TID_SZ_4K;
  2005. dd->tidinvalid = 0;
  2006. }
  2007. /**
  2008. * qib_init_7220_get_base_info - set chip-specific flags for user code
  2009. * @rcd: the qlogic_ib ctxt
  2010. * @kbase: qib_base_info pointer
  2011. *
  2012. * We set the PCIE flag because the lower bandwidth on PCIe vs
  2013. * HyperTransport can affect some user packet algorithims.
  2014. */
  2015. static int qib_7220_get_base_info(struct qib_ctxtdata *rcd,
  2016. struct qib_base_info *kinfo)
  2017. {
  2018. kinfo->spi_runtime_flags |= QIB_RUNTIME_PCIE |
  2019. QIB_RUNTIME_NODMA_RTAIL | QIB_RUNTIME_SDMA;
  2020. if (rcd->dd->flags & QIB_USE_SPCL_TRIG)
  2021. kinfo->spi_runtime_flags |= QIB_RUNTIME_SPECIAL_TRIGGER;
  2022. return 0;
  2023. }
  2024. static struct qib_message_header *
  2025. qib_7220_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr)
  2026. {
  2027. u32 offset = qib_hdrget_offset(rhf_addr);
  2028. return (struct qib_message_header *)
  2029. (rhf_addr - dd->rhf_offset + offset);
  2030. }
  2031. static void qib_7220_config_ctxts(struct qib_devdata *dd)
  2032. {
  2033. unsigned long flags;
  2034. u32 nchipctxts;
  2035. nchipctxts = qib_read_kreg32(dd, kr_portcnt);
  2036. dd->cspec->numctxts = nchipctxts;
  2037. if (qib_n_krcv_queues > 1) {
  2038. dd->qpn_mask = 0x3e;
  2039. dd->first_user_ctxt = qib_n_krcv_queues * dd->num_pports;
  2040. if (dd->first_user_ctxt > nchipctxts)
  2041. dd->first_user_ctxt = nchipctxts;
  2042. } else
  2043. dd->first_user_ctxt = dd->num_pports;
  2044. dd->n_krcv_queues = dd->first_user_ctxt;
  2045. if (!qib_cfgctxts) {
  2046. int nctxts = dd->first_user_ctxt + num_online_cpus();
  2047. if (nctxts <= 5)
  2048. dd->ctxtcnt = 5;
  2049. else if (nctxts <= 9)
  2050. dd->ctxtcnt = 9;
  2051. else if (nctxts <= nchipctxts)
  2052. dd->ctxtcnt = nchipctxts;
  2053. } else if (qib_cfgctxts <= nchipctxts)
  2054. dd->ctxtcnt = qib_cfgctxts;
  2055. if (!dd->ctxtcnt) /* none of the above, set to max */
  2056. dd->ctxtcnt = nchipctxts;
  2057. /*
  2058. * Chip can be configured for 5, 9, or 17 ctxts, and choice
  2059. * affects number of eager TIDs per ctxt (1K, 2K, 4K).
  2060. * Lock to be paranoid about later motion, etc.
  2061. */
  2062. spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
  2063. if (dd->ctxtcnt > 9)
  2064. dd->rcvctrl |= 2ULL << IBA7220_R_CTXTCFG_SHIFT;
  2065. else if (dd->ctxtcnt > 5)
  2066. dd->rcvctrl |= 1ULL << IBA7220_R_CTXTCFG_SHIFT;
  2067. /* else configure for default 5 receive ctxts */
  2068. if (dd->qpn_mask)
  2069. dd->rcvctrl |= 1ULL << QIB_7220_RcvCtrl_RcvQPMapEnable_LSB;
  2070. qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
  2071. spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
  2072. /* kr_rcvegrcnt changes based on the number of contexts enabled */
  2073. dd->cspec->rcvegrcnt = qib_read_kreg32(dd, kr_rcvegrcnt);
  2074. dd->rcvhdrcnt = max(dd->cspec->rcvegrcnt, IBA7220_KRCVEGRCNT);
  2075. }
  2076. static int qib_7220_get_ib_cfg(struct qib_pportdata *ppd, int which)
  2077. {
  2078. int lsb, ret = 0;
  2079. u64 maskr; /* right-justified mask */
  2080. switch (which) {
  2081. case QIB_IB_CFG_LWID_ENB: /* Get allowed Link-width */
  2082. ret = ppd->link_width_enabled;
  2083. goto done;
  2084. case QIB_IB_CFG_LWID: /* Get currently active Link-width */
  2085. ret = ppd->link_width_active;
  2086. goto done;
  2087. case QIB_IB_CFG_SPD_ENB: /* Get allowed Link speeds */
  2088. ret = ppd->link_speed_enabled;
  2089. goto done;
  2090. case QIB_IB_CFG_SPD: /* Get current Link spd */
  2091. ret = ppd->link_speed_active;
  2092. goto done;
  2093. case QIB_IB_CFG_RXPOL_ENB: /* Get Auto-RX-polarity enable */
  2094. lsb = IBA7220_IBC_RXPOL_SHIFT;
  2095. maskr = IBA7220_IBC_RXPOL_MASK;
  2096. break;
  2097. case QIB_IB_CFG_LREV_ENB: /* Get Auto-Lane-reversal enable */
  2098. lsb = IBA7220_IBC_LREV_SHIFT;
  2099. maskr = IBA7220_IBC_LREV_MASK;
  2100. break;
  2101. case QIB_IB_CFG_LINKLATENCY:
  2102. ret = qib_read_kreg64(ppd->dd, kr_ibcddrstatus)
  2103. & IBA7220_DDRSTAT_LINKLAT_MASK;
  2104. goto done;
  2105. case QIB_IB_CFG_OP_VLS:
  2106. ret = ppd->vls_operational;
  2107. goto done;
  2108. case QIB_IB_CFG_VL_HIGH_CAP:
  2109. ret = 0;
  2110. goto done;
  2111. case QIB_IB_CFG_VL_LOW_CAP:
  2112. ret = 0;
  2113. goto done;
  2114. case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
  2115. ret = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
  2116. OverrunThreshold);
  2117. goto done;
  2118. case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
  2119. ret = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
  2120. PhyerrThreshold);
  2121. goto done;
  2122. case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
  2123. /* will only take effect when the link state changes */
  2124. ret = (ppd->cpspec->ibcctrl &
  2125. SYM_MASK(IBCCtrl, LinkDownDefaultState)) ?
  2126. IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL;
  2127. goto done;
  2128. case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
  2129. lsb = IBA7220_IBC_HRTBT_SHIFT;
  2130. maskr = IBA7220_IBC_HRTBT_MASK;
  2131. break;
  2132. case QIB_IB_CFG_PMA_TICKS:
  2133. /*
  2134. * 0x00 = 10x link transfer rate or 4 nsec. for 2.5Gbs
  2135. * Since the clock is always 250MHz, the value is 1 or 0.
  2136. */
  2137. ret = (ppd->link_speed_active == QIB_IB_DDR);
  2138. goto done;
  2139. default:
  2140. ret = -EINVAL;
  2141. goto done;
  2142. }
  2143. ret = (int)((ppd->cpspec->ibcddrctrl >> lsb) & maskr);
  2144. done:
  2145. return ret;
  2146. }
  2147. static int qib_7220_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val)
  2148. {
  2149. struct qib_devdata *dd = ppd->dd;
  2150. u64 maskr; /* right-justified mask */
  2151. int lsb, ret = 0, setforce = 0;
  2152. u16 lcmd, licmd;
  2153. unsigned long flags;
  2154. u32 tmp = 0;
  2155. switch (which) {
  2156. case QIB_IB_CFG_LIDLMC:
  2157. /*
  2158. * Set LID and LMC. Combined to avoid possible hazard
  2159. * caller puts LMC in 16MSbits, DLID in 16LSbits of val
  2160. */
  2161. lsb = IBA7220_IBC_DLIDLMC_SHIFT;
  2162. maskr = IBA7220_IBC_DLIDLMC_MASK;
  2163. break;
  2164. case QIB_IB_CFG_LWID_ENB: /* set allowed Link-width */
  2165. /*
  2166. * As with speed, only write the actual register if
  2167. * the link is currently down, otherwise takes effect
  2168. * on next link change.
  2169. */
  2170. ppd->link_width_enabled = val;
  2171. if (!(ppd->lflags & QIBL_LINKDOWN))
  2172. goto bail;
  2173. /*
  2174. * We set the QIBL_IB_FORCE_NOTIFY bit so updown
  2175. * will get called because we want update
  2176. * link_width_active, and the change may not take
  2177. * effect for some time (if we are in POLL), so this
  2178. * flag will force the updown routine to be called
  2179. * on the next ibstatuschange down interrupt, even
  2180. * if it's not an down->up transition.
  2181. */
  2182. val--; /* convert from IB to chip */
  2183. maskr = IBA7220_IBC_WIDTH_MASK;
  2184. lsb = IBA7220_IBC_WIDTH_SHIFT;
  2185. setforce = 1;
  2186. break;
  2187. case QIB_IB_CFG_SPD_ENB: /* set allowed Link speeds */
  2188. /*
  2189. * If we turn off IB1.2, need to preset SerDes defaults,
  2190. * but not right now. Set a flag for the next time
  2191. * we command the link down. As with width, only write the
  2192. * actual register if the link is currently down, otherwise
  2193. * takes effect on next link change. Since setting is being
  2194. * explicitly requested (via MAD or sysfs), clear autoneg
  2195. * failure status if speed autoneg is enabled.
  2196. */
  2197. ppd->link_speed_enabled = val;
  2198. if ((ppd->cpspec->ibcddrctrl & IBA7220_IBC_IBTA_1_2_MASK) &&
  2199. !(val & (val - 1)))
  2200. dd->cspec->presets_needed = 1;
  2201. if (!(ppd->lflags & QIBL_LINKDOWN))
  2202. goto bail;
  2203. /*
  2204. * We set the QIBL_IB_FORCE_NOTIFY bit so updown
  2205. * will get called because we want update
  2206. * link_speed_active, and the change may not take
  2207. * effect for some time (if we are in POLL), so this
  2208. * flag will force the updown routine to be called
  2209. * on the next ibstatuschange down interrupt, even
  2210. * if it's not an down->up transition.
  2211. */
  2212. if (val == (QIB_IB_SDR | QIB_IB_DDR)) {
  2213. val = IBA7220_IBC_SPEED_AUTONEG_MASK |
  2214. IBA7220_IBC_IBTA_1_2_MASK;
  2215. spin_lock_irqsave(&ppd->lflags_lock, flags);
  2216. ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
  2217. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  2218. } else
  2219. val = val == QIB_IB_DDR ?
  2220. IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
  2221. maskr = IBA7220_IBC_SPEED_AUTONEG_MASK |
  2222. IBA7220_IBC_IBTA_1_2_MASK;
  2223. /* IBTA 1.2 mode + speed bits are contiguous */
  2224. lsb = SYM_LSB(IBCDDRCtrl, IB_ENHANCED_MODE);
  2225. setforce = 1;
  2226. break;
  2227. case QIB_IB_CFG_RXPOL_ENB: /* set Auto-RX-polarity enable */
  2228. lsb = IBA7220_IBC_RXPOL_SHIFT;
  2229. maskr = IBA7220_IBC_RXPOL_MASK;
  2230. break;
  2231. case QIB_IB_CFG_LREV_ENB: /* set Auto-Lane-reversal enable */
  2232. lsb = IBA7220_IBC_LREV_SHIFT;
  2233. maskr = IBA7220_IBC_LREV_MASK;
  2234. break;
  2235. case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
  2236. maskr = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
  2237. OverrunThreshold);
  2238. if (maskr != val) {
  2239. ppd->cpspec->ibcctrl &=
  2240. ~SYM_MASK(IBCCtrl, OverrunThreshold);
  2241. ppd->cpspec->ibcctrl |= (u64) val <<
  2242. SYM_LSB(IBCCtrl, OverrunThreshold);
  2243. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2244. qib_write_kreg(dd, kr_scratch, 0);
  2245. }
  2246. goto bail;
  2247. case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
  2248. maskr = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
  2249. PhyerrThreshold);
  2250. if (maskr != val) {
  2251. ppd->cpspec->ibcctrl &=
  2252. ~SYM_MASK(IBCCtrl, PhyerrThreshold);
  2253. ppd->cpspec->ibcctrl |= (u64) val <<
  2254. SYM_LSB(IBCCtrl, PhyerrThreshold);
  2255. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2256. qib_write_kreg(dd, kr_scratch, 0);
  2257. }
  2258. goto bail;
  2259. case QIB_IB_CFG_PKEYS: /* update pkeys */
  2260. maskr = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) |
  2261. ((u64) ppd->pkeys[2] << 32) |
  2262. ((u64) ppd->pkeys[3] << 48);
  2263. qib_write_kreg(dd, kr_partitionkey, maskr);
  2264. goto bail;
  2265. case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
  2266. /* will only take effect when the link state changes */
  2267. if (val == IB_LINKINITCMD_POLL)
  2268. ppd->cpspec->ibcctrl &=
  2269. ~SYM_MASK(IBCCtrl, LinkDownDefaultState);
  2270. else /* SLEEP */
  2271. ppd->cpspec->ibcctrl |=
  2272. SYM_MASK(IBCCtrl, LinkDownDefaultState);
  2273. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2274. qib_write_kreg(dd, kr_scratch, 0);
  2275. goto bail;
  2276. case QIB_IB_CFG_MTU: /* update the MTU in IBC */
  2277. /*
  2278. * Update our housekeeping variables, and set IBC max
  2279. * size, same as init code; max IBC is max we allow in
  2280. * buffer, less the qword pbc, plus 1 for ICRC, in dwords
  2281. * Set even if it's unchanged, print debug message only
  2282. * on changes.
  2283. */
  2284. val = (ppd->ibmaxlen >> 2) + 1;
  2285. ppd->cpspec->ibcctrl &= ~SYM_MASK(IBCCtrl, MaxPktLen);
  2286. ppd->cpspec->ibcctrl |= (u64)val << SYM_LSB(IBCCtrl, MaxPktLen);
  2287. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2288. qib_write_kreg(dd, kr_scratch, 0);
  2289. goto bail;
  2290. case QIB_IB_CFG_LSTATE: /* set the IB link state */
  2291. switch (val & 0xffff0000) {
  2292. case IB_LINKCMD_DOWN:
  2293. lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN;
  2294. if (!ppd->cpspec->ibdeltainprog &&
  2295. qib_compat_ddr_negotiate) {
  2296. ppd->cpspec->ibdeltainprog = 1;
  2297. ppd->cpspec->ibsymsnap =
  2298. read_7220_creg32(dd, cr_ibsymbolerr);
  2299. ppd->cpspec->iblnkerrsnap =
  2300. read_7220_creg32(dd, cr_iblinkerrrecov);
  2301. }
  2302. break;
  2303. case IB_LINKCMD_ARMED:
  2304. lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED;
  2305. break;
  2306. case IB_LINKCMD_ACTIVE:
  2307. lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE;
  2308. break;
  2309. default:
  2310. ret = -EINVAL;
  2311. qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16);
  2312. goto bail;
  2313. }
  2314. switch (val & 0xffff) {
  2315. case IB_LINKINITCMD_NOP:
  2316. licmd = 0;
  2317. break;
  2318. case IB_LINKINITCMD_POLL:
  2319. licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL;
  2320. break;
  2321. case IB_LINKINITCMD_SLEEP:
  2322. licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP;
  2323. break;
  2324. case IB_LINKINITCMD_DISABLE:
  2325. licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE;
  2326. ppd->cpspec->chase_end = 0;
  2327. /*
  2328. * stop state chase counter and timer, if running.
  2329. * wait forpending timer, but don't clear .data (ppd)!
  2330. */
  2331. if (ppd->cpspec->chase_timer.expires) {
  2332. del_timer_sync(&ppd->cpspec->chase_timer);
  2333. ppd->cpspec->chase_timer.expires = 0;
  2334. }
  2335. break;
  2336. default:
  2337. ret = -EINVAL;
  2338. qib_dev_err(dd, "bad linkinitcmd req 0x%x\n",
  2339. val & 0xffff);
  2340. goto bail;
  2341. }
  2342. qib_set_ib_7220_lstate(ppd, lcmd, licmd);
  2343. maskr = IBA7220_IBC_WIDTH_MASK;
  2344. lsb = IBA7220_IBC_WIDTH_SHIFT;
  2345. tmp = (ppd->cpspec->ibcddrctrl >> lsb) & maskr;
  2346. /* If the width active on the chip does not match the
  2347. * width in the shadow register, write the new active
  2348. * width to the chip.
  2349. * We don't have to worry about speed as the speed is taken
  2350. * care of by set_7220_ibspeed_fast called by ib_updown.
  2351. */
  2352. if (ppd->link_width_enabled-1 != tmp) {
  2353. ppd->cpspec->ibcddrctrl &= ~(maskr << lsb);
  2354. ppd->cpspec->ibcddrctrl |=
  2355. (((u64)(ppd->link_width_enabled-1) & maskr) <<
  2356. lsb);
  2357. qib_write_kreg(dd, kr_ibcddrctrl,
  2358. ppd->cpspec->ibcddrctrl);
  2359. qib_write_kreg(dd, kr_scratch, 0);
  2360. spin_lock_irqsave(&ppd->lflags_lock, flags);
  2361. ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
  2362. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  2363. }
  2364. goto bail;
  2365. case QIB_IB_CFG_HRTBT: /* set Heartbeat off/enable/auto */
  2366. if (val > IBA7220_IBC_HRTBT_MASK) {
  2367. ret = -EINVAL;
  2368. goto bail;
  2369. }
  2370. lsb = IBA7220_IBC_HRTBT_SHIFT;
  2371. maskr = IBA7220_IBC_HRTBT_MASK;
  2372. break;
  2373. default:
  2374. ret = -EINVAL;
  2375. goto bail;
  2376. }
  2377. ppd->cpspec->ibcddrctrl &= ~(maskr << lsb);
  2378. ppd->cpspec->ibcddrctrl |= (((u64) val & maskr) << lsb);
  2379. qib_write_kreg(dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
  2380. qib_write_kreg(dd, kr_scratch, 0);
  2381. if (setforce) {
  2382. spin_lock_irqsave(&ppd->lflags_lock, flags);
  2383. ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
  2384. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  2385. }
  2386. bail:
  2387. return ret;
  2388. }
  2389. static int qib_7220_set_loopback(struct qib_pportdata *ppd, const char *what)
  2390. {
  2391. int ret = 0;
  2392. u64 val, ddr;
  2393. if (!strncmp(what, "ibc", 3)) {
  2394. ppd->cpspec->ibcctrl |= SYM_MASK(IBCCtrl, Loopback);
  2395. val = 0; /* disable heart beat, so link will come up */
  2396. qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n",
  2397. ppd->dd->unit, ppd->port);
  2398. } else if (!strncmp(what, "off", 3)) {
  2399. ppd->cpspec->ibcctrl &= ~SYM_MASK(IBCCtrl, Loopback);
  2400. /* enable heart beat again */
  2401. val = IBA7220_IBC_HRTBT_MASK << IBA7220_IBC_HRTBT_SHIFT;
  2402. qib_devinfo(ppd->dd->pcidev,
  2403. "Disabling IB%u:%u IBC loopback (normal)\n",
  2404. ppd->dd->unit, ppd->port);
  2405. } else
  2406. ret = -EINVAL;
  2407. if (!ret) {
  2408. qib_write_kreg(ppd->dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2409. ddr = ppd->cpspec->ibcddrctrl & ~(IBA7220_IBC_HRTBT_MASK
  2410. << IBA7220_IBC_HRTBT_SHIFT);
  2411. ppd->cpspec->ibcddrctrl = ddr | val;
  2412. qib_write_kreg(ppd->dd, kr_ibcddrctrl,
  2413. ppd->cpspec->ibcddrctrl);
  2414. qib_write_kreg(ppd->dd, kr_scratch, 0);
  2415. }
  2416. return ret;
  2417. }
  2418. static void qib_update_7220_usrhead(struct qib_ctxtdata *rcd, u64 hd,
  2419. u32 updegr, u32 egrhd, u32 npkts)
  2420. {
  2421. if (updegr)
  2422. qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt);
  2423. mmiowb();
  2424. qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
  2425. mmiowb();
  2426. }
  2427. static u32 qib_7220_hdrqempty(struct qib_ctxtdata *rcd)
  2428. {
  2429. u32 head, tail;
  2430. head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt);
  2431. if (rcd->rcvhdrtail_kvaddr)
  2432. tail = qib_get_rcvhdrtail(rcd);
  2433. else
  2434. tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt);
  2435. return head == tail;
  2436. }
  2437. /*
  2438. * Modify the RCVCTRL register in chip-specific way. This
  2439. * is a function because bit positions and (future) register
  2440. * location is chip-specifc, but the needed operations are
  2441. * generic. <op> is a bit-mask because we often want to
  2442. * do multiple modifications.
  2443. */
  2444. static void rcvctrl_7220_mod(struct qib_pportdata *ppd, unsigned int op,
  2445. int ctxt)
  2446. {
  2447. struct qib_devdata *dd = ppd->dd;
  2448. u64 mask, val;
  2449. unsigned long flags;
  2450. spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
  2451. if (op & QIB_RCVCTRL_TAILUPD_ENB)
  2452. dd->rcvctrl |= (1ULL << IBA7220_R_TAILUPD_SHIFT);
  2453. if (op & QIB_RCVCTRL_TAILUPD_DIS)
  2454. dd->rcvctrl &= ~(1ULL << IBA7220_R_TAILUPD_SHIFT);
  2455. if (op & QIB_RCVCTRL_PKEY_ENB)
  2456. dd->rcvctrl &= ~(1ULL << IBA7220_R_PKEY_DIS_SHIFT);
  2457. if (op & QIB_RCVCTRL_PKEY_DIS)
  2458. dd->rcvctrl |= (1ULL << IBA7220_R_PKEY_DIS_SHIFT);
  2459. if (ctxt < 0)
  2460. mask = (1ULL << dd->ctxtcnt) - 1;
  2461. else
  2462. mask = (1ULL << ctxt);
  2463. if (op & QIB_RCVCTRL_CTXT_ENB) {
  2464. /* always done for specific ctxt */
  2465. dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, PortEnable));
  2466. if (!(dd->flags & QIB_NODMA_RTAIL))
  2467. dd->rcvctrl |= 1ULL << IBA7220_R_TAILUPD_SHIFT;
  2468. /* Write these registers before the context is enabled. */
  2469. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt,
  2470. dd->rcd[ctxt]->rcvhdrqtailaddr_phys);
  2471. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt,
  2472. dd->rcd[ctxt]->rcvhdrq_phys);
  2473. dd->rcd[ctxt]->seq_cnt = 1;
  2474. }
  2475. if (op & QIB_RCVCTRL_CTXT_DIS)
  2476. dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, PortEnable));
  2477. if (op & QIB_RCVCTRL_INTRAVAIL_ENB)
  2478. dd->rcvctrl |= (mask << IBA7220_R_INTRAVAIL_SHIFT);
  2479. if (op & QIB_RCVCTRL_INTRAVAIL_DIS)
  2480. dd->rcvctrl &= ~(mask << IBA7220_R_INTRAVAIL_SHIFT);
  2481. qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
  2482. if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) && dd->rhdrhead_intr_off) {
  2483. /* arm rcv interrupt */
  2484. val = qib_read_ureg32(dd, ur_rcvhdrhead, ctxt) |
  2485. dd->rhdrhead_intr_off;
  2486. qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
  2487. }
  2488. if (op & QIB_RCVCTRL_CTXT_ENB) {
  2489. /*
  2490. * Init the context registers also; if we were
  2491. * disabled, tail and head should both be zero
  2492. * already from the enable, but since we don't
  2493. * know, we have to do it explicitly.
  2494. */
  2495. val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt);
  2496. qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt);
  2497. val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt);
  2498. dd->rcd[ctxt]->head = val;
  2499. /* If kctxt, interrupt on next receive. */
  2500. if (ctxt < dd->first_user_ctxt)
  2501. val |= dd->rhdrhead_intr_off;
  2502. qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
  2503. }
  2504. if (op & QIB_RCVCTRL_CTXT_DIS) {
  2505. if (ctxt >= 0) {
  2506. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt, 0);
  2507. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt, 0);
  2508. } else {
  2509. unsigned i;
  2510. for (i = 0; i < dd->cfgctxts; i++) {
  2511. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr,
  2512. i, 0);
  2513. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, i, 0);
  2514. }
  2515. }
  2516. }
  2517. spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
  2518. }
  2519. /*
  2520. * Modify the SENDCTRL register in chip-specific way. This
  2521. * is a function there may be multiple such registers with
  2522. * slightly different layouts. To start, we assume the
  2523. * "canonical" register layout of the first chips.
  2524. * Chip requires no back-back sendctrl writes, so write
  2525. * scratch register after writing sendctrl
  2526. */
  2527. static void sendctrl_7220_mod(struct qib_pportdata *ppd, u32 op)
  2528. {
  2529. struct qib_devdata *dd = ppd->dd;
  2530. u64 tmp_dd_sendctrl;
  2531. unsigned long flags;
  2532. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  2533. /* First the ones that are "sticky", saved in shadow */
  2534. if (op & QIB_SENDCTRL_CLEAR)
  2535. dd->sendctrl = 0;
  2536. if (op & QIB_SENDCTRL_SEND_DIS)
  2537. dd->sendctrl &= ~SYM_MASK(SendCtrl, SPioEnable);
  2538. else if (op & QIB_SENDCTRL_SEND_ENB) {
  2539. dd->sendctrl |= SYM_MASK(SendCtrl, SPioEnable);
  2540. if (dd->flags & QIB_USE_SPCL_TRIG)
  2541. dd->sendctrl |= SYM_MASK(SendCtrl,
  2542. SSpecialTriggerEn);
  2543. }
  2544. if (op & QIB_SENDCTRL_AVAIL_DIS)
  2545. dd->sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
  2546. else if (op & QIB_SENDCTRL_AVAIL_ENB)
  2547. dd->sendctrl |= SYM_MASK(SendCtrl, SendBufAvailUpd);
  2548. if (op & QIB_SENDCTRL_DISARM_ALL) {
  2549. u32 i, last;
  2550. tmp_dd_sendctrl = dd->sendctrl;
  2551. /*
  2552. * disarm any that are not yet launched, disabling sends
  2553. * and updates until done.
  2554. */
  2555. last = dd->piobcnt2k + dd->piobcnt4k;
  2556. tmp_dd_sendctrl &=
  2557. ~(SYM_MASK(SendCtrl, SPioEnable) |
  2558. SYM_MASK(SendCtrl, SendBufAvailUpd));
  2559. for (i = 0; i < last; i++) {
  2560. qib_write_kreg(dd, kr_sendctrl,
  2561. tmp_dd_sendctrl |
  2562. SYM_MASK(SendCtrl, Disarm) | i);
  2563. qib_write_kreg(dd, kr_scratch, 0);
  2564. }
  2565. }
  2566. tmp_dd_sendctrl = dd->sendctrl;
  2567. if (op & QIB_SENDCTRL_FLUSH)
  2568. tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Abort);
  2569. if (op & QIB_SENDCTRL_DISARM)
  2570. tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) |
  2571. ((op & QIB_7220_SendCtrl_DisarmPIOBuf_RMASK) <<
  2572. SYM_LSB(SendCtrl, DisarmPIOBuf));
  2573. if ((op & QIB_SENDCTRL_AVAIL_BLIP) &&
  2574. (dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
  2575. tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
  2576. qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl);
  2577. qib_write_kreg(dd, kr_scratch, 0);
  2578. if (op & QIB_SENDCTRL_AVAIL_BLIP) {
  2579. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  2580. qib_write_kreg(dd, kr_scratch, 0);
  2581. }
  2582. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  2583. if (op & QIB_SENDCTRL_FLUSH) {
  2584. u32 v;
  2585. /*
  2586. * ensure writes have hit chip, then do a few
  2587. * more reads, to allow DMA of pioavail registers
  2588. * to occur, so in-memory copy is in sync with
  2589. * the chip. Not always safe to sleep.
  2590. */
  2591. v = qib_read_kreg32(dd, kr_scratch);
  2592. qib_write_kreg(dd, kr_scratch, v);
  2593. v = qib_read_kreg32(dd, kr_scratch);
  2594. qib_write_kreg(dd, kr_scratch, v);
  2595. qib_read_kreg32(dd, kr_scratch);
  2596. }
  2597. }
  2598. /**
  2599. * qib_portcntr_7220 - read a per-port counter
  2600. * @dd: the qlogic_ib device
  2601. * @creg: the counter to snapshot
  2602. */
  2603. static u64 qib_portcntr_7220(struct qib_pportdata *ppd, u32 reg)
  2604. {
  2605. u64 ret = 0ULL;
  2606. struct qib_devdata *dd = ppd->dd;
  2607. u16 creg;
  2608. /* 0xffff for unimplemented or synthesized counters */
  2609. static const u16 xlator[] = {
  2610. [QIBPORTCNTR_PKTSEND] = cr_pktsend,
  2611. [QIBPORTCNTR_WORDSEND] = cr_wordsend,
  2612. [QIBPORTCNTR_PSXMITDATA] = cr_psxmitdatacount,
  2613. [QIBPORTCNTR_PSXMITPKTS] = cr_psxmitpktscount,
  2614. [QIBPORTCNTR_PSXMITWAIT] = cr_psxmitwaitcount,
  2615. [QIBPORTCNTR_SENDSTALL] = cr_sendstall,
  2616. [QIBPORTCNTR_PKTRCV] = cr_pktrcv,
  2617. [QIBPORTCNTR_PSRCVDATA] = cr_psrcvdatacount,
  2618. [QIBPORTCNTR_PSRCVPKTS] = cr_psrcvpktscount,
  2619. [QIBPORTCNTR_RCVEBP] = cr_rcvebp,
  2620. [QIBPORTCNTR_RCVOVFL] = cr_rcvovfl,
  2621. [QIBPORTCNTR_WORDRCV] = cr_wordrcv,
  2622. [QIBPORTCNTR_RXDROPPKT] = cr_rxdroppkt,
  2623. [QIBPORTCNTR_RXLOCALPHYERR] = cr_rxotherlocalphyerr,
  2624. [QIBPORTCNTR_RXVLERR] = cr_rxvlerr,
  2625. [QIBPORTCNTR_ERRICRC] = cr_erricrc,
  2626. [QIBPORTCNTR_ERRVCRC] = cr_errvcrc,
  2627. [QIBPORTCNTR_ERRLPCRC] = cr_errlpcrc,
  2628. [QIBPORTCNTR_BADFORMAT] = cr_badformat,
  2629. [QIBPORTCNTR_ERR_RLEN] = cr_err_rlen,
  2630. [QIBPORTCNTR_IBSYMBOLERR] = cr_ibsymbolerr,
  2631. [QIBPORTCNTR_INVALIDRLEN] = cr_invalidrlen,
  2632. [QIBPORTCNTR_UNSUPVL] = cr_txunsupvl,
  2633. [QIBPORTCNTR_EXCESSBUFOVFL] = cr_excessbufferovfl,
  2634. [QIBPORTCNTR_ERRLINK] = cr_errlink,
  2635. [QIBPORTCNTR_IBLINKDOWN] = cr_iblinkdown,
  2636. [QIBPORTCNTR_IBLINKERRRECOV] = cr_iblinkerrrecov,
  2637. [QIBPORTCNTR_LLI] = cr_locallinkintegrityerr,
  2638. [QIBPORTCNTR_PSINTERVAL] = cr_psinterval,
  2639. [QIBPORTCNTR_PSSTART] = cr_psstart,
  2640. [QIBPORTCNTR_PSSTAT] = cr_psstat,
  2641. [QIBPORTCNTR_VL15PKTDROP] = cr_vl15droppedpkt,
  2642. [QIBPORTCNTR_ERRPKEY] = cr_errpkey,
  2643. [QIBPORTCNTR_KHDROVFL] = 0xffff,
  2644. };
  2645. if (reg >= ARRAY_SIZE(xlator)) {
  2646. qib_devinfo(ppd->dd->pcidev,
  2647. "Unimplemented portcounter %u\n", reg);
  2648. goto done;
  2649. }
  2650. creg = xlator[reg];
  2651. if (reg == QIBPORTCNTR_KHDROVFL) {
  2652. int i;
  2653. /* sum over all kernel contexts */
  2654. for (i = 0; i < dd->first_user_ctxt; i++)
  2655. ret += read_7220_creg32(dd, cr_portovfl + i);
  2656. }
  2657. if (creg == 0xffff)
  2658. goto done;
  2659. /*
  2660. * only fast incrementing counters are 64bit; use 32 bit reads to
  2661. * avoid two independent reads when on opteron
  2662. */
  2663. if ((creg == cr_wordsend || creg == cr_wordrcv ||
  2664. creg == cr_pktsend || creg == cr_pktrcv))
  2665. ret = read_7220_creg(dd, creg);
  2666. else
  2667. ret = read_7220_creg32(dd, creg);
  2668. if (creg == cr_ibsymbolerr) {
  2669. if (dd->pport->cpspec->ibdeltainprog)
  2670. ret -= ret - ppd->cpspec->ibsymsnap;
  2671. ret -= dd->pport->cpspec->ibsymdelta;
  2672. } else if (creg == cr_iblinkerrrecov) {
  2673. if (dd->pport->cpspec->ibdeltainprog)
  2674. ret -= ret - ppd->cpspec->iblnkerrsnap;
  2675. ret -= dd->pport->cpspec->iblnkerrdelta;
  2676. }
  2677. done:
  2678. return ret;
  2679. }
  2680. /*
  2681. * Device counter names (not port-specific), one line per stat,
  2682. * single string. Used by utilities like ipathstats to print the stats
  2683. * in a way which works for different versions of drivers, without changing
  2684. * the utility. Names need to be 12 chars or less (w/o newline), for proper
  2685. * display by utility.
  2686. * Non-error counters are first.
  2687. * Start of "error" conters is indicated by a leading "E " on the first
  2688. * "error" counter, and doesn't count in label length.
  2689. * The EgrOvfl list needs to be last so we truncate them at the configured
  2690. * context count for the device.
  2691. * cntr7220indices contains the corresponding register indices.
  2692. */
  2693. static const char cntr7220names[] =
  2694. "Interrupts\n"
  2695. "HostBusStall\n"
  2696. "E RxTIDFull\n"
  2697. "RxTIDInvalid\n"
  2698. "Ctxt0EgrOvfl\n"
  2699. "Ctxt1EgrOvfl\n"
  2700. "Ctxt2EgrOvfl\n"
  2701. "Ctxt3EgrOvfl\n"
  2702. "Ctxt4EgrOvfl\n"
  2703. "Ctxt5EgrOvfl\n"
  2704. "Ctxt6EgrOvfl\n"
  2705. "Ctxt7EgrOvfl\n"
  2706. "Ctxt8EgrOvfl\n"
  2707. "Ctxt9EgrOvfl\n"
  2708. "Ctx10EgrOvfl\n"
  2709. "Ctx11EgrOvfl\n"
  2710. "Ctx12EgrOvfl\n"
  2711. "Ctx13EgrOvfl\n"
  2712. "Ctx14EgrOvfl\n"
  2713. "Ctx15EgrOvfl\n"
  2714. "Ctx16EgrOvfl\n";
  2715. static const size_t cntr7220indices[] = {
  2716. cr_lbint,
  2717. cr_lbflowstall,
  2718. cr_errtidfull,
  2719. cr_errtidvalid,
  2720. cr_portovfl + 0,
  2721. cr_portovfl + 1,
  2722. cr_portovfl + 2,
  2723. cr_portovfl + 3,
  2724. cr_portovfl + 4,
  2725. cr_portovfl + 5,
  2726. cr_portovfl + 6,
  2727. cr_portovfl + 7,
  2728. cr_portovfl + 8,
  2729. cr_portovfl + 9,
  2730. cr_portovfl + 10,
  2731. cr_portovfl + 11,
  2732. cr_portovfl + 12,
  2733. cr_portovfl + 13,
  2734. cr_portovfl + 14,
  2735. cr_portovfl + 15,
  2736. cr_portovfl + 16,
  2737. };
  2738. /*
  2739. * same as cntr7220names and cntr7220indices, but for port-specific counters.
  2740. * portcntr7220indices is somewhat complicated by some registers needing
  2741. * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG
  2742. */
  2743. static const char portcntr7220names[] =
  2744. "TxPkt\n"
  2745. "TxFlowPkt\n"
  2746. "TxWords\n"
  2747. "RxPkt\n"
  2748. "RxFlowPkt\n"
  2749. "RxWords\n"
  2750. "TxFlowStall\n"
  2751. "TxDmaDesc\n" /* 7220 and 7322-only */
  2752. "E RxDlidFltr\n" /* 7220 and 7322-only */
  2753. "IBStatusChng\n"
  2754. "IBLinkDown\n"
  2755. "IBLnkRecov\n"
  2756. "IBRxLinkErr\n"
  2757. "IBSymbolErr\n"
  2758. "RxLLIErr\n"
  2759. "RxBadFormat\n"
  2760. "RxBadLen\n"
  2761. "RxBufOvrfl\n"
  2762. "RxEBP\n"
  2763. "RxFlowCtlErr\n"
  2764. "RxICRCerr\n"
  2765. "RxLPCRCerr\n"
  2766. "RxVCRCerr\n"
  2767. "RxInvalLen\n"
  2768. "RxInvalPKey\n"
  2769. "RxPktDropped\n"
  2770. "TxBadLength\n"
  2771. "TxDropped\n"
  2772. "TxInvalLen\n"
  2773. "TxUnderrun\n"
  2774. "TxUnsupVL\n"
  2775. "RxLclPhyErr\n" /* 7220 and 7322-only */
  2776. "RxVL15Drop\n" /* 7220 and 7322-only */
  2777. "RxVlErr\n" /* 7220 and 7322-only */
  2778. "XcessBufOvfl\n" /* 7220 and 7322-only */
  2779. ;
  2780. #define _PORT_VIRT_FLAG 0x8000 /* "virtual", need adjustments */
  2781. static const size_t portcntr7220indices[] = {
  2782. QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG,
  2783. cr_pktsendflow,
  2784. QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG,
  2785. QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG,
  2786. cr_pktrcvflowctrl,
  2787. QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG,
  2788. QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG,
  2789. cr_txsdmadesc,
  2790. cr_rxdlidfltr,
  2791. cr_ibstatuschange,
  2792. QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG,
  2793. QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG,
  2794. QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG,
  2795. QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG,
  2796. QIBPORTCNTR_LLI | _PORT_VIRT_FLAG,
  2797. QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG,
  2798. QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG,
  2799. QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG,
  2800. QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG,
  2801. cr_rcvflowctrl_err,
  2802. QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG,
  2803. QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG,
  2804. QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG,
  2805. QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG,
  2806. QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG,
  2807. QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG,
  2808. cr_invalidslen,
  2809. cr_senddropped,
  2810. cr_errslen,
  2811. cr_sendunderrun,
  2812. cr_txunsupvl,
  2813. QIBPORTCNTR_RXLOCALPHYERR | _PORT_VIRT_FLAG,
  2814. QIBPORTCNTR_VL15PKTDROP | _PORT_VIRT_FLAG,
  2815. QIBPORTCNTR_RXVLERR | _PORT_VIRT_FLAG,
  2816. QIBPORTCNTR_EXCESSBUFOVFL | _PORT_VIRT_FLAG,
  2817. };
  2818. /* do all the setup to make the counter reads efficient later */
  2819. static void init_7220_cntrnames(struct qib_devdata *dd)
  2820. {
  2821. int i, j = 0;
  2822. char *s;
  2823. for (i = 0, s = (char *)cntr7220names; s && j <= dd->cfgctxts;
  2824. i++) {
  2825. /* we always have at least one counter before the egrovfl */
  2826. if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12))
  2827. j = 1;
  2828. s = strchr(s + 1, '\n');
  2829. if (s && j)
  2830. j++;
  2831. }
  2832. dd->cspec->ncntrs = i;
  2833. if (!s)
  2834. /* full list; size is without terminating null */
  2835. dd->cspec->cntrnamelen = sizeof(cntr7220names) - 1;
  2836. else
  2837. dd->cspec->cntrnamelen = 1 + s - cntr7220names;
  2838. dd->cspec->cntrs = kmalloc(dd->cspec->ncntrs
  2839. * sizeof(u64), GFP_KERNEL);
  2840. for (i = 0, s = (char *)portcntr7220names; s; i++)
  2841. s = strchr(s + 1, '\n');
  2842. dd->cspec->nportcntrs = i - 1;
  2843. dd->cspec->portcntrnamelen = sizeof(portcntr7220names) - 1;
  2844. dd->cspec->portcntrs = kmalloc(dd->cspec->nportcntrs
  2845. * sizeof(u64), GFP_KERNEL);
  2846. }
  2847. static u32 qib_read_7220cntrs(struct qib_devdata *dd, loff_t pos, char **namep,
  2848. u64 **cntrp)
  2849. {
  2850. u32 ret;
  2851. if (!dd->cspec->cntrs) {
  2852. ret = 0;
  2853. goto done;
  2854. }
  2855. if (namep) {
  2856. *namep = (char *)cntr7220names;
  2857. ret = dd->cspec->cntrnamelen;
  2858. if (pos >= ret)
  2859. ret = 0; /* final read after getting everything */
  2860. } else {
  2861. u64 *cntr = dd->cspec->cntrs;
  2862. int i;
  2863. ret = dd->cspec->ncntrs * sizeof(u64);
  2864. if (!cntr || pos >= ret) {
  2865. /* everything read, or couldn't get memory */
  2866. ret = 0;
  2867. goto done;
  2868. }
  2869. *cntrp = cntr;
  2870. for (i = 0; i < dd->cspec->ncntrs; i++)
  2871. *cntr++ = read_7220_creg32(dd, cntr7220indices[i]);
  2872. }
  2873. done:
  2874. return ret;
  2875. }
  2876. static u32 qib_read_7220portcntrs(struct qib_devdata *dd, loff_t pos, u32 port,
  2877. char **namep, u64 **cntrp)
  2878. {
  2879. u32 ret;
  2880. if (!dd->cspec->portcntrs) {
  2881. ret = 0;
  2882. goto done;
  2883. }
  2884. if (namep) {
  2885. *namep = (char *)portcntr7220names;
  2886. ret = dd->cspec->portcntrnamelen;
  2887. if (pos >= ret)
  2888. ret = 0; /* final read after getting everything */
  2889. } else {
  2890. u64 *cntr = dd->cspec->portcntrs;
  2891. struct qib_pportdata *ppd = &dd->pport[port];
  2892. int i;
  2893. ret = dd->cspec->nportcntrs * sizeof(u64);
  2894. if (!cntr || pos >= ret) {
  2895. /* everything read, or couldn't get memory */
  2896. ret = 0;
  2897. goto done;
  2898. }
  2899. *cntrp = cntr;
  2900. for (i = 0; i < dd->cspec->nportcntrs; i++) {
  2901. if (portcntr7220indices[i] & _PORT_VIRT_FLAG)
  2902. *cntr++ = qib_portcntr_7220(ppd,
  2903. portcntr7220indices[i] &
  2904. ~_PORT_VIRT_FLAG);
  2905. else
  2906. *cntr++ = read_7220_creg32(dd,
  2907. portcntr7220indices[i]);
  2908. }
  2909. }
  2910. done:
  2911. return ret;
  2912. }
  2913. /**
  2914. * qib_get_7220_faststats - get word counters from chip before they overflow
  2915. * @opaque - contains a pointer to the qlogic_ib device qib_devdata
  2916. *
  2917. * This needs more work; in particular, decision on whether we really
  2918. * need traffic_wds done the way it is
  2919. * called from add_timer
  2920. */
  2921. static void qib_get_7220_faststats(unsigned long opaque)
  2922. {
  2923. struct qib_devdata *dd = (struct qib_devdata *) opaque;
  2924. struct qib_pportdata *ppd = dd->pport;
  2925. unsigned long flags;
  2926. u64 traffic_wds;
  2927. /*
  2928. * don't access the chip while running diags, or memory diags can
  2929. * fail
  2930. */
  2931. if (!(dd->flags & QIB_INITTED) || dd->diag_client)
  2932. /* but re-arm the timer, for diags case; won't hurt other */
  2933. goto done;
  2934. /*
  2935. * We now try to maintain an activity timer, based on traffic
  2936. * exceeding a threshold, so we need to check the word-counts
  2937. * even if they are 64-bit.
  2938. */
  2939. traffic_wds = qib_portcntr_7220(ppd, cr_wordsend) +
  2940. qib_portcntr_7220(ppd, cr_wordrcv);
  2941. spin_lock_irqsave(&dd->eep_st_lock, flags);
  2942. traffic_wds -= dd->traffic_wds;
  2943. dd->traffic_wds += traffic_wds;
  2944. spin_unlock_irqrestore(&dd->eep_st_lock, flags);
  2945. done:
  2946. mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
  2947. }
  2948. /*
  2949. * If we are using MSI, try to fallback to INTx.
  2950. */
  2951. static int qib_7220_intr_fallback(struct qib_devdata *dd)
  2952. {
  2953. if (!dd->msi_lo)
  2954. return 0;
  2955. qib_devinfo(dd->pcidev,
  2956. "MSI interrupt not detected, trying INTx interrupts\n");
  2957. qib_7220_free_irq(dd);
  2958. qib_enable_intx(dd->pcidev);
  2959. /*
  2960. * Some newer kernels require free_irq before disable_msi,
  2961. * and irq can be changed during disable and INTx enable
  2962. * and we need to therefore use the pcidev->irq value,
  2963. * not our saved MSI value.
  2964. */
  2965. dd->cspec->irq = dd->pcidev->irq;
  2966. qib_setup_7220_interrupt(dd);
  2967. return 1;
  2968. }
  2969. /*
  2970. * Reset the XGXS (between serdes and IBC). Slightly less intrusive
  2971. * than resetting the IBC or external link state, and useful in some
  2972. * cases to cause some retraining. To do this right, we reset IBC
  2973. * as well.
  2974. */
  2975. static void qib_7220_xgxs_reset(struct qib_pportdata *ppd)
  2976. {
  2977. u64 val, prev_val;
  2978. struct qib_devdata *dd = ppd->dd;
  2979. prev_val = qib_read_kreg64(dd, kr_xgxs_cfg);
  2980. val = prev_val | QLOGIC_IB_XGXS_RESET;
  2981. prev_val &= ~QLOGIC_IB_XGXS_RESET; /* be sure */
  2982. qib_write_kreg(dd, kr_control,
  2983. dd->control & ~QLOGIC_IB_C_LINKENABLE);
  2984. qib_write_kreg(dd, kr_xgxs_cfg, val);
  2985. qib_read_kreg32(dd, kr_scratch);
  2986. qib_write_kreg(dd, kr_xgxs_cfg, prev_val);
  2987. qib_write_kreg(dd, kr_control, dd->control);
  2988. }
  2989. /*
  2990. * For this chip, we want to use the same buffer every time
  2991. * when we are trying to bring the link up (they are always VL15
  2992. * packets). At that link state the packet should always go out immediately
  2993. * (or at least be discarded at the tx interface if the link is down).
  2994. * If it doesn't, and the buffer isn't available, that means some other
  2995. * sender has gotten ahead of us, and is preventing our packet from going
  2996. * out. In that case, we flush all packets, and try again. If that still
  2997. * fails, we fail the request, and hope things work the next time around.
  2998. *
  2999. * We don't need very complicated heuristics on whether the packet had
  3000. * time to go out or not, since even at SDR 1X, it goes out in very short
  3001. * time periods, covered by the chip reads done here and as part of the
  3002. * flush.
  3003. */
  3004. static u32 __iomem *get_7220_link_buf(struct qib_pportdata *ppd, u32 *bnum)
  3005. {
  3006. u32 __iomem *buf;
  3007. u32 lbuf = ppd->dd->cspec->lastbuf_for_pio;
  3008. int do_cleanup;
  3009. unsigned long flags;
  3010. /*
  3011. * always blip to get avail list updated, since it's almost
  3012. * always needed, and is fairly cheap.
  3013. */
  3014. sendctrl_7220_mod(ppd->dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
  3015. qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
  3016. buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
  3017. if (buf)
  3018. goto done;
  3019. spin_lock_irqsave(&ppd->sdma_lock, flags);
  3020. if (ppd->sdma_state.current_state == qib_sdma_state_s20_idle &&
  3021. ppd->sdma_state.current_state != qib_sdma_state_s00_hw_down) {
  3022. __qib_sdma_process_event(ppd, qib_sdma_event_e00_go_hw_down);
  3023. do_cleanup = 0;
  3024. } else {
  3025. do_cleanup = 1;
  3026. qib_7220_sdma_hw_clean_up(ppd);
  3027. }
  3028. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  3029. if (do_cleanup) {
  3030. qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
  3031. buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
  3032. }
  3033. done:
  3034. return buf;
  3035. }
  3036. /*
  3037. * This code for non-IBTA-compliant IB speed negotiation is only known to
  3038. * work for the SDR to DDR transition, and only between an HCA and a switch
  3039. * with recent firmware. It is based on observed heuristics, rather than
  3040. * actual knowledge of the non-compliant speed negotiation.
  3041. * It has a number of hard-coded fields, since the hope is to rewrite this
  3042. * when a spec is available on how the negoation is intended to work.
  3043. */
  3044. static void autoneg_7220_sendpkt(struct qib_pportdata *ppd, u32 *hdr,
  3045. u32 dcnt, u32 *data)
  3046. {
  3047. int i;
  3048. u64 pbc;
  3049. u32 __iomem *piobuf;
  3050. u32 pnum;
  3051. struct qib_devdata *dd = ppd->dd;
  3052. i = 0;
  3053. pbc = 7 + dcnt + 1; /* 7 dword header, dword data, icrc */
  3054. pbc |= PBC_7220_VL15_SEND;
  3055. while (!(piobuf = get_7220_link_buf(ppd, &pnum))) {
  3056. if (i++ > 5)
  3057. return;
  3058. udelay(2);
  3059. }
  3060. sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_DISARM_BUF(pnum));
  3061. writeq(pbc, piobuf);
  3062. qib_flush_wc();
  3063. qib_pio_copy(piobuf + 2, hdr, 7);
  3064. qib_pio_copy(piobuf + 9, data, dcnt);
  3065. if (dd->flags & QIB_USE_SPCL_TRIG) {
  3066. u32 spcl_off = (pnum >= dd->piobcnt2k) ? 2047 : 1023;
  3067. qib_flush_wc();
  3068. __raw_writel(0xaebecede, piobuf + spcl_off);
  3069. }
  3070. qib_flush_wc();
  3071. qib_sendbuf_done(dd, pnum);
  3072. }
  3073. /*
  3074. * _start packet gets sent twice at start, _done gets sent twice at end
  3075. */
  3076. static void autoneg_7220_send(struct qib_pportdata *ppd, int which)
  3077. {
  3078. struct qib_devdata *dd = ppd->dd;
  3079. static u32 swapped;
  3080. u32 dw, i, hcnt, dcnt, *data;
  3081. static u32 hdr[7] = { 0xf002ffff, 0x48ffff, 0x6400abba };
  3082. static u32 madpayload_start[0x40] = {
  3083. 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
  3084. 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
  3085. 0x1, 0x1388, 0x15e, 0x1, /* rest 0's */
  3086. };
  3087. static u32 madpayload_done[0x40] = {
  3088. 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
  3089. 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
  3090. 0x40000001, 0x1388, 0x15e, /* rest 0's */
  3091. };
  3092. dcnt = ARRAY_SIZE(madpayload_start);
  3093. hcnt = ARRAY_SIZE(hdr);
  3094. if (!swapped) {
  3095. /* for maintainability, do it at runtime */
  3096. for (i = 0; i < hcnt; i++) {
  3097. dw = (__force u32) cpu_to_be32(hdr[i]);
  3098. hdr[i] = dw;
  3099. }
  3100. for (i = 0; i < dcnt; i++) {
  3101. dw = (__force u32) cpu_to_be32(madpayload_start[i]);
  3102. madpayload_start[i] = dw;
  3103. dw = (__force u32) cpu_to_be32(madpayload_done[i]);
  3104. madpayload_done[i] = dw;
  3105. }
  3106. swapped = 1;
  3107. }
  3108. data = which ? madpayload_done : madpayload_start;
  3109. autoneg_7220_sendpkt(ppd, hdr, dcnt, data);
  3110. qib_read_kreg64(dd, kr_scratch);
  3111. udelay(2);
  3112. autoneg_7220_sendpkt(ppd, hdr, dcnt, data);
  3113. qib_read_kreg64(dd, kr_scratch);
  3114. udelay(2);
  3115. }
  3116. /*
  3117. * Do the absolute minimum to cause an IB speed change, and make it
  3118. * ready, but don't actually trigger the change. The caller will
  3119. * do that when ready (if link is in Polling training state, it will
  3120. * happen immediately, otherwise when link next goes down)
  3121. *
  3122. * This routine should only be used as part of the DDR autonegotation
  3123. * code for devices that are not compliant with IB 1.2 (or code that
  3124. * fixes things up for same).
  3125. *
  3126. * When link has gone down, and autoneg enabled, or autoneg has
  3127. * failed and we give up until next time we set both speeds, and
  3128. * then we want IBTA enabled as well as "use max enabled speed.
  3129. */
  3130. static void set_7220_ibspeed_fast(struct qib_pportdata *ppd, u32 speed)
  3131. {
  3132. ppd->cpspec->ibcddrctrl &= ~(IBA7220_IBC_SPEED_AUTONEG_MASK |
  3133. IBA7220_IBC_IBTA_1_2_MASK);
  3134. if (speed == (QIB_IB_SDR | QIB_IB_DDR))
  3135. ppd->cpspec->ibcddrctrl |= IBA7220_IBC_SPEED_AUTONEG_MASK |
  3136. IBA7220_IBC_IBTA_1_2_MASK;
  3137. else
  3138. ppd->cpspec->ibcddrctrl |= speed == QIB_IB_DDR ?
  3139. IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
  3140. qib_write_kreg(ppd->dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
  3141. qib_write_kreg(ppd->dd, kr_scratch, 0);
  3142. }
  3143. /*
  3144. * This routine is only used when we are not talking to another
  3145. * IB 1.2-compliant device that we think can do DDR.
  3146. * (This includes all existing switch chips as of Oct 2007.)
  3147. * 1.2-compliant devices go directly to DDR prior to reaching INIT
  3148. */
  3149. static void try_7220_autoneg(struct qib_pportdata *ppd)
  3150. {
  3151. unsigned long flags;
  3152. /*
  3153. * Required for older non-IB1.2 DDR switches. Newer
  3154. * non-IB-compliant switches don't need it, but so far,
  3155. * aren't bothered by it either. "Magic constant"
  3156. */
  3157. qib_write_kreg(ppd->dd, kr_ncmodectrl, 0x3b9dc07);
  3158. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3159. ppd->lflags |= QIBL_IB_AUTONEG_INPROG;
  3160. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  3161. autoneg_7220_send(ppd, 0);
  3162. set_7220_ibspeed_fast(ppd, QIB_IB_DDR);
  3163. toggle_7220_rclkrls(ppd->dd);
  3164. /* 2 msec is minimum length of a poll cycle */
  3165. queue_delayed_work(ib_wq, &ppd->cpspec->autoneg_work,
  3166. msecs_to_jiffies(2));
  3167. }
  3168. /*
  3169. * Handle the empirically determined mechanism for auto-negotiation
  3170. * of DDR speed with switches.
  3171. */
  3172. static void autoneg_7220_work(struct work_struct *work)
  3173. {
  3174. struct qib_pportdata *ppd;
  3175. struct qib_devdata *dd;
  3176. u64 startms;
  3177. u32 i;
  3178. unsigned long flags;
  3179. ppd = &container_of(work, struct qib_chippport_specific,
  3180. autoneg_work.work)->pportdata;
  3181. dd = ppd->dd;
  3182. startms = jiffies_to_msecs(jiffies);
  3183. /*
  3184. * Busy wait for this first part, it should be at most a
  3185. * few hundred usec, since we scheduled ourselves for 2msec.
  3186. */
  3187. for (i = 0; i < 25; i++) {
  3188. if (SYM_FIELD(ppd->lastibcstat, IBCStatus, LinkTrainingState)
  3189. == IB_7220_LT_STATE_POLLQUIET) {
  3190. qib_set_linkstate(ppd, QIB_IB_LINKDOWN_DISABLE);
  3191. break;
  3192. }
  3193. udelay(100);
  3194. }
  3195. if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
  3196. goto done; /* we got there early or told to stop */
  3197. /* we expect this to timeout */
  3198. if (wait_event_timeout(ppd->cpspec->autoneg_wait,
  3199. !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
  3200. msecs_to_jiffies(90)))
  3201. goto done;
  3202. toggle_7220_rclkrls(dd);
  3203. /* we expect this to timeout */
  3204. if (wait_event_timeout(ppd->cpspec->autoneg_wait,
  3205. !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
  3206. msecs_to_jiffies(1700)))
  3207. goto done;
  3208. set_7220_ibspeed_fast(ppd, QIB_IB_SDR);
  3209. toggle_7220_rclkrls(dd);
  3210. /*
  3211. * Wait up to 250 msec for link to train and get to INIT at DDR;
  3212. * this should terminate early.
  3213. */
  3214. wait_event_timeout(ppd->cpspec->autoneg_wait,
  3215. !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
  3216. msecs_to_jiffies(250));
  3217. done:
  3218. if (ppd->lflags & QIBL_IB_AUTONEG_INPROG) {
  3219. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3220. ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
  3221. if (dd->cspec->autoneg_tries == AUTONEG_TRIES) {
  3222. ppd->lflags |= QIBL_IB_AUTONEG_FAILED;
  3223. dd->cspec->autoneg_tries = 0;
  3224. }
  3225. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  3226. set_7220_ibspeed_fast(ppd, ppd->link_speed_enabled);
  3227. }
  3228. }
  3229. static u32 qib_7220_iblink_state(u64 ibcs)
  3230. {
  3231. u32 state = (u32)SYM_FIELD(ibcs, IBCStatus, LinkState);
  3232. switch (state) {
  3233. case IB_7220_L_STATE_INIT:
  3234. state = IB_PORT_INIT;
  3235. break;
  3236. case IB_7220_L_STATE_ARM:
  3237. state = IB_PORT_ARMED;
  3238. break;
  3239. case IB_7220_L_STATE_ACTIVE:
  3240. /* fall through */
  3241. case IB_7220_L_STATE_ACT_DEFER:
  3242. state = IB_PORT_ACTIVE;
  3243. break;
  3244. default: /* fall through */
  3245. case IB_7220_L_STATE_DOWN:
  3246. state = IB_PORT_DOWN;
  3247. break;
  3248. }
  3249. return state;
  3250. }
  3251. /* returns the IBTA port state, rather than the IBC link training state */
  3252. static u8 qib_7220_phys_portstate(u64 ibcs)
  3253. {
  3254. u8 state = (u8)SYM_FIELD(ibcs, IBCStatus, LinkTrainingState);
  3255. return qib_7220_physportstate[state];
  3256. }
  3257. static int qib_7220_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs)
  3258. {
  3259. int ret = 0, symadj = 0;
  3260. struct qib_devdata *dd = ppd->dd;
  3261. unsigned long flags;
  3262. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3263. ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY;
  3264. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  3265. if (!ibup) {
  3266. /*
  3267. * When the link goes down we don't want AEQ running, so it
  3268. * won't interfere with IBC training, etc., and we need
  3269. * to go back to the static SerDes preset values.
  3270. */
  3271. if (!(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
  3272. QIBL_IB_AUTONEG_INPROG)))
  3273. set_7220_ibspeed_fast(ppd, ppd->link_speed_enabled);
  3274. if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
  3275. qib_sd7220_presets(dd);
  3276. qib_cancel_sends(ppd); /* initial disarm, etc. */
  3277. spin_lock_irqsave(&ppd->sdma_lock, flags);
  3278. if (__qib_sdma_running(ppd))
  3279. __qib_sdma_process_event(ppd,
  3280. qib_sdma_event_e70_go_idle);
  3281. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  3282. }
  3283. /* this might better in qib_sd7220_presets() */
  3284. set_7220_relock_poll(dd, ibup);
  3285. } else {
  3286. if (qib_compat_ddr_negotiate &&
  3287. !(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
  3288. QIBL_IB_AUTONEG_INPROG)) &&
  3289. ppd->link_speed_active == QIB_IB_SDR &&
  3290. (ppd->link_speed_enabled & (QIB_IB_DDR | QIB_IB_SDR)) ==
  3291. (QIB_IB_DDR | QIB_IB_SDR) &&
  3292. dd->cspec->autoneg_tries < AUTONEG_TRIES) {
  3293. /* we are SDR, and DDR auto-negotiation enabled */
  3294. ++dd->cspec->autoneg_tries;
  3295. if (!ppd->cpspec->ibdeltainprog) {
  3296. ppd->cpspec->ibdeltainprog = 1;
  3297. ppd->cpspec->ibsymsnap = read_7220_creg32(dd,
  3298. cr_ibsymbolerr);
  3299. ppd->cpspec->iblnkerrsnap = read_7220_creg32(dd,
  3300. cr_iblinkerrrecov);
  3301. }
  3302. try_7220_autoneg(ppd);
  3303. ret = 1; /* no other IB status change processing */
  3304. } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
  3305. ppd->link_speed_active == QIB_IB_SDR) {
  3306. autoneg_7220_send(ppd, 1);
  3307. set_7220_ibspeed_fast(ppd, QIB_IB_DDR);
  3308. udelay(2);
  3309. toggle_7220_rclkrls(dd);
  3310. ret = 1; /* no other IB status change processing */
  3311. } else {
  3312. if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
  3313. (ppd->link_speed_active & QIB_IB_DDR)) {
  3314. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3315. ppd->lflags &= ~(QIBL_IB_AUTONEG_INPROG |
  3316. QIBL_IB_AUTONEG_FAILED);
  3317. spin_unlock_irqrestore(&ppd->lflags_lock,
  3318. flags);
  3319. dd->cspec->autoneg_tries = 0;
  3320. /* re-enable SDR, for next link down */
  3321. set_7220_ibspeed_fast(ppd,
  3322. ppd->link_speed_enabled);
  3323. wake_up(&ppd->cpspec->autoneg_wait);
  3324. symadj = 1;
  3325. } else if (ppd->lflags & QIBL_IB_AUTONEG_FAILED) {
  3326. /*
  3327. * Clear autoneg failure flag, and do setup
  3328. * so we'll try next time link goes down and
  3329. * back to INIT (possibly connected to a
  3330. * different device).
  3331. */
  3332. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3333. ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
  3334. spin_unlock_irqrestore(&ppd->lflags_lock,
  3335. flags);
  3336. ppd->cpspec->ibcddrctrl |=
  3337. IBA7220_IBC_IBTA_1_2_MASK;
  3338. qib_write_kreg(dd, kr_ncmodectrl, 0);
  3339. symadj = 1;
  3340. }
  3341. }
  3342. if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
  3343. symadj = 1;
  3344. if (!ret) {
  3345. ppd->delay_mult = rate_to_delay
  3346. [(ibcs >> IBA7220_LINKSPEED_SHIFT) & 1]
  3347. [(ibcs >> IBA7220_LINKWIDTH_SHIFT) & 1];
  3348. set_7220_relock_poll(dd, ibup);
  3349. spin_lock_irqsave(&ppd->sdma_lock, flags);
  3350. /*
  3351. * Unlike 7322, the 7220 needs this, due to lack of
  3352. * interrupt in some cases when we have sdma active
  3353. * when the link goes down.
  3354. */
  3355. if (ppd->sdma_state.current_state !=
  3356. qib_sdma_state_s20_idle)
  3357. __qib_sdma_process_event(ppd,
  3358. qib_sdma_event_e00_go_hw_down);
  3359. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  3360. }
  3361. }
  3362. if (symadj) {
  3363. if (ppd->cpspec->ibdeltainprog) {
  3364. ppd->cpspec->ibdeltainprog = 0;
  3365. ppd->cpspec->ibsymdelta += read_7220_creg32(ppd->dd,
  3366. cr_ibsymbolerr) - ppd->cpspec->ibsymsnap;
  3367. ppd->cpspec->iblnkerrdelta += read_7220_creg32(ppd->dd,
  3368. cr_iblinkerrrecov) - ppd->cpspec->iblnkerrsnap;
  3369. }
  3370. } else if (!ibup && qib_compat_ddr_negotiate &&
  3371. !ppd->cpspec->ibdeltainprog &&
  3372. !(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
  3373. ppd->cpspec->ibdeltainprog = 1;
  3374. ppd->cpspec->ibsymsnap = read_7220_creg32(ppd->dd,
  3375. cr_ibsymbolerr);
  3376. ppd->cpspec->iblnkerrsnap = read_7220_creg32(ppd->dd,
  3377. cr_iblinkerrrecov);
  3378. }
  3379. if (!ret)
  3380. qib_setup_7220_setextled(ppd, ibup);
  3381. return ret;
  3382. }
  3383. /*
  3384. * Does read/modify/write to appropriate registers to
  3385. * set output and direction bits selected by mask.
  3386. * these are in their canonical postions (e.g. lsb of
  3387. * dir will end up in D48 of extctrl on existing chips).
  3388. * returns contents of GP Inputs.
  3389. */
  3390. static int gpio_7220_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask)
  3391. {
  3392. u64 read_val, new_out;
  3393. unsigned long flags;
  3394. if (mask) {
  3395. /* some bits being written, lock access to GPIO */
  3396. dir &= mask;
  3397. out &= mask;
  3398. spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
  3399. dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe));
  3400. dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe));
  3401. new_out = (dd->cspec->gpio_out & ~mask) | out;
  3402. qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
  3403. qib_write_kreg(dd, kr_gpio_out, new_out);
  3404. dd->cspec->gpio_out = new_out;
  3405. spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
  3406. }
  3407. /*
  3408. * It is unlikely that a read at this time would get valid
  3409. * data on a pin whose direction line was set in the same
  3410. * call to this function. We include the read here because
  3411. * that allows us to potentially combine a change on one pin with
  3412. * a read on another, and because the old code did something like
  3413. * this.
  3414. */
  3415. read_val = qib_read_kreg64(dd, kr_extstatus);
  3416. return SYM_FIELD(read_val, EXTStatus, GPIOIn);
  3417. }
  3418. /*
  3419. * Read fundamental info we need to use the chip. These are
  3420. * the registers that describe chip capabilities, and are
  3421. * saved in shadow registers.
  3422. */
  3423. static void get_7220_chip_params(struct qib_devdata *dd)
  3424. {
  3425. u64 val;
  3426. u32 piobufs;
  3427. int mtu;
  3428. dd->uregbase = qib_read_kreg32(dd, kr_userregbase);
  3429. dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt);
  3430. dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase);
  3431. dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase);
  3432. dd->palign = qib_read_kreg32(dd, kr_palign);
  3433. dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase);
  3434. dd->pio2k_bufbase = dd->piobufbase & 0xffffffff;
  3435. val = qib_read_kreg64(dd, kr_sendpiosize);
  3436. dd->piosize2k = val & ~0U;
  3437. dd->piosize4k = val >> 32;
  3438. mtu = ib_mtu_enum_to_int(qib_ibmtu);
  3439. if (mtu == -1)
  3440. mtu = QIB_DEFAULT_MTU;
  3441. dd->pport->ibmtu = (u32)mtu;
  3442. val = qib_read_kreg64(dd, kr_sendpiobufcnt);
  3443. dd->piobcnt2k = val & ~0U;
  3444. dd->piobcnt4k = val >> 32;
  3445. /* these may be adjusted in init_chip_wc_pat() */
  3446. dd->pio2kbase = (u32 __iomem *)
  3447. ((char __iomem *) dd->kregbase + dd->pio2k_bufbase);
  3448. if (dd->piobcnt4k) {
  3449. dd->pio4kbase = (u32 __iomem *)
  3450. ((char __iomem *) dd->kregbase +
  3451. (dd->piobufbase >> 32));
  3452. /*
  3453. * 4K buffers take 2 pages; we use roundup just to be
  3454. * paranoid; we calculate it once here, rather than on
  3455. * ever buf allocate
  3456. */
  3457. dd->align4k = ALIGN(dd->piosize4k, dd->palign);
  3458. }
  3459. piobufs = dd->piobcnt4k + dd->piobcnt2k;
  3460. dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) /
  3461. (sizeof(u64) * BITS_PER_BYTE / 2);
  3462. }
  3463. /*
  3464. * The chip base addresses in cspec and cpspec have to be set
  3465. * after possible init_chip_wc_pat(), rather than in
  3466. * qib_get_7220_chip_params(), so split out as separate function
  3467. */
  3468. static void set_7220_baseaddrs(struct qib_devdata *dd)
  3469. {
  3470. u32 cregbase;
  3471. /* init after possible re-map in init_chip_wc_pat() */
  3472. cregbase = qib_read_kreg32(dd, kr_counterregbase);
  3473. dd->cspec->cregbase = (u64 __iomem *)
  3474. ((char __iomem *) dd->kregbase + cregbase);
  3475. dd->egrtidbase = (u64 __iomem *)
  3476. ((char __iomem *) dd->kregbase + dd->rcvegrbase);
  3477. }
  3478. #define SENDCTRL_SHADOWED (SYM_MASK(SendCtrl, SendIntBufAvail) | \
  3479. SYM_MASK(SendCtrl, SPioEnable) | \
  3480. SYM_MASK(SendCtrl, SSpecialTriggerEn) | \
  3481. SYM_MASK(SendCtrl, SendBufAvailUpd) | \
  3482. SYM_MASK(SendCtrl, AvailUpdThld) | \
  3483. SYM_MASK(SendCtrl, SDmaEnable) | \
  3484. SYM_MASK(SendCtrl, SDmaIntEnable) | \
  3485. SYM_MASK(SendCtrl, SDmaHalt) | \
  3486. SYM_MASK(SendCtrl, SDmaSingleDescriptor))
  3487. static int sendctrl_hook(struct qib_devdata *dd,
  3488. const struct diag_observer *op,
  3489. u32 offs, u64 *data, u64 mask, int only_32)
  3490. {
  3491. unsigned long flags;
  3492. unsigned idx = offs / sizeof(u64);
  3493. u64 local_data, all_bits;
  3494. if (idx != kr_sendctrl) {
  3495. qib_dev_err(dd, "SendCtrl Hook called with offs %X, %s-bit\n",
  3496. offs, only_32 ? "32" : "64");
  3497. return 0;
  3498. }
  3499. all_bits = ~0ULL;
  3500. if (only_32)
  3501. all_bits >>= 32;
  3502. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  3503. if ((mask & all_bits) != all_bits) {
  3504. /*
  3505. * At least some mask bits are zero, so we need
  3506. * to read. The judgement call is whether from
  3507. * reg or shadow. First-cut: read reg, and complain
  3508. * if any bits which should be shadowed are different
  3509. * from their shadowed value.
  3510. */
  3511. if (only_32)
  3512. local_data = (u64)qib_read_kreg32(dd, idx);
  3513. else
  3514. local_data = qib_read_kreg64(dd, idx);
  3515. qib_dev_err(dd, "Sendctrl -> %X, Shad -> %X\n",
  3516. (u32)local_data, (u32)dd->sendctrl);
  3517. if ((local_data & SENDCTRL_SHADOWED) !=
  3518. (dd->sendctrl & SENDCTRL_SHADOWED))
  3519. qib_dev_err(dd, "Sendctrl read: %X shadow is %X\n",
  3520. (u32)local_data, (u32) dd->sendctrl);
  3521. *data = (local_data & ~mask) | (*data & mask);
  3522. }
  3523. if (mask) {
  3524. /*
  3525. * At least some mask bits are one, so we need
  3526. * to write, but only shadow some bits.
  3527. */
  3528. u64 sval, tval; /* Shadowed, transient */
  3529. /*
  3530. * New shadow val is bits we don't want to touch,
  3531. * ORed with bits we do, that are intended for shadow.
  3532. */
  3533. sval = (dd->sendctrl & ~mask);
  3534. sval |= *data & SENDCTRL_SHADOWED & mask;
  3535. dd->sendctrl = sval;
  3536. tval = sval | (*data & ~SENDCTRL_SHADOWED & mask);
  3537. qib_dev_err(dd, "Sendctrl <- %X, Shad <- %X\n",
  3538. (u32)tval, (u32)sval);
  3539. qib_write_kreg(dd, kr_sendctrl, tval);
  3540. qib_write_kreg(dd, kr_scratch, 0Ull);
  3541. }
  3542. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  3543. return only_32 ? 4 : 8;
  3544. }
  3545. static const struct diag_observer sendctrl_observer = {
  3546. sendctrl_hook, kr_sendctrl * sizeof(u64),
  3547. kr_sendctrl * sizeof(u64)
  3548. };
  3549. /*
  3550. * write the final few registers that depend on some of the
  3551. * init setup. Done late in init, just before bringing up
  3552. * the serdes.
  3553. */
  3554. static int qib_late_7220_initreg(struct qib_devdata *dd)
  3555. {
  3556. int ret = 0;
  3557. u64 val;
  3558. qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize);
  3559. qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize);
  3560. qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt);
  3561. qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys);
  3562. val = qib_read_kreg64(dd, kr_sendpioavailaddr);
  3563. if (val != dd->pioavailregs_phys) {
  3564. qib_dev_err(dd,
  3565. "Catastrophic software error, SendPIOAvailAddr written as %lx, read back as %llx\n",
  3566. (unsigned long) dd->pioavailregs_phys,
  3567. (unsigned long long) val);
  3568. ret = -EINVAL;
  3569. }
  3570. qib_register_observer(dd, &sendctrl_observer);
  3571. return ret;
  3572. }
  3573. static int qib_init_7220_variables(struct qib_devdata *dd)
  3574. {
  3575. struct qib_chippport_specific *cpspec;
  3576. struct qib_pportdata *ppd;
  3577. int ret = 0;
  3578. u32 sbufs, updthresh;
  3579. cpspec = (struct qib_chippport_specific *)(dd + 1);
  3580. ppd = &cpspec->pportdata;
  3581. dd->pport = ppd;
  3582. dd->num_pports = 1;
  3583. dd->cspec = (struct qib_chip_specific *)(cpspec + dd->num_pports);
  3584. ppd->cpspec = cpspec;
  3585. spin_lock_init(&dd->cspec->sdepb_lock);
  3586. spin_lock_init(&dd->cspec->rcvmod_lock);
  3587. spin_lock_init(&dd->cspec->gpio_lock);
  3588. /* we haven't yet set QIB_PRESENT, so use read directly */
  3589. dd->revision = readq(&dd->kregbase[kr_revision]);
  3590. if ((dd->revision & 0xffffffffU) == 0xffffffffU) {
  3591. qib_dev_err(dd,
  3592. "Revision register read failure, giving up initialization\n");
  3593. ret = -ENODEV;
  3594. goto bail;
  3595. }
  3596. dd->flags |= QIB_PRESENT; /* now register routines work */
  3597. dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R,
  3598. ChipRevMajor);
  3599. dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R,
  3600. ChipRevMinor);
  3601. get_7220_chip_params(dd);
  3602. qib_7220_boardname(dd);
  3603. /*
  3604. * GPIO bits for TWSI data and clock,
  3605. * used for serial EEPROM.
  3606. */
  3607. dd->gpio_sda_num = _QIB_GPIO_SDA_NUM;
  3608. dd->gpio_scl_num = _QIB_GPIO_SCL_NUM;
  3609. dd->twsi_eeprom_dev = QIB_TWSI_EEPROM_DEV;
  3610. dd->flags |= QIB_HAS_INTX | QIB_HAS_LINK_LATENCY |
  3611. QIB_NODMA_RTAIL | QIB_HAS_THRESH_UPDATE;
  3612. dd->flags |= qib_special_trigger ?
  3613. QIB_USE_SPCL_TRIG : QIB_HAS_SEND_DMA;
  3614. /*
  3615. * EEPROM error log 0 is TXE Parity errors. 1 is RXE Parity.
  3616. * 2 is Some Misc, 3 is reserved for future.
  3617. */
  3618. dd->eep_st_masks[0].hwerrs_to_log = HWE_MASK(TXEMemParityErr);
  3619. dd->eep_st_masks[1].hwerrs_to_log = HWE_MASK(RXEMemParityErr);
  3620. dd->eep_st_masks[2].errs_to_log = ERR_MASK(ResetNegated);
  3621. init_waitqueue_head(&cpspec->autoneg_wait);
  3622. INIT_DELAYED_WORK(&cpspec->autoneg_work, autoneg_7220_work);
  3623. ret = qib_init_pportdata(ppd, dd, 0, 1);
  3624. if (ret)
  3625. goto bail;
  3626. ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
  3627. ppd->link_speed_supported = QIB_IB_SDR | QIB_IB_DDR;
  3628. ppd->link_width_enabled = ppd->link_width_supported;
  3629. ppd->link_speed_enabled = ppd->link_speed_supported;
  3630. /*
  3631. * Set the initial values to reasonable default, will be set
  3632. * for real when link is up.
  3633. */
  3634. ppd->link_width_active = IB_WIDTH_4X;
  3635. ppd->link_speed_active = QIB_IB_SDR;
  3636. ppd->delay_mult = rate_to_delay[0][1];
  3637. ppd->vls_supported = IB_VL_VL0;
  3638. ppd->vls_operational = ppd->vls_supported;
  3639. if (!qib_mini_init)
  3640. qib_write_kreg(dd, kr_rcvbthqp, QIB_KD_QP);
  3641. setup_timer(&ppd->cpspec->chase_timer, reenable_7220_chase,
  3642. (unsigned long)ppd);
  3643. qib_num_cfg_vls = 1; /* if any 7220's, only one VL */
  3644. dd->rcvhdrentsize = QIB_RCVHDR_ENTSIZE;
  3645. dd->rcvhdrsize = QIB_DFLT_RCVHDRSIZE;
  3646. dd->rhf_offset =
  3647. dd->rcvhdrentsize - sizeof(u64) / sizeof(u32);
  3648. /* we always allocate at least 2048 bytes for eager buffers */
  3649. ret = ib_mtu_enum_to_int(qib_ibmtu);
  3650. dd->rcvegrbufsize = ret != -1 ? max(ret, 2048) : QIB_DEFAULT_MTU;
  3651. BUG_ON(!is_power_of_2(dd->rcvegrbufsize));
  3652. dd->rcvegrbufsize_shift = ilog2(dd->rcvegrbufsize);
  3653. qib_7220_tidtemplate(dd);
  3654. /*
  3655. * We can request a receive interrupt for 1 or
  3656. * more packets from current offset. For now, we set this
  3657. * up for a single packet.
  3658. */
  3659. dd->rhdrhead_intr_off = 1ULL << 32;
  3660. /* setup the stats timer; the add_timer is done at end of init */
  3661. init_timer(&dd->stats_timer);
  3662. dd->stats_timer.function = qib_get_7220_faststats;
  3663. dd->stats_timer.data = (unsigned long) dd;
  3664. dd->stats_timer.expires = jiffies + ACTIVITY_TIMER * HZ;
  3665. /*
  3666. * Control[4] has been added to change the arbitration within
  3667. * the SDMA engine between favoring data fetches over descriptor
  3668. * fetches. qib_sdma_fetch_arb==0 gives data fetches priority.
  3669. */
  3670. if (qib_sdma_fetch_arb)
  3671. dd->control |= 1 << 4;
  3672. dd->ureg_align = 0x10000; /* 64KB alignment */
  3673. dd->piosize2kmax_dwords = (dd->piosize2k >> 2)-1;
  3674. qib_7220_config_ctxts(dd);
  3675. qib_set_ctxtcnt(dd); /* needed for PAT setup */
  3676. ret = init_chip_wc_pat(dd, 0);
  3677. if (ret)
  3678. goto bail;
  3679. set_7220_baseaddrs(dd); /* set chip access pointers now */
  3680. ret = 0;
  3681. if (qib_mini_init)
  3682. goto bail;
  3683. ret = qib_create_ctxts(dd);
  3684. init_7220_cntrnames(dd);
  3685. /* use all of 4KB buffers for the kernel SDMA, zero if !SDMA.
  3686. * reserve the update threshold amount for other kernel use, such
  3687. * as sending SMI, MAD, and ACKs, or 3, whichever is greater,
  3688. * unless we aren't enabling SDMA, in which case we want to use
  3689. * all the 4k bufs for the kernel.
  3690. * if this was less than the update threshold, we could wait
  3691. * a long time for an update. Coded this way because we
  3692. * sometimes change the update threshold for various reasons,
  3693. * and we want this to remain robust.
  3694. */
  3695. updthresh = 8U; /* update threshold */
  3696. if (dd->flags & QIB_HAS_SEND_DMA) {
  3697. dd->cspec->sdmabufcnt = dd->piobcnt4k;
  3698. sbufs = updthresh > 3 ? updthresh : 3;
  3699. } else {
  3700. dd->cspec->sdmabufcnt = 0;
  3701. sbufs = dd->piobcnt4k;
  3702. }
  3703. dd->cspec->lastbuf_for_pio = dd->piobcnt2k + dd->piobcnt4k -
  3704. dd->cspec->sdmabufcnt;
  3705. dd->lastctxt_piobuf = dd->cspec->lastbuf_for_pio - sbufs;
  3706. dd->cspec->lastbuf_for_pio--; /* range is <= , not < */
  3707. dd->last_pio = dd->cspec->lastbuf_for_pio;
  3708. dd->pbufsctxt = dd->lastctxt_piobuf /
  3709. (dd->cfgctxts - dd->first_user_ctxt);
  3710. /*
  3711. * if we are at 16 user contexts, we will have one 7 sbufs
  3712. * per context, so drop the update threshold to match. We
  3713. * want to update before we actually run out, at low pbufs/ctxt
  3714. * so give ourselves some margin
  3715. */
  3716. if ((dd->pbufsctxt - 2) < updthresh)
  3717. updthresh = dd->pbufsctxt - 2;
  3718. dd->cspec->updthresh_dflt = updthresh;
  3719. dd->cspec->updthresh = updthresh;
  3720. /* before full enable, no interrupts, no locking needed */
  3721. dd->sendctrl |= (updthresh & SYM_RMASK(SendCtrl, AvailUpdThld))
  3722. << SYM_LSB(SendCtrl, AvailUpdThld);
  3723. dd->psxmitwait_supported = 1;
  3724. dd->psxmitwait_check_rate = QIB_7220_PSXMITWAIT_CHECK_RATE;
  3725. bail:
  3726. return ret;
  3727. }
  3728. static u32 __iomem *qib_7220_getsendbuf(struct qib_pportdata *ppd, u64 pbc,
  3729. u32 *pbufnum)
  3730. {
  3731. u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK;
  3732. struct qib_devdata *dd = ppd->dd;
  3733. u32 __iomem *buf;
  3734. if (((pbc >> 32) & PBC_7220_VL15_SEND_CTRL) &&
  3735. !(ppd->lflags & (QIBL_IB_AUTONEG_INPROG | QIBL_LINKACTIVE)))
  3736. buf = get_7220_link_buf(ppd, pbufnum);
  3737. else {
  3738. if ((plen + 1) > dd->piosize2kmax_dwords)
  3739. first = dd->piobcnt2k;
  3740. else
  3741. first = 0;
  3742. /* try 4k if all 2k busy, so same last for both sizes */
  3743. last = dd->cspec->lastbuf_for_pio;
  3744. buf = qib_getsendbuf_range(dd, pbufnum, first, last);
  3745. }
  3746. return buf;
  3747. }
  3748. /* these 2 "counters" are really control registers, and are always RW */
  3749. static void qib_set_cntr_7220_sample(struct qib_pportdata *ppd, u32 intv,
  3750. u32 start)
  3751. {
  3752. write_7220_creg(ppd->dd, cr_psinterval, intv);
  3753. write_7220_creg(ppd->dd, cr_psstart, start);
  3754. }
  3755. /*
  3756. * NOTE: no real attempt is made to generalize the SDMA stuff.
  3757. * At some point "soon" we will have a new more generalized
  3758. * set of sdma interface, and then we'll clean this up.
  3759. */
  3760. /* Must be called with sdma_lock held, or before init finished */
  3761. static void qib_sdma_update_7220_tail(struct qib_pportdata *ppd, u16 tail)
  3762. {
  3763. /* Commit writes to memory and advance the tail on the chip */
  3764. wmb();
  3765. ppd->sdma_descq_tail = tail;
  3766. qib_write_kreg(ppd->dd, kr_senddmatail, tail);
  3767. }
  3768. static void qib_sdma_set_7220_desc_cnt(struct qib_pportdata *ppd, unsigned cnt)
  3769. {
  3770. }
  3771. static struct sdma_set_state_action sdma_7220_action_table[] = {
  3772. [qib_sdma_state_s00_hw_down] = {
  3773. .op_enable = 0,
  3774. .op_intenable = 0,
  3775. .op_halt = 0,
  3776. .go_s99_running_tofalse = 1,
  3777. },
  3778. [qib_sdma_state_s10_hw_start_up_wait] = {
  3779. .op_enable = 1,
  3780. .op_intenable = 1,
  3781. .op_halt = 1,
  3782. },
  3783. [qib_sdma_state_s20_idle] = {
  3784. .op_enable = 1,
  3785. .op_intenable = 1,
  3786. .op_halt = 1,
  3787. },
  3788. [qib_sdma_state_s30_sw_clean_up_wait] = {
  3789. .op_enable = 0,
  3790. .op_intenable = 1,
  3791. .op_halt = 0,
  3792. },
  3793. [qib_sdma_state_s40_hw_clean_up_wait] = {
  3794. .op_enable = 1,
  3795. .op_intenable = 1,
  3796. .op_halt = 1,
  3797. },
  3798. [qib_sdma_state_s50_hw_halt_wait] = {
  3799. .op_enable = 1,
  3800. .op_intenable = 1,
  3801. .op_halt = 1,
  3802. },
  3803. [qib_sdma_state_s99_running] = {
  3804. .op_enable = 1,
  3805. .op_intenable = 1,
  3806. .op_halt = 0,
  3807. .go_s99_running_totrue = 1,
  3808. },
  3809. };
  3810. static void qib_7220_sdma_init_early(struct qib_pportdata *ppd)
  3811. {
  3812. ppd->sdma_state.set_state_action = sdma_7220_action_table;
  3813. }
  3814. static int init_sdma_7220_regs(struct qib_pportdata *ppd)
  3815. {
  3816. struct qib_devdata *dd = ppd->dd;
  3817. unsigned i, n;
  3818. u64 senddmabufmask[3] = { 0 };
  3819. /* Set SendDmaBase */
  3820. qib_write_kreg(dd, kr_senddmabase, ppd->sdma_descq_phys);
  3821. qib_sdma_7220_setlengen(ppd);
  3822. qib_sdma_update_7220_tail(ppd, 0); /* Set SendDmaTail */
  3823. /* Set SendDmaHeadAddr */
  3824. qib_write_kreg(dd, kr_senddmaheadaddr, ppd->sdma_head_phys);
  3825. /*
  3826. * Reserve all the former "kernel" piobufs, using high number range
  3827. * so we get as many 4K buffers as possible
  3828. */
  3829. n = dd->piobcnt2k + dd->piobcnt4k;
  3830. i = n - dd->cspec->sdmabufcnt;
  3831. for (; i < n; ++i) {
  3832. unsigned word = i / 64;
  3833. unsigned bit = i & 63;
  3834. BUG_ON(word >= 3);
  3835. senddmabufmask[word] |= 1ULL << bit;
  3836. }
  3837. qib_write_kreg(dd, kr_senddmabufmask0, senddmabufmask[0]);
  3838. qib_write_kreg(dd, kr_senddmabufmask1, senddmabufmask[1]);
  3839. qib_write_kreg(dd, kr_senddmabufmask2, senddmabufmask[2]);
  3840. ppd->sdma_state.first_sendbuf = i;
  3841. ppd->sdma_state.last_sendbuf = n;
  3842. return 0;
  3843. }
  3844. /* sdma_lock must be held */
  3845. static u16 qib_sdma_7220_gethead(struct qib_pportdata *ppd)
  3846. {
  3847. struct qib_devdata *dd = ppd->dd;
  3848. int sane;
  3849. int use_dmahead;
  3850. u16 swhead;
  3851. u16 swtail;
  3852. u16 cnt;
  3853. u16 hwhead;
  3854. use_dmahead = __qib_sdma_running(ppd) &&
  3855. (dd->flags & QIB_HAS_SDMA_TIMEOUT);
  3856. retry:
  3857. hwhead = use_dmahead ?
  3858. (u16)le64_to_cpu(*ppd->sdma_head_dma) :
  3859. (u16)qib_read_kreg32(dd, kr_senddmahead);
  3860. swhead = ppd->sdma_descq_head;
  3861. swtail = ppd->sdma_descq_tail;
  3862. cnt = ppd->sdma_descq_cnt;
  3863. if (swhead < swtail) {
  3864. /* not wrapped */
  3865. sane = (hwhead >= swhead) & (hwhead <= swtail);
  3866. } else if (swhead > swtail) {
  3867. /* wrapped around */
  3868. sane = ((hwhead >= swhead) && (hwhead < cnt)) ||
  3869. (hwhead <= swtail);
  3870. } else {
  3871. /* empty */
  3872. sane = (hwhead == swhead);
  3873. }
  3874. if (unlikely(!sane)) {
  3875. if (use_dmahead) {
  3876. /* try one more time, directly from the register */
  3877. use_dmahead = 0;
  3878. goto retry;
  3879. }
  3880. /* assume no progress */
  3881. hwhead = swhead;
  3882. }
  3883. return hwhead;
  3884. }
  3885. static int qib_sdma_7220_busy(struct qib_pportdata *ppd)
  3886. {
  3887. u64 hwstatus = qib_read_kreg64(ppd->dd, kr_senddmastatus);
  3888. return (hwstatus & SYM_MASK(SendDmaStatus, ScoreBoardDrainInProg)) ||
  3889. (hwstatus & SYM_MASK(SendDmaStatus, AbortInProg)) ||
  3890. (hwstatus & SYM_MASK(SendDmaStatus, InternalSDmaEnable)) ||
  3891. !(hwstatus & SYM_MASK(SendDmaStatus, ScbEmpty));
  3892. }
  3893. /*
  3894. * Compute the amount of delay before sending the next packet if the
  3895. * port's send rate differs from the static rate set for the QP.
  3896. * Since the delay affects this packet but the amount of the delay is
  3897. * based on the length of the previous packet, use the last delay computed
  3898. * and save the delay count for this packet to be used next time
  3899. * we get here.
  3900. */
  3901. static u32 qib_7220_setpbc_control(struct qib_pportdata *ppd, u32 plen,
  3902. u8 srate, u8 vl)
  3903. {
  3904. u8 snd_mult = ppd->delay_mult;
  3905. u8 rcv_mult = ib_rate_to_delay[srate];
  3906. u32 ret = ppd->cpspec->last_delay_mult;
  3907. ppd->cpspec->last_delay_mult = (rcv_mult > snd_mult) ?
  3908. (plen * (rcv_mult - snd_mult) + 1) >> 1 : 0;
  3909. /* Indicate VL15, if necessary */
  3910. if (vl == 15)
  3911. ret |= PBC_7220_VL15_SEND_CTRL;
  3912. return ret;
  3913. }
  3914. static void qib_7220_initvl15_bufs(struct qib_devdata *dd)
  3915. {
  3916. }
  3917. static void qib_7220_init_ctxt(struct qib_ctxtdata *rcd)
  3918. {
  3919. if (!rcd->ctxt) {
  3920. rcd->rcvegrcnt = IBA7220_KRCVEGRCNT;
  3921. rcd->rcvegr_tid_base = 0;
  3922. } else {
  3923. rcd->rcvegrcnt = rcd->dd->cspec->rcvegrcnt;
  3924. rcd->rcvegr_tid_base = IBA7220_KRCVEGRCNT +
  3925. (rcd->ctxt - 1) * rcd->rcvegrcnt;
  3926. }
  3927. }
  3928. static void qib_7220_txchk_change(struct qib_devdata *dd, u32 start,
  3929. u32 len, u32 which, struct qib_ctxtdata *rcd)
  3930. {
  3931. int i;
  3932. unsigned long flags;
  3933. switch (which) {
  3934. case TXCHK_CHG_TYPE_KERN:
  3935. /* see if we need to raise avail update threshold */
  3936. spin_lock_irqsave(&dd->uctxt_lock, flags);
  3937. for (i = dd->first_user_ctxt;
  3938. dd->cspec->updthresh != dd->cspec->updthresh_dflt
  3939. && i < dd->cfgctxts; i++)
  3940. if (dd->rcd[i] && dd->rcd[i]->subctxt_cnt &&
  3941. ((dd->rcd[i]->piocnt / dd->rcd[i]->subctxt_cnt) - 1)
  3942. < dd->cspec->updthresh_dflt)
  3943. break;
  3944. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  3945. if (i == dd->cfgctxts) {
  3946. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  3947. dd->cspec->updthresh = dd->cspec->updthresh_dflt;
  3948. dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
  3949. dd->sendctrl |= (dd->cspec->updthresh &
  3950. SYM_RMASK(SendCtrl, AvailUpdThld)) <<
  3951. SYM_LSB(SendCtrl, AvailUpdThld);
  3952. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  3953. sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
  3954. }
  3955. break;
  3956. case TXCHK_CHG_TYPE_USER:
  3957. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  3958. if (rcd && rcd->subctxt_cnt && ((rcd->piocnt
  3959. / rcd->subctxt_cnt) - 1) < dd->cspec->updthresh) {
  3960. dd->cspec->updthresh = (rcd->piocnt /
  3961. rcd->subctxt_cnt) - 1;
  3962. dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
  3963. dd->sendctrl |= (dd->cspec->updthresh &
  3964. SYM_RMASK(SendCtrl, AvailUpdThld))
  3965. << SYM_LSB(SendCtrl, AvailUpdThld);
  3966. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  3967. sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
  3968. } else
  3969. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  3970. break;
  3971. }
  3972. }
  3973. static void writescratch(struct qib_devdata *dd, u32 val)
  3974. {
  3975. qib_write_kreg(dd, kr_scratch, val);
  3976. }
  3977. #define VALID_TS_RD_REG_MASK 0xBF
  3978. /**
  3979. * qib_7220_tempsense_read - read register of temp sensor via TWSI
  3980. * @dd: the qlogic_ib device
  3981. * @regnum: register to read from
  3982. *
  3983. * returns reg contents (0..255) or < 0 for error
  3984. */
  3985. static int qib_7220_tempsense_rd(struct qib_devdata *dd, int regnum)
  3986. {
  3987. int ret;
  3988. u8 rdata;
  3989. if (regnum > 7) {
  3990. ret = -EINVAL;
  3991. goto bail;
  3992. }
  3993. /* return a bogus value for (the one) register we do not have */
  3994. if (!((1 << regnum) & VALID_TS_RD_REG_MASK)) {
  3995. ret = 0;
  3996. goto bail;
  3997. }
  3998. ret = mutex_lock_interruptible(&dd->eep_lock);
  3999. if (ret)
  4000. goto bail;
  4001. ret = qib_twsi_blk_rd(dd, QIB_TWSI_TEMP_DEV, regnum, &rdata, 1);
  4002. if (!ret)
  4003. ret = rdata;
  4004. mutex_unlock(&dd->eep_lock);
  4005. /*
  4006. * There are three possibilities here:
  4007. * ret is actual value (0..255)
  4008. * ret is -ENXIO or -EINVAL from twsi code or this file
  4009. * ret is -EINTR from mutex_lock_interruptible.
  4010. */
  4011. bail:
  4012. return ret;
  4013. }
  4014. #ifdef CONFIG_INFINIBAND_QIB_DCA
  4015. static int qib_7220_notify_dca(struct qib_devdata *dd, unsigned long event)
  4016. {
  4017. return 0;
  4018. }
  4019. #endif
  4020. /* Dummy function, as 7220 boards never disable EEPROM Write */
  4021. static int qib_7220_eeprom_wen(struct qib_devdata *dd, int wen)
  4022. {
  4023. return 1;
  4024. }
  4025. /**
  4026. * qib_init_iba7220_funcs - set up the chip-specific function pointers
  4027. * @dev: the pci_dev for qlogic_ib device
  4028. * @ent: pci_device_id struct for this dev
  4029. *
  4030. * This is global, and is called directly at init to set up the
  4031. * chip-specific function pointers for later use.
  4032. */
  4033. struct qib_devdata *qib_init_iba7220_funcs(struct pci_dev *pdev,
  4034. const struct pci_device_id *ent)
  4035. {
  4036. struct qib_devdata *dd;
  4037. int ret;
  4038. u32 boardid, minwidth;
  4039. dd = qib_alloc_devdata(pdev, sizeof(struct qib_chip_specific) +
  4040. sizeof(struct qib_chippport_specific));
  4041. if (IS_ERR(dd))
  4042. goto bail;
  4043. dd->f_bringup_serdes = qib_7220_bringup_serdes;
  4044. dd->f_cleanup = qib_setup_7220_cleanup;
  4045. dd->f_clear_tids = qib_7220_clear_tids;
  4046. dd->f_free_irq = qib_7220_free_irq;
  4047. dd->f_get_base_info = qib_7220_get_base_info;
  4048. dd->f_get_msgheader = qib_7220_get_msgheader;
  4049. dd->f_getsendbuf = qib_7220_getsendbuf;
  4050. dd->f_gpio_mod = gpio_7220_mod;
  4051. dd->f_eeprom_wen = qib_7220_eeprom_wen;
  4052. dd->f_hdrqempty = qib_7220_hdrqempty;
  4053. dd->f_ib_updown = qib_7220_ib_updown;
  4054. dd->f_init_ctxt = qib_7220_init_ctxt;
  4055. dd->f_initvl15_bufs = qib_7220_initvl15_bufs;
  4056. dd->f_intr_fallback = qib_7220_intr_fallback;
  4057. dd->f_late_initreg = qib_late_7220_initreg;
  4058. dd->f_setpbc_control = qib_7220_setpbc_control;
  4059. dd->f_portcntr = qib_portcntr_7220;
  4060. dd->f_put_tid = qib_7220_put_tid;
  4061. dd->f_quiet_serdes = qib_7220_quiet_serdes;
  4062. dd->f_rcvctrl = rcvctrl_7220_mod;
  4063. dd->f_read_cntrs = qib_read_7220cntrs;
  4064. dd->f_read_portcntrs = qib_read_7220portcntrs;
  4065. dd->f_reset = qib_setup_7220_reset;
  4066. dd->f_init_sdma_regs = init_sdma_7220_regs;
  4067. dd->f_sdma_busy = qib_sdma_7220_busy;
  4068. dd->f_sdma_gethead = qib_sdma_7220_gethead;
  4069. dd->f_sdma_sendctrl = qib_7220_sdma_sendctrl;
  4070. dd->f_sdma_set_desc_cnt = qib_sdma_set_7220_desc_cnt;
  4071. dd->f_sdma_update_tail = qib_sdma_update_7220_tail;
  4072. dd->f_sdma_hw_clean_up = qib_7220_sdma_hw_clean_up;
  4073. dd->f_sdma_hw_start_up = qib_7220_sdma_hw_start_up;
  4074. dd->f_sdma_init_early = qib_7220_sdma_init_early;
  4075. dd->f_sendctrl = sendctrl_7220_mod;
  4076. dd->f_set_armlaunch = qib_set_7220_armlaunch;
  4077. dd->f_set_cntr_sample = qib_set_cntr_7220_sample;
  4078. dd->f_iblink_state = qib_7220_iblink_state;
  4079. dd->f_ibphys_portstate = qib_7220_phys_portstate;
  4080. dd->f_get_ib_cfg = qib_7220_get_ib_cfg;
  4081. dd->f_set_ib_cfg = qib_7220_set_ib_cfg;
  4082. dd->f_set_ib_loopback = qib_7220_set_loopback;
  4083. dd->f_set_intr_state = qib_7220_set_intr_state;
  4084. dd->f_setextled = qib_setup_7220_setextled;
  4085. dd->f_txchk_change = qib_7220_txchk_change;
  4086. dd->f_update_usrhead = qib_update_7220_usrhead;
  4087. dd->f_wantpiobuf_intr = qib_wantpiobuf_7220_intr;
  4088. dd->f_xgxs_reset = qib_7220_xgxs_reset;
  4089. dd->f_writescratch = writescratch;
  4090. dd->f_tempsense_rd = qib_7220_tempsense_rd;
  4091. #ifdef CONFIG_INFINIBAND_QIB_DCA
  4092. dd->f_notify_dca = qib_7220_notify_dca;
  4093. #endif
  4094. /*
  4095. * Do remaining pcie setup and save pcie values in dd.
  4096. * Any error printing is already done by the init code.
  4097. * On return, we have the chip mapped, but chip registers
  4098. * are not set up until start of qib_init_7220_variables.
  4099. */
  4100. ret = qib_pcie_ddinit(dd, pdev, ent);
  4101. if (ret < 0)
  4102. goto bail_free;
  4103. /* initialize chip-specific variables */
  4104. ret = qib_init_7220_variables(dd);
  4105. if (ret)
  4106. goto bail_cleanup;
  4107. if (qib_mini_init)
  4108. goto bail;
  4109. boardid = SYM_FIELD(dd->revision, Revision,
  4110. BoardID);
  4111. switch (boardid) {
  4112. case 0:
  4113. case 2:
  4114. case 10:
  4115. case 12:
  4116. minwidth = 16; /* x16 capable boards */
  4117. break;
  4118. default:
  4119. minwidth = 8; /* x8 capable boards */
  4120. break;
  4121. }
  4122. if (qib_pcie_params(dd, minwidth, NULL, NULL))
  4123. qib_dev_err(dd,
  4124. "Failed to setup PCIe or interrupts; continuing anyway\n");
  4125. /* save IRQ for possible later use */
  4126. dd->cspec->irq = pdev->irq;
  4127. if (qib_read_kreg64(dd, kr_hwerrstatus) &
  4128. QLOGIC_IB_HWE_SERDESPLLFAILED)
  4129. qib_write_kreg(dd, kr_hwerrclear,
  4130. QLOGIC_IB_HWE_SERDESPLLFAILED);
  4131. /* setup interrupt handler (interrupt type handled above) */
  4132. qib_setup_7220_interrupt(dd);
  4133. qib_7220_init_hwerrors(dd);
  4134. /* clear diagctrl register, in case diags were running and crashed */
  4135. qib_write_kreg(dd, kr_hwdiagctrl, 0);
  4136. goto bail;
  4137. bail_cleanup:
  4138. qib_pcie_ddcleanup(dd);
  4139. bail_free:
  4140. qib_free_devdata(dd);
  4141. dd = ERR_PTR(ret);
  4142. bail:
  4143. return dd;
  4144. }