main.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /* QLogic qedr NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_verbs.h>
  34. #include <rdma/ib_addr.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/iommu.h>
  38. #include <linux/pci.h>
  39. #include <net/addrconf.h>
  40. #include <linux/qed/qede_roce.h>
  41. #include <linux/qed/qed_chain.h>
  42. #include <linux/qed/qed_if.h>
  43. #include "qedr.h"
  44. #include "verbs.h"
  45. #include <rdma/qedr-abi.h>
  46. MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
  47. MODULE_AUTHOR("QLogic Corporation");
  48. MODULE_LICENSE("Dual BSD/GPL");
  49. MODULE_VERSION(QEDR_MODULE_VERSION);
  50. #define QEDR_WQ_MULTIPLIER_DFT (3)
  51. void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
  52. enum ib_event_type type)
  53. {
  54. struct ib_event ibev;
  55. ibev.device = &dev->ibdev;
  56. ibev.element.port_num = port_num;
  57. ibev.event = type;
  58. ib_dispatch_event(&ibev);
  59. }
  60. static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
  61. u8 port_num)
  62. {
  63. return IB_LINK_LAYER_ETHERNET;
  64. }
  65. static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str,
  66. size_t str_len)
  67. {
  68. struct qedr_dev *qedr = get_qedr_dev(ibdev);
  69. u32 fw_ver = (u32)qedr->attr.fw_ver;
  70. snprintf(str, str_len, "%d. %d. %d. %d",
  71. (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
  72. (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
  73. }
  74. static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
  75. {
  76. struct qedr_dev *qdev;
  77. qdev = get_qedr_dev(dev);
  78. dev_hold(qdev->ndev);
  79. /* The HW vendor's device driver must guarantee
  80. * that this function returns NULL before the net device reaches
  81. * NETDEV_UNREGISTER_FINAL state.
  82. */
  83. return qdev->ndev;
  84. }
  85. static int qedr_register_device(struct qedr_dev *dev)
  86. {
  87. strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
  88. dev->ibdev.node_guid = dev->attr.node_guid;
  89. memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
  90. dev->ibdev.owner = THIS_MODULE;
  91. dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
  92. dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
  93. QEDR_UVERBS(QUERY_DEVICE) |
  94. QEDR_UVERBS(QUERY_PORT) |
  95. QEDR_UVERBS(ALLOC_PD) |
  96. QEDR_UVERBS(DEALLOC_PD) |
  97. QEDR_UVERBS(CREATE_COMP_CHANNEL) |
  98. QEDR_UVERBS(CREATE_CQ) |
  99. QEDR_UVERBS(RESIZE_CQ) |
  100. QEDR_UVERBS(DESTROY_CQ) |
  101. QEDR_UVERBS(REQ_NOTIFY_CQ) |
  102. QEDR_UVERBS(CREATE_QP) |
  103. QEDR_UVERBS(MODIFY_QP) |
  104. QEDR_UVERBS(QUERY_QP) |
  105. QEDR_UVERBS(DESTROY_QP) |
  106. QEDR_UVERBS(REG_MR) |
  107. QEDR_UVERBS(DEREG_MR) |
  108. QEDR_UVERBS(POLL_CQ) |
  109. QEDR_UVERBS(POST_SEND) |
  110. QEDR_UVERBS(POST_RECV);
  111. dev->ibdev.phys_port_cnt = 1;
  112. dev->ibdev.num_comp_vectors = dev->num_cnq;
  113. dev->ibdev.node_type = RDMA_NODE_IB_CA;
  114. dev->ibdev.query_device = qedr_query_device;
  115. dev->ibdev.query_port = qedr_query_port;
  116. dev->ibdev.modify_port = qedr_modify_port;
  117. dev->ibdev.query_gid = qedr_query_gid;
  118. dev->ibdev.add_gid = qedr_add_gid;
  119. dev->ibdev.del_gid = qedr_del_gid;
  120. dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
  121. dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
  122. dev->ibdev.mmap = qedr_mmap;
  123. dev->ibdev.alloc_pd = qedr_alloc_pd;
  124. dev->ibdev.dealloc_pd = qedr_dealloc_pd;
  125. dev->ibdev.create_cq = qedr_create_cq;
  126. dev->ibdev.destroy_cq = qedr_destroy_cq;
  127. dev->ibdev.resize_cq = qedr_resize_cq;
  128. dev->ibdev.req_notify_cq = qedr_arm_cq;
  129. dev->ibdev.create_qp = qedr_create_qp;
  130. dev->ibdev.modify_qp = qedr_modify_qp;
  131. dev->ibdev.query_qp = qedr_query_qp;
  132. dev->ibdev.destroy_qp = qedr_destroy_qp;
  133. dev->ibdev.query_pkey = qedr_query_pkey;
  134. dev->ibdev.create_ah = qedr_create_ah;
  135. dev->ibdev.destroy_ah = qedr_destroy_ah;
  136. dev->ibdev.get_dma_mr = qedr_get_dma_mr;
  137. dev->ibdev.dereg_mr = qedr_dereg_mr;
  138. dev->ibdev.reg_user_mr = qedr_reg_user_mr;
  139. dev->ibdev.alloc_mr = qedr_alloc_mr;
  140. dev->ibdev.map_mr_sg = qedr_map_mr_sg;
  141. dev->ibdev.poll_cq = qedr_poll_cq;
  142. dev->ibdev.post_send = qedr_post_send;
  143. dev->ibdev.post_recv = qedr_post_recv;
  144. dev->ibdev.process_mad = qedr_process_mad;
  145. dev->ibdev.get_port_immutable = qedr_port_immutable;
  146. dev->ibdev.get_netdev = qedr_get_netdev;
  147. dev->ibdev.dev.parent = &dev->pdev->dev;
  148. dev->ibdev.get_link_layer = qedr_link_layer;
  149. dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
  150. return ib_register_device(&dev->ibdev, NULL);
  151. }
  152. /* This function allocates fast-path status block memory */
  153. static int qedr_alloc_mem_sb(struct qedr_dev *dev,
  154. struct qed_sb_info *sb_info, u16 sb_id)
  155. {
  156. struct status_block *sb_virt;
  157. dma_addr_t sb_phys;
  158. int rc;
  159. sb_virt = dma_alloc_coherent(&dev->pdev->dev,
  160. sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
  161. if (!sb_virt)
  162. return -ENOMEM;
  163. rc = dev->ops->common->sb_init(dev->cdev, sb_info,
  164. sb_virt, sb_phys, sb_id,
  165. QED_SB_TYPE_CNQ);
  166. if (rc) {
  167. pr_err("Status block initialization failed\n");
  168. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
  169. sb_virt, sb_phys);
  170. return rc;
  171. }
  172. return 0;
  173. }
  174. static void qedr_free_mem_sb(struct qedr_dev *dev,
  175. struct qed_sb_info *sb_info, int sb_id)
  176. {
  177. if (sb_info->sb_virt) {
  178. dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
  179. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
  180. (void *)sb_info->sb_virt, sb_info->sb_phys);
  181. }
  182. }
  183. static void qedr_free_resources(struct qedr_dev *dev)
  184. {
  185. int i;
  186. for (i = 0; i < dev->num_cnq; i++) {
  187. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  188. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  189. }
  190. kfree(dev->cnq_array);
  191. kfree(dev->sb_array);
  192. kfree(dev->sgid_tbl);
  193. }
  194. static int qedr_alloc_resources(struct qedr_dev *dev)
  195. {
  196. struct qedr_cnq *cnq;
  197. __le16 *cons_pi;
  198. u16 n_entries;
  199. int i, rc;
  200. dev->sgid_tbl = kzalloc(sizeof(union ib_gid) *
  201. QEDR_MAX_SGID, GFP_KERNEL);
  202. if (!dev->sgid_tbl)
  203. return -ENOMEM;
  204. spin_lock_init(&dev->sgid_lock);
  205. /* Allocate Status blocks for CNQ */
  206. dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
  207. GFP_KERNEL);
  208. if (!dev->sb_array) {
  209. rc = -ENOMEM;
  210. goto err1;
  211. }
  212. dev->cnq_array = kcalloc(dev->num_cnq,
  213. sizeof(*dev->cnq_array), GFP_KERNEL);
  214. if (!dev->cnq_array) {
  215. rc = -ENOMEM;
  216. goto err2;
  217. }
  218. dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
  219. /* Allocate CNQ PBLs */
  220. n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
  221. for (i = 0; i < dev->num_cnq; i++) {
  222. cnq = &dev->cnq_array[i];
  223. rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
  224. dev->sb_start + i);
  225. if (rc)
  226. goto err3;
  227. rc = dev->ops->common->chain_alloc(dev->cdev,
  228. QED_CHAIN_USE_TO_CONSUME,
  229. QED_CHAIN_MODE_PBL,
  230. QED_CHAIN_CNT_TYPE_U16,
  231. n_entries,
  232. sizeof(struct regpair *),
  233. &cnq->pbl);
  234. if (rc)
  235. goto err4;
  236. cnq->dev = dev;
  237. cnq->sb = &dev->sb_array[i];
  238. cons_pi = dev->sb_array[i].sb_virt->pi_array;
  239. cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
  240. cnq->index = i;
  241. sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
  242. DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
  243. i, qed_chain_get_cons_idx(&cnq->pbl));
  244. }
  245. return 0;
  246. err4:
  247. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  248. err3:
  249. for (--i; i >= 0; i--) {
  250. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  251. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  252. }
  253. kfree(dev->cnq_array);
  254. err2:
  255. kfree(dev->sb_array);
  256. err1:
  257. kfree(dev->sgid_tbl);
  258. return rc;
  259. }
  260. /* QEDR sysfs interface */
  261. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  262. char *buf)
  263. {
  264. struct qedr_dev *dev = dev_get_drvdata(device);
  265. return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
  266. }
  267. static ssize_t show_hca_type(struct device *device,
  268. struct device_attribute *attr, char *buf)
  269. {
  270. return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
  271. }
  272. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  273. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
  274. static struct device_attribute *qedr_attributes[] = {
  275. &dev_attr_hw_rev,
  276. &dev_attr_hca_type
  277. };
  278. static void qedr_remove_sysfiles(struct qedr_dev *dev)
  279. {
  280. int i;
  281. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  282. device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
  283. }
  284. static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
  285. {
  286. struct pci_dev *bridge;
  287. u32 ctl2, cap2;
  288. u16 flags;
  289. int rc;
  290. bridge = pdev->bus->self;
  291. if (!bridge)
  292. goto disable;
  293. /* Check atomic routing support all the way to root complex */
  294. while (bridge->bus->parent) {
  295. rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
  296. if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
  297. goto disable;
  298. rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
  299. if (rc)
  300. goto disable;
  301. rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, &ctl2);
  302. if (rc)
  303. goto disable;
  304. if (!(cap2 & PCI_EXP_DEVCAP2_ATOMIC_ROUTE) ||
  305. (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK))
  306. goto disable;
  307. bridge = bridge->bus->parent->self;
  308. }
  309. rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
  310. if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
  311. goto disable;
  312. rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
  313. if (rc || !(cap2 & PCI_EXP_DEVCAP2_ATOMIC_COMP64))
  314. goto disable;
  315. /* Set atomic operations */
  316. pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2,
  317. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  318. dev->atomic_cap = IB_ATOMIC_GLOB;
  319. DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
  320. return;
  321. disable:
  322. pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2,
  323. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  324. dev->atomic_cap = IB_ATOMIC_NONE;
  325. DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
  326. }
  327. static const struct qed_rdma_ops *qed_ops;
  328. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  329. static irqreturn_t qedr_irq_handler(int irq, void *handle)
  330. {
  331. u16 hw_comp_cons, sw_comp_cons;
  332. struct qedr_cnq *cnq = handle;
  333. struct regpair *cq_handle;
  334. struct qedr_cq *cq;
  335. qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
  336. qed_sb_update_sb_idx(cnq->sb);
  337. hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
  338. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  339. /* Align protocol-index and chain reads */
  340. rmb();
  341. while (sw_comp_cons != hw_comp_cons) {
  342. cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
  343. cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
  344. cq_handle->lo);
  345. if (cq == NULL) {
  346. DP_ERR(cnq->dev,
  347. "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
  348. cq_handle->hi, cq_handle->lo, sw_comp_cons,
  349. hw_comp_cons);
  350. break;
  351. }
  352. if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
  353. DP_ERR(cnq->dev,
  354. "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
  355. cq_handle->hi, cq_handle->lo, cq);
  356. break;
  357. }
  358. cq->arm_flags = 0;
  359. if (!cq->destroyed && cq->ibcq.comp_handler)
  360. (*cq->ibcq.comp_handler)
  361. (&cq->ibcq, cq->ibcq.cq_context);
  362. /* The CQ's CNQ notification counter is checked before
  363. * destroying the CQ in a busy-wait loop that waits for all of
  364. * the CQ's CNQ interrupts to be processed. It is increased
  365. * here, only after the completion handler, to ensure that the
  366. * the handler is not running when the CQ is destroyed.
  367. */
  368. cq->cnq_notif++;
  369. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  370. cnq->n_comp++;
  371. }
  372. qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
  373. sw_comp_cons);
  374. qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
  375. return IRQ_HANDLED;
  376. }
  377. static void qedr_sync_free_irqs(struct qedr_dev *dev)
  378. {
  379. u32 vector;
  380. int i;
  381. for (i = 0; i < dev->int_info.used_cnt; i++) {
  382. if (dev->int_info.msix_cnt) {
  383. vector = dev->int_info.msix[i * dev->num_hwfns].vector;
  384. synchronize_irq(vector);
  385. free_irq(vector, &dev->cnq_array[i]);
  386. }
  387. }
  388. dev->int_info.used_cnt = 0;
  389. }
  390. static int qedr_req_msix_irqs(struct qedr_dev *dev)
  391. {
  392. int i, rc = 0;
  393. if (dev->num_cnq > dev->int_info.msix_cnt) {
  394. DP_ERR(dev,
  395. "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
  396. dev->num_cnq, dev->int_info.msix_cnt);
  397. return -EINVAL;
  398. }
  399. for (i = 0; i < dev->num_cnq; i++) {
  400. rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
  401. qedr_irq_handler, 0, dev->cnq_array[i].name,
  402. &dev->cnq_array[i]);
  403. if (rc) {
  404. DP_ERR(dev, "Request cnq %d irq failed\n", i);
  405. qedr_sync_free_irqs(dev);
  406. } else {
  407. DP_DEBUG(dev, QEDR_MSG_INIT,
  408. "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
  409. dev->cnq_array[i].name, i,
  410. &dev->cnq_array[i]);
  411. dev->int_info.used_cnt++;
  412. }
  413. }
  414. return rc;
  415. }
  416. static int qedr_setup_irqs(struct qedr_dev *dev)
  417. {
  418. int rc;
  419. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
  420. /* Learn Interrupt configuration */
  421. rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
  422. if (rc < 0)
  423. return rc;
  424. rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
  425. if (rc) {
  426. DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
  427. return rc;
  428. }
  429. if (dev->int_info.msix_cnt) {
  430. DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
  431. dev->int_info.msix_cnt);
  432. rc = qedr_req_msix_irqs(dev);
  433. if (rc)
  434. return rc;
  435. }
  436. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
  437. return 0;
  438. }
  439. static int qedr_set_device_attr(struct qedr_dev *dev)
  440. {
  441. struct qed_rdma_device *qed_attr;
  442. struct qedr_device_attr *attr;
  443. u32 page_size;
  444. /* Part 1 - query core capabilities */
  445. qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
  446. /* Part 2 - check capabilities */
  447. page_size = ~dev->attr.page_size_caps + 1;
  448. if (page_size > PAGE_SIZE) {
  449. DP_ERR(dev,
  450. "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
  451. PAGE_SIZE, page_size);
  452. return -ENODEV;
  453. }
  454. /* Part 3 - copy and update capabilities */
  455. attr = &dev->attr;
  456. attr->vendor_id = qed_attr->vendor_id;
  457. attr->vendor_part_id = qed_attr->vendor_part_id;
  458. attr->hw_ver = qed_attr->hw_ver;
  459. attr->fw_ver = qed_attr->fw_ver;
  460. attr->node_guid = qed_attr->node_guid;
  461. attr->sys_image_guid = qed_attr->sys_image_guid;
  462. attr->max_cnq = qed_attr->max_cnq;
  463. attr->max_sge = qed_attr->max_sge;
  464. attr->max_inline = qed_attr->max_inline;
  465. attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
  466. attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
  467. attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
  468. attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
  469. attr->max_dev_resp_rd_atomic_resc =
  470. qed_attr->max_dev_resp_rd_atomic_resc;
  471. attr->max_cq = qed_attr->max_cq;
  472. attr->max_qp = qed_attr->max_qp;
  473. attr->max_mr = qed_attr->max_mr;
  474. attr->max_mr_size = qed_attr->max_mr_size;
  475. attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
  476. attr->max_mw = qed_attr->max_mw;
  477. attr->max_fmr = qed_attr->max_fmr;
  478. attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
  479. attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
  480. attr->max_pd = qed_attr->max_pd;
  481. attr->max_ah = qed_attr->max_ah;
  482. attr->max_pkey = qed_attr->max_pkey;
  483. attr->max_srq = qed_attr->max_srq;
  484. attr->max_srq_wr = qed_attr->max_srq_wr;
  485. attr->dev_caps = qed_attr->dev_caps;
  486. attr->page_size_caps = qed_attr->page_size_caps;
  487. attr->dev_ack_delay = qed_attr->dev_ack_delay;
  488. attr->reserved_lkey = qed_attr->reserved_lkey;
  489. attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
  490. attr->max_stats_queues = qed_attr->max_stats_queues;
  491. return 0;
  492. }
  493. void qedr_unaffiliated_event(void *context, u8 event_code)
  494. {
  495. pr_err("unaffiliated event not implemented yet\n");
  496. }
  497. void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
  498. {
  499. #define EVENT_TYPE_NOT_DEFINED 0
  500. #define EVENT_TYPE_CQ 1
  501. #define EVENT_TYPE_QP 2
  502. struct qedr_dev *dev = (struct qedr_dev *)context;
  503. struct regpair *async_handle = (struct regpair *)fw_handle;
  504. u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
  505. u8 event_type = EVENT_TYPE_NOT_DEFINED;
  506. struct ib_event event;
  507. struct ib_cq *ibcq;
  508. struct ib_qp *ibqp;
  509. struct qedr_cq *cq;
  510. struct qedr_qp *qp;
  511. switch (e_code) {
  512. case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
  513. event.event = IB_EVENT_CQ_ERR;
  514. event_type = EVENT_TYPE_CQ;
  515. break;
  516. case ROCE_ASYNC_EVENT_SQ_DRAINED:
  517. event.event = IB_EVENT_SQ_DRAINED;
  518. event_type = EVENT_TYPE_QP;
  519. break;
  520. case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
  521. event.event = IB_EVENT_QP_FATAL;
  522. event_type = EVENT_TYPE_QP;
  523. break;
  524. case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
  525. event.event = IB_EVENT_QP_REQ_ERR;
  526. event_type = EVENT_TYPE_QP;
  527. break;
  528. case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
  529. event.event = IB_EVENT_QP_ACCESS_ERR;
  530. event_type = EVENT_TYPE_QP;
  531. break;
  532. default:
  533. DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
  534. roce_handle64);
  535. }
  536. switch (event_type) {
  537. case EVENT_TYPE_CQ:
  538. cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
  539. if (cq) {
  540. ibcq = &cq->ibcq;
  541. if (ibcq->event_handler) {
  542. event.device = ibcq->device;
  543. event.element.cq = ibcq;
  544. ibcq->event_handler(&event, ibcq->cq_context);
  545. }
  546. } else {
  547. WARN(1,
  548. "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
  549. roce_handle64);
  550. }
  551. DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq);
  552. break;
  553. case EVENT_TYPE_QP:
  554. qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
  555. if (qp) {
  556. ibqp = &qp->ibqp;
  557. if (ibqp->event_handler) {
  558. event.device = ibqp->device;
  559. event.element.qp = ibqp;
  560. ibqp->event_handler(&event, ibqp->qp_context);
  561. }
  562. } else {
  563. WARN(1,
  564. "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
  565. roce_handle64);
  566. }
  567. DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp);
  568. break;
  569. default:
  570. break;
  571. }
  572. }
  573. static int qedr_init_hw(struct qedr_dev *dev)
  574. {
  575. struct qed_rdma_add_user_out_params out_params;
  576. struct qed_rdma_start_in_params *in_params;
  577. struct qed_rdma_cnq_params *cur_pbl;
  578. struct qed_rdma_events events;
  579. dma_addr_t p_phys_table;
  580. u32 page_cnt;
  581. int rc = 0;
  582. int i;
  583. in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
  584. if (!in_params) {
  585. rc = -ENOMEM;
  586. goto out;
  587. }
  588. in_params->desired_cnq = dev->num_cnq;
  589. for (i = 0; i < dev->num_cnq; i++) {
  590. cur_pbl = &in_params->cnq_pbl_list[i];
  591. page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
  592. cur_pbl->num_pbl_pages = page_cnt;
  593. p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
  594. cur_pbl->pbl_ptr = (u64)p_phys_table;
  595. }
  596. events.affiliated_event = qedr_affiliated_event;
  597. events.unaffiliated_event = qedr_unaffiliated_event;
  598. events.context = dev;
  599. in_params->events = &events;
  600. in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
  601. in_params->max_mtu = dev->ndev->mtu;
  602. ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
  603. rc = dev->ops->rdma_init(dev->cdev, in_params);
  604. if (rc)
  605. goto out;
  606. rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
  607. if (rc)
  608. goto out;
  609. dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr;
  610. dev->db_phys_addr = out_params.dpi_phys_addr;
  611. dev->db_size = out_params.dpi_size;
  612. dev->dpi = out_params.dpi;
  613. rc = qedr_set_device_attr(dev);
  614. out:
  615. kfree(in_params);
  616. if (rc)
  617. DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
  618. return rc;
  619. }
  620. void qedr_stop_hw(struct qedr_dev *dev)
  621. {
  622. dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
  623. dev->ops->rdma_stop(dev->rdma_ctx);
  624. }
  625. static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
  626. struct net_device *ndev)
  627. {
  628. struct qed_dev_rdma_info dev_info;
  629. struct qedr_dev *dev;
  630. int rc = 0, i;
  631. dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
  632. if (!dev) {
  633. pr_err("Unable to allocate ib device\n");
  634. return NULL;
  635. }
  636. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
  637. dev->pdev = pdev;
  638. dev->ndev = ndev;
  639. dev->cdev = cdev;
  640. qed_ops = qed_get_rdma_ops();
  641. if (!qed_ops) {
  642. DP_ERR(dev, "Failed to get qed roce operations\n");
  643. goto init_err;
  644. }
  645. dev->ops = qed_ops;
  646. rc = qed_ops->fill_dev_info(cdev, &dev_info);
  647. if (rc)
  648. goto init_err;
  649. dev->num_hwfns = dev_info.common.num_hwfns;
  650. dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
  651. dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
  652. if (!dev->num_cnq) {
  653. DP_ERR(dev, "not enough CNQ resources.\n");
  654. goto init_err;
  655. }
  656. dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
  657. qedr_pci_set_atomic(dev, pdev);
  658. rc = qedr_alloc_resources(dev);
  659. if (rc)
  660. goto init_err;
  661. rc = qedr_init_hw(dev);
  662. if (rc)
  663. goto alloc_err;
  664. rc = qedr_setup_irqs(dev);
  665. if (rc)
  666. goto irq_err;
  667. rc = qedr_register_device(dev);
  668. if (rc) {
  669. DP_ERR(dev, "Unable to allocate register device\n");
  670. goto reg_err;
  671. }
  672. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  673. if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
  674. goto sysfs_err;
  675. if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  676. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
  677. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
  678. return dev;
  679. sysfs_err:
  680. ib_unregister_device(&dev->ibdev);
  681. reg_err:
  682. qedr_sync_free_irqs(dev);
  683. irq_err:
  684. qedr_stop_hw(dev);
  685. alloc_err:
  686. qedr_free_resources(dev);
  687. init_err:
  688. ib_dealloc_device(&dev->ibdev);
  689. DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
  690. return NULL;
  691. }
  692. static void qedr_remove(struct qedr_dev *dev)
  693. {
  694. /* First unregister with stack to stop all the active traffic
  695. * of the registered clients.
  696. */
  697. qedr_remove_sysfiles(dev);
  698. ib_unregister_device(&dev->ibdev);
  699. qedr_stop_hw(dev);
  700. qedr_sync_free_irqs(dev);
  701. qedr_free_resources(dev);
  702. ib_dealloc_device(&dev->ibdev);
  703. }
  704. static void qedr_close(struct qedr_dev *dev)
  705. {
  706. if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  707. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
  708. }
  709. static void qedr_shutdown(struct qedr_dev *dev)
  710. {
  711. qedr_close(dev);
  712. qedr_remove(dev);
  713. }
  714. static void qedr_open(struct qedr_dev *dev)
  715. {
  716. if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  717. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
  718. }
  719. static void qedr_mac_address_change(struct qedr_dev *dev)
  720. {
  721. union ib_gid *sgid = &dev->sgid_tbl[0];
  722. u8 guid[8], mac_addr[6];
  723. int rc;
  724. /* Update SGID */
  725. ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
  726. guid[0] = mac_addr[0] ^ 2;
  727. guid[1] = mac_addr[1];
  728. guid[2] = mac_addr[2];
  729. guid[3] = 0xff;
  730. guid[4] = 0xfe;
  731. guid[5] = mac_addr[3];
  732. guid[6] = mac_addr[4];
  733. guid[7] = mac_addr[5];
  734. sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
  735. memcpy(&sgid->raw[8], guid, sizeof(guid));
  736. /* Update LL2 */
  737. rc = dev->ops->roce_ll2_set_mac_filter(dev->cdev,
  738. dev->gsi_ll2_mac_address,
  739. dev->ndev->dev_addr);
  740. ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
  741. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
  742. if (rc)
  743. DP_ERR(dev, "Error updating mac filter\n");
  744. }
  745. /* event handling via NIC driver ensures that all the NIC specific
  746. * initialization done before RoCE driver notifies
  747. * event to stack.
  748. */
  749. static void qedr_notify(struct qedr_dev *dev, enum qede_roce_event event)
  750. {
  751. switch (event) {
  752. case QEDE_UP:
  753. qedr_open(dev);
  754. break;
  755. case QEDE_DOWN:
  756. qedr_close(dev);
  757. break;
  758. case QEDE_CLOSE:
  759. qedr_shutdown(dev);
  760. break;
  761. case QEDE_CHANGE_ADDR:
  762. qedr_mac_address_change(dev);
  763. break;
  764. default:
  765. pr_err("Event not supported\n");
  766. }
  767. }
  768. static struct qedr_driver qedr_drv = {
  769. .name = "qedr_driver",
  770. .add = qedr_add,
  771. .remove = qedr_remove,
  772. .notify = qedr_notify,
  773. };
  774. static int __init qedr_init_module(void)
  775. {
  776. return qede_roce_register_driver(&qedr_drv);
  777. }
  778. static void __exit qedr_exit_module(void)
  779. {
  780. qede_roce_unregister_driver(&qedr_drv);
  781. }
  782. module_init(qedr_init_module);
  783. module_exit(qedr_exit_module);