ocrdma_hw.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266
  1. /* This file is part of the Emulex RoCE Device Driver for
  2. * RoCE (RDMA over Converged Ethernet) adapters.
  3. * Copyright (C) 2012-2015 Emulex. All rights reserved.
  4. * EMULEX and SLI are trademarks of Emulex.
  5. * www.emulex.com
  6. *
  7. * This software is available to you under a choice of one of two licenses.
  8. * You may choose to be licensed under the terms of the GNU General Public
  9. * License (GPL) Version 2, available from the file COPYING in the main
  10. * directory of this source tree, or the BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or without
  13. * modification, are permitted provided that the following conditions
  14. * are met:
  15. *
  16. * - Redistributions of source code must retain the above copyright notice,
  17. * this list of conditions and the following disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above copyright
  20. * notice, this list of conditions and the following disclaimer in
  21. * the documentation and/or other materials provided with the distribution.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  24. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,THE
  25. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  26. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
  27. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  28. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  29. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  30. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  31. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
  32. * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
  33. * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. * Contact Information:
  36. * linux-drivers@emulex.com
  37. *
  38. * Emulex
  39. * 3333 Susan Street
  40. * Costa Mesa, CA 92626
  41. */
  42. #include <linux/sched.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/log2.h>
  45. #include <linux/dma-mapping.h>
  46. #include <linux/if_ether.h>
  47. #include <rdma/ib_verbs.h>
  48. #include <rdma/ib_user_verbs.h>
  49. #include <rdma/ib_cache.h>
  50. #include "ocrdma.h"
  51. #include "ocrdma_hw.h"
  52. #include "ocrdma_verbs.h"
  53. #include "ocrdma_ah.h"
  54. enum mbx_status {
  55. OCRDMA_MBX_STATUS_FAILED = 1,
  56. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  57. OCRDMA_MBX_STATUS_OOR = 100,
  58. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  59. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  60. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  61. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  62. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  63. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  64. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  65. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  66. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  67. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  68. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  69. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  70. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  71. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  72. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  73. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  74. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  75. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  76. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  77. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  78. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  79. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  80. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  81. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  82. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  83. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  84. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  85. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  86. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  87. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  88. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  89. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  90. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  91. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  92. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  93. };
  94. enum additional_status {
  95. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  96. };
  97. enum cqe_status {
  98. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  99. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  100. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  101. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  102. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  103. };
  104. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  105. {
  106. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  107. }
  108. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  109. {
  110. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  111. }
  112. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  113. {
  114. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  115. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  116. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  117. return NULL;
  118. return cqe;
  119. }
  120. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  121. {
  122. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  123. }
  124. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  125. {
  126. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  127. }
  128. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  129. {
  130. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  131. }
  132. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  133. {
  134. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  135. }
  136. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  137. {
  138. switch (qps) {
  139. case OCRDMA_QPS_RST:
  140. return IB_QPS_RESET;
  141. case OCRDMA_QPS_INIT:
  142. return IB_QPS_INIT;
  143. case OCRDMA_QPS_RTR:
  144. return IB_QPS_RTR;
  145. case OCRDMA_QPS_RTS:
  146. return IB_QPS_RTS;
  147. case OCRDMA_QPS_SQD:
  148. case OCRDMA_QPS_SQ_DRAINING:
  149. return IB_QPS_SQD;
  150. case OCRDMA_QPS_SQE:
  151. return IB_QPS_SQE;
  152. case OCRDMA_QPS_ERR:
  153. return IB_QPS_ERR;
  154. }
  155. return IB_QPS_ERR;
  156. }
  157. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  158. {
  159. switch (qps) {
  160. case IB_QPS_RESET:
  161. return OCRDMA_QPS_RST;
  162. case IB_QPS_INIT:
  163. return OCRDMA_QPS_INIT;
  164. case IB_QPS_RTR:
  165. return OCRDMA_QPS_RTR;
  166. case IB_QPS_RTS:
  167. return OCRDMA_QPS_RTS;
  168. case IB_QPS_SQD:
  169. return OCRDMA_QPS_SQD;
  170. case IB_QPS_SQE:
  171. return OCRDMA_QPS_SQE;
  172. case IB_QPS_ERR:
  173. return OCRDMA_QPS_ERR;
  174. }
  175. return OCRDMA_QPS_ERR;
  176. }
  177. static int ocrdma_get_mbx_errno(u32 status)
  178. {
  179. int err_num;
  180. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  181. OCRDMA_MBX_RSP_STATUS_SHIFT;
  182. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  183. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  184. switch (mbox_status) {
  185. case OCRDMA_MBX_STATUS_OOR:
  186. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  187. err_num = -EAGAIN;
  188. break;
  189. case OCRDMA_MBX_STATUS_INVALID_PD:
  190. case OCRDMA_MBX_STATUS_INVALID_CQ:
  191. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  192. case OCRDMA_MBX_STATUS_INVALID_QP:
  193. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  194. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  195. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  196. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  197. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  198. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  199. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  200. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  201. case OCRDMA_MBX_STATUS_INVALID_VA:
  202. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  203. case OCRDMA_MBX_STATUS_INVALID_FBO:
  204. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  205. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  206. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  207. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  208. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  209. err_num = -EINVAL;
  210. break;
  211. case OCRDMA_MBX_STATUS_PD_INUSE:
  212. case OCRDMA_MBX_STATUS_QP_BOUND:
  213. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  214. case OCRDMA_MBX_STATUS_MW_BOUND:
  215. err_num = -EBUSY;
  216. break;
  217. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  218. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  219. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  220. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  221. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  222. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  223. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  224. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  225. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  226. err_num = -ENOBUFS;
  227. break;
  228. case OCRDMA_MBX_STATUS_FAILED:
  229. switch (add_status) {
  230. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  231. err_num = -EAGAIN;
  232. break;
  233. }
  234. default:
  235. err_num = -EFAULT;
  236. }
  237. return err_num;
  238. }
  239. char *port_speed_string(struct ocrdma_dev *dev)
  240. {
  241. char *str = "";
  242. u16 speeds_supported;
  243. speeds_supported = dev->phy.fixed_speeds_supported |
  244. dev->phy.auto_speeds_supported;
  245. if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
  246. str = "40Gbps ";
  247. else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
  248. str = "10Gbps ";
  249. else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
  250. str = "1Gbps ";
  251. return str;
  252. }
  253. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  254. {
  255. int err_num = -EINVAL;
  256. switch (cqe_status) {
  257. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  258. err_num = -EPERM;
  259. break;
  260. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  261. err_num = -EINVAL;
  262. break;
  263. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  264. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  265. err_num = -EINVAL;
  266. break;
  267. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  268. default:
  269. err_num = -EINVAL;
  270. break;
  271. }
  272. return err_num;
  273. }
  274. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  275. bool solicited, u16 cqe_popped)
  276. {
  277. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  278. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  279. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  280. if (armed)
  281. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  282. if (solicited)
  283. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  284. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  285. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  286. }
  287. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  288. {
  289. u32 val = 0;
  290. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  291. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  292. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  293. }
  294. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  295. bool arm, bool clear_int, u16 num_eqe)
  296. {
  297. u32 val = 0;
  298. val |= eq_id & OCRDMA_EQ_ID_MASK;
  299. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  300. if (arm)
  301. val |= (1 << OCRDMA_REARM_SHIFT);
  302. if (clear_int)
  303. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  304. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  305. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  306. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  307. }
  308. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  309. u8 opcode, u8 subsys, u32 cmd_len)
  310. {
  311. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  312. cmd_hdr->timeout = 20; /* seconds */
  313. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  314. }
  315. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  316. {
  317. struct ocrdma_mqe *mqe;
  318. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  319. if (!mqe)
  320. return NULL;
  321. mqe->hdr.spcl_sge_cnt_emb |=
  322. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  323. OCRDMA_MQE_HDR_EMB_MASK;
  324. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  325. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  326. mqe->hdr.pyld_len);
  327. return mqe;
  328. }
  329. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  330. {
  331. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  332. }
  333. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  334. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  335. {
  336. memset(q, 0, sizeof(*q));
  337. q->len = len;
  338. q->entry_size = entry_size;
  339. q->size = len * entry_size;
  340. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  341. &q->dma, GFP_KERNEL);
  342. if (!q->va)
  343. return -ENOMEM;
  344. memset(q->va, 0, q->size);
  345. return 0;
  346. }
  347. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  348. dma_addr_t host_pa, int hw_page_size)
  349. {
  350. int i;
  351. for (i = 0; i < cnt; i++) {
  352. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  353. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  354. host_pa += hw_page_size;
  355. }
  356. }
  357. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
  358. struct ocrdma_queue_info *q, int queue_type)
  359. {
  360. u8 opcode = 0;
  361. int status;
  362. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  363. switch (queue_type) {
  364. case QTYPE_MCCQ:
  365. opcode = OCRDMA_CMD_DELETE_MQ;
  366. break;
  367. case QTYPE_CQ:
  368. opcode = OCRDMA_CMD_DELETE_CQ;
  369. break;
  370. case QTYPE_EQ:
  371. opcode = OCRDMA_CMD_DELETE_EQ;
  372. break;
  373. default:
  374. BUG();
  375. }
  376. memset(cmd, 0, sizeof(*cmd));
  377. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  378. cmd->id = q->id;
  379. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  380. cmd, sizeof(*cmd), NULL, NULL);
  381. if (!status)
  382. q->created = false;
  383. return status;
  384. }
  385. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  386. {
  387. int status;
  388. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  389. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  390. memset(cmd, 0, sizeof(*cmd));
  391. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  392. sizeof(*cmd));
  393. cmd->req.rsvd_version = 2;
  394. cmd->num_pages = 4;
  395. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  396. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  397. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  398. PAGE_SIZE_4K);
  399. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  400. NULL);
  401. if (!status) {
  402. eq->q.id = rsp->vector_eqid & 0xffff;
  403. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  404. eq->q.created = true;
  405. }
  406. return status;
  407. }
  408. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  409. struct ocrdma_eq *eq, u16 q_len)
  410. {
  411. int status;
  412. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  413. sizeof(struct ocrdma_eqe));
  414. if (status)
  415. return status;
  416. status = ocrdma_mbx_create_eq(dev, eq);
  417. if (status)
  418. goto mbx_err;
  419. eq->dev = dev;
  420. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  421. return 0;
  422. mbx_err:
  423. ocrdma_free_q(dev, &eq->q);
  424. return status;
  425. }
  426. int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  427. {
  428. int irq;
  429. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  430. irq = dev->nic_info.pdev->irq;
  431. else
  432. irq = dev->nic_info.msix.vector_list[eq->vector];
  433. return irq;
  434. }
  435. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  436. {
  437. if (eq->q.created) {
  438. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  439. ocrdma_free_q(dev, &eq->q);
  440. }
  441. }
  442. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  443. {
  444. int irq;
  445. /* disarm EQ so that interrupts are not generated
  446. * during freeing and EQ delete is in progress.
  447. */
  448. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  449. irq = ocrdma_get_irq(dev, eq);
  450. free_irq(irq, eq);
  451. _ocrdma_destroy_eq(dev, eq);
  452. }
  453. static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
  454. {
  455. int i;
  456. for (i = 0; i < dev->eq_cnt; i++)
  457. ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
  458. }
  459. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  460. struct ocrdma_queue_info *cq,
  461. struct ocrdma_queue_info *eq)
  462. {
  463. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  464. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  465. int status;
  466. memset(cmd, 0, sizeof(*cmd));
  467. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  468. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  469. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  470. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  471. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  472. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  473. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  474. cmd->eqn = eq->id;
  475. cmd->pdid_cqecnt = cq->size / sizeof(struct ocrdma_mcqe);
  476. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  477. cq->dma, PAGE_SIZE_4K);
  478. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  479. cmd, sizeof(*cmd), NULL, NULL);
  480. if (!status) {
  481. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  482. cq->created = true;
  483. }
  484. return status;
  485. }
  486. static u32 ocrdma_encoded_q_len(int q_len)
  487. {
  488. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  489. if (len_encoded == 16)
  490. len_encoded = 0;
  491. return len_encoded;
  492. }
  493. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  494. struct ocrdma_queue_info *mq,
  495. struct ocrdma_queue_info *cq)
  496. {
  497. int num_pages, status;
  498. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  499. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  500. struct ocrdma_pa *pa;
  501. memset(cmd, 0, sizeof(*cmd));
  502. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  503. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  504. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  505. cmd->req.rsvd_version = 1;
  506. cmd->cqid_pages = num_pages;
  507. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  508. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  509. cmd->async_event_bitmap = BIT(OCRDMA_ASYNC_GRP5_EVE_CODE);
  510. cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_RDMA_EVE_CODE);
  511. /* Request link events on this MQ. */
  512. cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_LINK_EVE_CODE);
  513. cmd->async_cqid_ringsize = cq->id;
  514. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  515. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  516. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  517. pa = &cmd->pa[0];
  518. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  519. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  520. cmd, sizeof(*cmd), NULL, NULL);
  521. if (!status) {
  522. mq->id = rsp->id;
  523. mq->created = true;
  524. }
  525. return status;
  526. }
  527. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  528. {
  529. int status;
  530. /* Alloc completion queue for Mailbox queue */
  531. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  532. sizeof(struct ocrdma_mcqe));
  533. if (status)
  534. goto alloc_err;
  535. dev->eq_tbl[0].cq_cnt++;
  536. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
  537. if (status)
  538. goto mbx_cq_free;
  539. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  540. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  541. mutex_init(&dev->mqe_ctx.lock);
  542. /* Alloc Mailbox queue */
  543. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  544. sizeof(struct ocrdma_mqe));
  545. if (status)
  546. goto mbx_cq_destroy;
  547. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  548. if (status)
  549. goto mbx_q_free;
  550. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  551. return 0;
  552. mbx_q_free:
  553. ocrdma_free_q(dev, &dev->mq.sq);
  554. mbx_cq_destroy:
  555. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  556. mbx_cq_free:
  557. ocrdma_free_q(dev, &dev->mq.cq);
  558. alloc_err:
  559. return status;
  560. }
  561. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  562. {
  563. struct ocrdma_queue_info *mbxq, *cq;
  564. /* mqe_ctx lock synchronizes with any other pending cmds. */
  565. mutex_lock(&dev->mqe_ctx.lock);
  566. mbxq = &dev->mq.sq;
  567. if (mbxq->created) {
  568. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  569. ocrdma_free_q(dev, mbxq);
  570. }
  571. mutex_unlock(&dev->mqe_ctx.lock);
  572. cq = &dev->mq.cq;
  573. if (cq->created) {
  574. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  575. ocrdma_free_q(dev, cq);
  576. }
  577. }
  578. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  579. struct ocrdma_qp *qp)
  580. {
  581. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  582. enum ib_qp_state old_ib_qps;
  583. if (qp == NULL)
  584. BUG();
  585. ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
  586. }
  587. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  588. struct ocrdma_ae_mcqe *cqe)
  589. {
  590. struct ocrdma_qp *qp = NULL;
  591. struct ocrdma_cq *cq = NULL;
  592. struct ib_event ib_evt;
  593. int cq_event = 0;
  594. int qp_event = 1;
  595. int srq_event = 0;
  596. int dev_event = 0;
  597. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  598. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  599. u16 qpid = cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK;
  600. u16 cqid = cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK;
  601. /*
  602. * Some FW version returns wrong qp or cq ids in CQEs.
  603. * Checking whether the IDs are valid
  604. */
  605. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID) {
  606. if (qpid < dev->attr.max_qp)
  607. qp = dev->qp_tbl[qpid];
  608. if (qp == NULL) {
  609. pr_err("ocrdma%d:Async event - qpid %u is not valid\n",
  610. dev->id, qpid);
  611. return;
  612. }
  613. }
  614. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID) {
  615. if (cqid < dev->attr.max_cq)
  616. cq = dev->cq_tbl[cqid];
  617. if (cq == NULL) {
  618. pr_err("ocrdma%d:Async event - cqid %u is not valid\n",
  619. dev->id, cqid);
  620. return;
  621. }
  622. }
  623. memset(&ib_evt, 0, sizeof(ib_evt));
  624. ib_evt.device = &dev->ibdev;
  625. switch (type) {
  626. case OCRDMA_CQ_ERROR:
  627. ib_evt.element.cq = &cq->ibcq;
  628. ib_evt.event = IB_EVENT_CQ_ERR;
  629. cq_event = 1;
  630. qp_event = 0;
  631. break;
  632. case OCRDMA_CQ_OVERRUN_ERROR:
  633. ib_evt.element.cq = &cq->ibcq;
  634. ib_evt.event = IB_EVENT_CQ_ERR;
  635. cq_event = 1;
  636. qp_event = 0;
  637. break;
  638. case OCRDMA_CQ_QPCAT_ERROR:
  639. ib_evt.element.qp = &qp->ibqp;
  640. ib_evt.event = IB_EVENT_QP_FATAL;
  641. ocrdma_process_qpcat_error(dev, qp);
  642. break;
  643. case OCRDMA_QP_ACCESS_ERROR:
  644. ib_evt.element.qp = &qp->ibqp;
  645. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  646. break;
  647. case OCRDMA_QP_COMM_EST_EVENT:
  648. ib_evt.element.qp = &qp->ibqp;
  649. ib_evt.event = IB_EVENT_COMM_EST;
  650. break;
  651. case OCRDMA_SQ_DRAINED_EVENT:
  652. ib_evt.element.qp = &qp->ibqp;
  653. ib_evt.event = IB_EVENT_SQ_DRAINED;
  654. break;
  655. case OCRDMA_DEVICE_FATAL_EVENT:
  656. ib_evt.element.port_num = 1;
  657. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  658. qp_event = 0;
  659. dev_event = 1;
  660. break;
  661. case OCRDMA_SRQCAT_ERROR:
  662. ib_evt.element.srq = &qp->srq->ibsrq;
  663. ib_evt.event = IB_EVENT_SRQ_ERR;
  664. srq_event = 1;
  665. qp_event = 0;
  666. break;
  667. case OCRDMA_SRQ_LIMIT_EVENT:
  668. ib_evt.element.srq = &qp->srq->ibsrq;
  669. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  670. srq_event = 1;
  671. qp_event = 0;
  672. break;
  673. case OCRDMA_QP_LAST_WQE_EVENT:
  674. ib_evt.element.qp = &qp->ibqp;
  675. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  676. break;
  677. default:
  678. cq_event = 0;
  679. qp_event = 0;
  680. srq_event = 0;
  681. dev_event = 0;
  682. pr_err("%s() unknown type=0x%x\n", __func__, type);
  683. break;
  684. }
  685. if (type < OCRDMA_MAX_ASYNC_ERRORS)
  686. atomic_inc(&dev->async_err_stats[type]);
  687. if (qp_event) {
  688. if (qp->ibqp.event_handler)
  689. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  690. } else if (cq_event) {
  691. if (cq->ibcq.event_handler)
  692. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  693. } else if (srq_event) {
  694. if (qp->srq->ibsrq.event_handler)
  695. qp->srq->ibsrq.event_handler(&ib_evt,
  696. qp->srq->ibsrq.
  697. srq_context);
  698. } else if (dev_event) {
  699. pr_err("%s: Fatal event received\n", dev->ibdev.name);
  700. ib_dispatch_event(&ib_evt);
  701. }
  702. }
  703. static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
  704. struct ocrdma_ae_mcqe *cqe)
  705. {
  706. struct ocrdma_ae_pvid_mcqe *evt;
  707. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  708. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  709. switch (type) {
  710. case OCRDMA_ASYNC_EVENT_PVID_STATE:
  711. evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
  712. if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
  713. OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
  714. dev->pvid = ((evt->tag_enabled &
  715. OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
  716. OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
  717. break;
  718. case OCRDMA_ASYNC_EVENT_COS_VALUE:
  719. atomic_set(&dev->update_sl, 1);
  720. break;
  721. default:
  722. /* Not interested evts. */
  723. break;
  724. }
  725. }
  726. static void ocrdma_process_link_state(struct ocrdma_dev *dev,
  727. struct ocrdma_ae_mcqe *cqe)
  728. {
  729. struct ocrdma_ae_lnkst_mcqe *evt;
  730. u8 lstate;
  731. evt = (struct ocrdma_ae_lnkst_mcqe *)cqe;
  732. lstate = ocrdma_get_ae_link_state(evt->speed_state_ptn);
  733. if (!(lstate & OCRDMA_AE_LSC_LLINK_MASK))
  734. return;
  735. if (dev->flags & OCRDMA_FLAGS_LINK_STATUS_INIT)
  736. ocrdma_update_link_state(dev, (lstate & OCRDMA_LINK_ST_MASK));
  737. }
  738. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  739. {
  740. /* async CQE processing */
  741. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  742. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  743. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  744. switch (evt_code) {
  745. case OCRDMA_ASYNC_LINK_EVE_CODE:
  746. ocrdma_process_link_state(dev, cqe);
  747. break;
  748. case OCRDMA_ASYNC_RDMA_EVE_CODE:
  749. ocrdma_dispatch_ibevent(dev, cqe);
  750. break;
  751. case OCRDMA_ASYNC_GRP5_EVE_CODE:
  752. ocrdma_process_grp5_aync(dev, cqe);
  753. break;
  754. default:
  755. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  756. dev->id, evt_code);
  757. }
  758. }
  759. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  760. {
  761. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  762. dev->mqe_ctx.cqe_status = (cqe->status &
  763. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  764. dev->mqe_ctx.ext_status =
  765. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  766. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  767. dev->mqe_ctx.cmd_done = true;
  768. wake_up(&dev->mqe_ctx.cmd_wait);
  769. } else
  770. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  771. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  772. }
  773. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  774. {
  775. u16 cqe_popped = 0;
  776. struct ocrdma_mcqe *cqe;
  777. while (1) {
  778. cqe = ocrdma_get_mcqe(dev);
  779. if (cqe == NULL)
  780. break;
  781. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  782. cqe_popped += 1;
  783. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  784. ocrdma_process_acqe(dev, cqe);
  785. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  786. ocrdma_process_mcqe(dev, cqe);
  787. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  788. ocrdma_mcq_inc_tail(dev);
  789. }
  790. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  791. return 0;
  792. }
  793. static struct ocrdma_cq *_ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  794. struct ocrdma_cq *cq, bool sq)
  795. {
  796. struct ocrdma_qp *qp;
  797. struct list_head *cur;
  798. struct ocrdma_cq *bcq = NULL;
  799. struct list_head *head = sq?(&cq->sq_head):(&cq->rq_head);
  800. list_for_each(cur, head) {
  801. if (sq)
  802. qp = list_entry(cur, struct ocrdma_qp, sq_entry);
  803. else
  804. qp = list_entry(cur, struct ocrdma_qp, rq_entry);
  805. if (qp->srq)
  806. continue;
  807. /* if wq and rq share the same cq, than comp_handler
  808. * is already invoked.
  809. */
  810. if (qp->sq_cq == qp->rq_cq)
  811. continue;
  812. /* if completion came on sq, rq's cq is buddy cq.
  813. * if completion came on rq, sq's cq is buddy cq.
  814. */
  815. if (qp->sq_cq == cq)
  816. bcq = qp->rq_cq;
  817. else
  818. bcq = qp->sq_cq;
  819. return bcq;
  820. }
  821. return NULL;
  822. }
  823. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  824. struct ocrdma_cq *cq)
  825. {
  826. unsigned long flags;
  827. struct ocrdma_cq *bcq = NULL;
  828. /* Go through list of QPs in error state which are using this CQ
  829. * and invoke its callback handler to trigger CQE processing for
  830. * error/flushed CQE. It is rare to find more than few entries in
  831. * this list as most consumers stops after getting error CQE.
  832. * List is traversed only once when a matching buddy cq found for a QP.
  833. */
  834. spin_lock_irqsave(&dev->flush_q_lock, flags);
  835. /* Check if buddy CQ is present.
  836. * true - Check for SQ CQ
  837. * false - Check for RQ CQ
  838. */
  839. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, true);
  840. if (bcq == NULL)
  841. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, false);
  842. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  843. /* if there is valid buddy cq, look for its completion handler */
  844. if (bcq && bcq->ibcq.comp_handler) {
  845. spin_lock_irqsave(&bcq->comp_handler_lock, flags);
  846. (*bcq->ibcq.comp_handler) (&bcq->ibcq, bcq->ibcq.cq_context);
  847. spin_unlock_irqrestore(&bcq->comp_handler_lock, flags);
  848. }
  849. }
  850. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  851. {
  852. unsigned long flags;
  853. struct ocrdma_cq *cq;
  854. if (cq_idx >= OCRDMA_MAX_CQ)
  855. BUG();
  856. cq = dev->cq_tbl[cq_idx];
  857. if (cq == NULL)
  858. return;
  859. if (cq->ibcq.comp_handler) {
  860. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  861. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  862. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  863. }
  864. ocrdma_qp_buddy_cq_handler(dev, cq);
  865. }
  866. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  867. {
  868. /* process the MQ-CQE. */
  869. if (cq_id == dev->mq.cq.id)
  870. ocrdma_mq_cq_handler(dev, cq_id);
  871. else
  872. ocrdma_qp_cq_handler(dev, cq_id);
  873. }
  874. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  875. {
  876. struct ocrdma_eq *eq = handle;
  877. struct ocrdma_dev *dev = eq->dev;
  878. struct ocrdma_eqe eqe;
  879. struct ocrdma_eqe *ptr;
  880. u16 cq_id;
  881. u8 mcode;
  882. int budget = eq->cq_cnt;
  883. do {
  884. ptr = ocrdma_get_eqe(eq);
  885. eqe = *ptr;
  886. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  887. mcode = (eqe.id_valid & OCRDMA_EQE_MAJOR_CODE_MASK)
  888. >> OCRDMA_EQE_MAJOR_CODE_SHIFT;
  889. if (mcode == OCRDMA_MAJOR_CODE_SENTINAL)
  890. pr_err("EQ full on eqid = 0x%x, eqe = 0x%x\n",
  891. eq->q.id, eqe.id_valid);
  892. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  893. break;
  894. ptr->id_valid = 0;
  895. /* ring eq doorbell as soon as its consumed. */
  896. ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
  897. /* check whether its CQE or not. */
  898. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  899. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  900. ocrdma_cq_handler(dev, cq_id);
  901. }
  902. ocrdma_eq_inc_tail(eq);
  903. /* There can be a stale EQE after the last bound CQ is
  904. * destroyed. EQE valid and budget == 0 implies this.
  905. */
  906. if (budget)
  907. budget--;
  908. } while (budget);
  909. eq->aic_obj.eq_intr_cnt++;
  910. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  911. return IRQ_HANDLED;
  912. }
  913. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  914. {
  915. struct ocrdma_mqe *mqe;
  916. dev->mqe_ctx.tag = dev->mq.sq.head;
  917. dev->mqe_ctx.cmd_done = false;
  918. mqe = ocrdma_get_mqe(dev);
  919. cmd->hdr.tag_lo = dev->mq.sq.head;
  920. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  921. /* make sure descriptor is written before ringing doorbell */
  922. wmb();
  923. ocrdma_mq_inc_head(dev);
  924. ocrdma_ring_mq_db(dev);
  925. }
  926. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  927. {
  928. long status;
  929. /* 30 sec timeout */
  930. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  931. (dev->mqe_ctx.cmd_done != false),
  932. msecs_to_jiffies(30000));
  933. if (status)
  934. return 0;
  935. else {
  936. dev->mqe_ctx.fw_error_state = true;
  937. pr_err("%s(%d) mailbox timeout: fw not responding\n",
  938. __func__, dev->id);
  939. return -1;
  940. }
  941. }
  942. /* issue a mailbox command on the MQ */
  943. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  944. {
  945. int status = 0;
  946. u16 cqe_status, ext_status;
  947. struct ocrdma_mqe *rsp_mqe;
  948. struct ocrdma_mbx_rsp *rsp = NULL;
  949. mutex_lock(&dev->mqe_ctx.lock);
  950. if (dev->mqe_ctx.fw_error_state)
  951. goto mbx_err;
  952. ocrdma_post_mqe(dev, mqe);
  953. status = ocrdma_wait_mqe_cmpl(dev);
  954. if (status)
  955. goto mbx_err;
  956. cqe_status = dev->mqe_ctx.cqe_status;
  957. ext_status = dev->mqe_ctx.ext_status;
  958. rsp_mqe = ocrdma_get_mqe_rsp(dev);
  959. ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
  960. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  961. OCRDMA_MQE_HDR_EMB_SHIFT)
  962. rsp = &mqe->u.rsp;
  963. if (cqe_status || ext_status) {
  964. pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
  965. __func__, cqe_status, ext_status);
  966. if (rsp) {
  967. /* This is for embedded cmds. */
  968. pr_err("opcode=0x%x, subsystem=0x%x\n",
  969. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  970. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  971. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  972. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  973. }
  974. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  975. goto mbx_err;
  976. }
  977. /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
  978. if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
  979. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  980. mbx_err:
  981. mutex_unlock(&dev->mqe_ctx.lock);
  982. return status;
  983. }
  984. static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
  985. void *payload_va)
  986. {
  987. int status;
  988. struct ocrdma_mbx_rsp *rsp = payload_va;
  989. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  990. OCRDMA_MQE_HDR_EMB_SHIFT)
  991. BUG();
  992. status = ocrdma_mbx_cmd(dev, mqe);
  993. if (!status)
  994. /* For non embedded, only CQE failures are handled in
  995. * ocrdma_mbx_cmd. We need to check for RSP errors.
  996. */
  997. if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
  998. status = ocrdma_get_mbx_errno(rsp->status);
  999. if (status)
  1000. pr_err("opcode=0x%x, subsystem=0x%x\n",
  1001. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  1002. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  1003. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  1004. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  1005. return status;
  1006. }
  1007. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  1008. struct ocrdma_dev_attr *attr,
  1009. struct ocrdma_mbx_query_config *rsp)
  1010. {
  1011. attr->max_pd =
  1012. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  1013. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  1014. attr->udp_encap = (rsp->max_pd_ca_ack_delay &
  1015. OCRDMA_MBX_QUERY_CFG_L3_TYPE_MASK) >>
  1016. OCRDMA_MBX_QUERY_CFG_L3_TYPE_SHIFT;
  1017. attr->max_dpp_pds =
  1018. (rsp->max_dpp_pds_credits & OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK) >>
  1019. OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET;
  1020. attr->max_qp =
  1021. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  1022. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  1023. attr->max_srq =
  1024. (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
  1025. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
  1026. attr->max_send_sge = ((rsp->max_recv_send_sge &
  1027. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  1028. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  1029. attr->max_recv_sge = (rsp->max_recv_send_sge &
  1030. OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_MASK) >>
  1031. OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_SHIFT;
  1032. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  1033. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  1034. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  1035. attr->max_rdma_sge = (rsp->max_wr_rd_sge &
  1036. OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_MASK) >>
  1037. OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_SHIFT;
  1038. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  1039. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  1040. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  1041. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  1042. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  1043. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  1044. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  1045. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  1046. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  1047. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  1048. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  1049. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  1050. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  1051. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  1052. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  1053. attr->max_mw = rsp->max_mw;
  1054. attr->max_mr = rsp->max_mr;
  1055. attr->max_mr_size = ((u64)rsp->max_mr_size_hi << 32) |
  1056. rsp->max_mr_size_lo;
  1057. attr->max_fmr = 0;
  1058. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  1059. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  1060. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  1061. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  1062. attr->max_cq = (rsp->max_cq_cqes_per_cq &
  1063. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
  1064. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
  1065. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1066. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  1067. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  1068. OCRDMA_WQE_STRIDE;
  1069. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1070. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  1071. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  1072. OCRDMA_WQE_STRIDE;
  1073. attr->max_inline_data =
  1074. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  1075. sizeof(struct ocrdma_sge));
  1076. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1077. attr->ird = 1;
  1078. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  1079. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  1080. }
  1081. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  1082. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  1083. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  1084. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  1085. }
  1086. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  1087. struct ocrdma_fw_conf_rsp *conf)
  1088. {
  1089. u32 fn_mode;
  1090. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  1091. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  1092. return -EINVAL;
  1093. dev->base_eqid = conf->base_eqid;
  1094. dev->max_eq = conf->max_eq;
  1095. return 0;
  1096. }
  1097. /* can be issued only during init time. */
  1098. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  1099. {
  1100. int status = -ENOMEM;
  1101. struct ocrdma_mqe *cmd;
  1102. struct ocrdma_fw_ver_rsp *rsp;
  1103. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  1104. if (!cmd)
  1105. return -ENOMEM;
  1106. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1107. OCRDMA_CMD_GET_FW_VER,
  1108. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1109. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1110. if (status)
  1111. goto mbx_err;
  1112. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  1113. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  1114. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  1115. sizeof(rsp->running_ver));
  1116. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  1117. mbx_err:
  1118. kfree(cmd);
  1119. return status;
  1120. }
  1121. /* can be issued only during init time. */
  1122. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  1123. {
  1124. int status = -ENOMEM;
  1125. struct ocrdma_mqe *cmd;
  1126. struct ocrdma_fw_conf_rsp *rsp;
  1127. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  1128. if (!cmd)
  1129. return -ENOMEM;
  1130. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1131. OCRDMA_CMD_GET_FW_CONFIG,
  1132. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1133. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1134. if (status)
  1135. goto mbx_err;
  1136. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  1137. status = ocrdma_check_fw_config(dev, rsp);
  1138. mbx_err:
  1139. kfree(cmd);
  1140. return status;
  1141. }
  1142. int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
  1143. {
  1144. struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
  1145. struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
  1146. struct ocrdma_rdma_stats_resp *old_stats;
  1147. int status;
  1148. old_stats = kmalloc(sizeof(*old_stats), GFP_KERNEL);
  1149. if (old_stats == NULL)
  1150. return -ENOMEM;
  1151. memset(mqe, 0, sizeof(*mqe));
  1152. mqe->hdr.pyld_len = dev->stats_mem.size;
  1153. mqe->hdr.spcl_sge_cnt_emb |=
  1154. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1155. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1156. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
  1157. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
  1158. mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
  1159. /* Cache the old stats */
  1160. memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
  1161. memset(req, 0, dev->stats_mem.size);
  1162. ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
  1163. OCRDMA_CMD_GET_RDMA_STATS,
  1164. OCRDMA_SUBSYS_ROCE,
  1165. dev->stats_mem.size);
  1166. if (reset)
  1167. req->reset_stats = reset;
  1168. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
  1169. if (status)
  1170. /* Copy from cache, if mbox fails */
  1171. memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
  1172. else
  1173. ocrdma_le32_to_cpu(req, dev->stats_mem.size);
  1174. kfree(old_stats);
  1175. return status;
  1176. }
  1177. static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
  1178. {
  1179. int status = -ENOMEM;
  1180. struct ocrdma_dma_mem dma;
  1181. struct ocrdma_mqe *mqe;
  1182. struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
  1183. struct mgmt_hba_attribs *hba_attribs;
  1184. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  1185. if (!mqe)
  1186. return status;
  1187. dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
  1188. dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
  1189. dma.size, &dma.pa, GFP_KERNEL);
  1190. if (!dma.va)
  1191. goto free_mqe;
  1192. mqe->hdr.pyld_len = dma.size;
  1193. mqe->hdr.spcl_sge_cnt_emb |=
  1194. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1195. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1196. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
  1197. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
  1198. mqe->u.nonemb_req.sge[0].len = dma.size;
  1199. memset(dma.va, 0, dma.size);
  1200. ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
  1201. OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
  1202. OCRDMA_SUBSYS_COMMON,
  1203. dma.size);
  1204. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
  1205. if (!status) {
  1206. ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
  1207. hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
  1208. dev->hba_port_num = (hba_attribs->ptpnum_maxdoms_hbast_cv &
  1209. OCRDMA_HBA_ATTRB_PTNUM_MASK)
  1210. >> OCRDMA_HBA_ATTRB_PTNUM_SHIFT;
  1211. strncpy(dev->model_number,
  1212. hba_attribs->controller_model_number, 31);
  1213. }
  1214. dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
  1215. free_mqe:
  1216. kfree(mqe);
  1217. return status;
  1218. }
  1219. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  1220. {
  1221. int status = -ENOMEM;
  1222. struct ocrdma_mbx_query_config *rsp;
  1223. struct ocrdma_mqe *cmd;
  1224. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1225. if (!cmd)
  1226. return status;
  1227. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1228. if (status)
  1229. goto mbx_err;
  1230. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1231. ocrdma_get_attr(dev, &dev->attr, rsp);
  1232. mbx_err:
  1233. kfree(cmd);
  1234. return status;
  1235. }
  1236. int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed,
  1237. u8 *lnk_state)
  1238. {
  1239. int status = -ENOMEM;
  1240. struct ocrdma_get_link_speed_rsp *rsp;
  1241. struct ocrdma_mqe *cmd;
  1242. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1243. sizeof(*cmd));
  1244. if (!cmd)
  1245. return status;
  1246. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1247. OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1248. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1249. ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
  1250. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1251. if (status)
  1252. goto mbx_err;
  1253. rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
  1254. if (lnk_speed)
  1255. *lnk_speed = (rsp->pflt_pps_ld_pnum & OCRDMA_PHY_PS_MASK)
  1256. >> OCRDMA_PHY_PS_SHIFT;
  1257. if (lnk_state)
  1258. *lnk_state = (rsp->res_lnk_st & OCRDMA_LINK_ST_MASK);
  1259. mbx_err:
  1260. kfree(cmd);
  1261. return status;
  1262. }
  1263. static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
  1264. {
  1265. int status = -ENOMEM;
  1266. struct ocrdma_mqe *cmd;
  1267. struct ocrdma_get_phy_info_rsp *rsp;
  1268. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
  1269. if (!cmd)
  1270. return status;
  1271. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1272. OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
  1273. sizeof(*cmd));
  1274. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1275. if (status)
  1276. goto mbx_err;
  1277. rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
  1278. dev->phy.phy_type =
  1279. (rsp->ityp_ptyp & OCRDMA_PHY_TYPE_MASK);
  1280. dev->phy.interface_type =
  1281. (rsp->ityp_ptyp & OCRDMA_IF_TYPE_MASK)
  1282. >> OCRDMA_IF_TYPE_SHIFT;
  1283. dev->phy.auto_speeds_supported =
  1284. (rsp->fspeed_aspeed & OCRDMA_ASPEED_SUPP_MASK);
  1285. dev->phy.fixed_speeds_supported =
  1286. (rsp->fspeed_aspeed & OCRDMA_FSPEED_SUPP_MASK)
  1287. >> OCRDMA_FSPEED_SUPP_SHIFT;
  1288. mbx_err:
  1289. kfree(cmd);
  1290. return status;
  1291. }
  1292. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1293. {
  1294. int status = -ENOMEM;
  1295. struct ocrdma_alloc_pd *cmd;
  1296. struct ocrdma_alloc_pd_rsp *rsp;
  1297. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1298. if (!cmd)
  1299. return status;
  1300. if (pd->dpp_enabled)
  1301. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1302. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1303. if (status)
  1304. goto mbx_err;
  1305. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1306. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1307. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1308. pd->dpp_enabled = true;
  1309. pd->dpp_page = rsp->dpp_page_pdid >>
  1310. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1311. } else {
  1312. pd->dpp_enabled = false;
  1313. pd->num_dpp_qp = 0;
  1314. }
  1315. mbx_err:
  1316. kfree(cmd);
  1317. return status;
  1318. }
  1319. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1320. {
  1321. int status = -ENOMEM;
  1322. struct ocrdma_dealloc_pd *cmd;
  1323. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1324. if (!cmd)
  1325. return status;
  1326. cmd->id = pd->id;
  1327. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1328. kfree(cmd);
  1329. return status;
  1330. }
  1331. static int ocrdma_mbx_alloc_pd_range(struct ocrdma_dev *dev)
  1332. {
  1333. int status = -ENOMEM;
  1334. size_t pd_bitmap_size;
  1335. struct ocrdma_alloc_pd_range *cmd;
  1336. struct ocrdma_alloc_pd_range_rsp *rsp;
  1337. /* Pre allocate the DPP PDs */
  1338. if (dev->attr.max_dpp_pds) {
  1339. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE,
  1340. sizeof(*cmd));
  1341. if (!cmd)
  1342. return -ENOMEM;
  1343. cmd->pd_count = dev->attr.max_dpp_pds;
  1344. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1345. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1346. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1347. if (!status && (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) &&
  1348. rsp->pd_count) {
  1349. dev->pd_mgr->dpp_page_index = rsp->dpp_page_pdid >>
  1350. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1351. dev->pd_mgr->pd_dpp_start = rsp->dpp_page_pdid &
  1352. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1353. dev->pd_mgr->max_dpp_pd = rsp->pd_count;
  1354. pd_bitmap_size =
  1355. BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1356. dev->pd_mgr->pd_dpp_bitmap = kzalloc(pd_bitmap_size,
  1357. GFP_KERNEL);
  1358. }
  1359. kfree(cmd);
  1360. }
  1361. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE, sizeof(*cmd));
  1362. if (!cmd)
  1363. return -ENOMEM;
  1364. cmd->pd_count = dev->attr.max_pd - dev->attr.max_dpp_pds;
  1365. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1366. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1367. if (!status && rsp->pd_count) {
  1368. dev->pd_mgr->pd_norm_start = rsp->dpp_page_pdid &
  1369. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1370. dev->pd_mgr->max_normal_pd = rsp->pd_count;
  1371. pd_bitmap_size = BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1372. dev->pd_mgr->pd_norm_bitmap = kzalloc(pd_bitmap_size,
  1373. GFP_KERNEL);
  1374. }
  1375. kfree(cmd);
  1376. if (dev->pd_mgr->pd_norm_bitmap || dev->pd_mgr->pd_dpp_bitmap) {
  1377. /* Enable PD resource manager */
  1378. dev->pd_mgr->pd_prealloc_valid = true;
  1379. return 0;
  1380. }
  1381. return status;
  1382. }
  1383. static void ocrdma_mbx_dealloc_pd_range(struct ocrdma_dev *dev)
  1384. {
  1385. struct ocrdma_dealloc_pd_range *cmd;
  1386. /* return normal PDs to firmware */
  1387. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE, sizeof(*cmd));
  1388. if (!cmd)
  1389. goto mbx_err;
  1390. if (dev->pd_mgr->max_normal_pd) {
  1391. cmd->start_pd_id = dev->pd_mgr->pd_norm_start;
  1392. cmd->pd_count = dev->pd_mgr->max_normal_pd;
  1393. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1394. }
  1395. if (dev->pd_mgr->max_dpp_pd) {
  1396. kfree(cmd);
  1397. /* return DPP PDs to firmware */
  1398. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE,
  1399. sizeof(*cmd));
  1400. if (!cmd)
  1401. goto mbx_err;
  1402. cmd->start_pd_id = dev->pd_mgr->pd_dpp_start;
  1403. cmd->pd_count = dev->pd_mgr->max_dpp_pd;
  1404. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1405. }
  1406. mbx_err:
  1407. kfree(cmd);
  1408. }
  1409. void ocrdma_alloc_pd_pool(struct ocrdma_dev *dev)
  1410. {
  1411. int status;
  1412. dev->pd_mgr = kzalloc(sizeof(struct ocrdma_pd_resource_mgr),
  1413. GFP_KERNEL);
  1414. if (!dev->pd_mgr)
  1415. return;
  1416. status = ocrdma_mbx_alloc_pd_range(dev);
  1417. if (status) {
  1418. pr_err("%s(%d) Unable to initialize PD pool, using default.\n",
  1419. __func__, dev->id);
  1420. }
  1421. }
  1422. static void ocrdma_free_pd_pool(struct ocrdma_dev *dev)
  1423. {
  1424. ocrdma_mbx_dealloc_pd_range(dev);
  1425. kfree(dev->pd_mgr->pd_norm_bitmap);
  1426. kfree(dev->pd_mgr->pd_dpp_bitmap);
  1427. kfree(dev->pd_mgr);
  1428. }
  1429. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1430. int *num_pages, int *page_size)
  1431. {
  1432. int i;
  1433. int mem_size;
  1434. *num_entries = roundup_pow_of_two(*num_entries);
  1435. mem_size = *num_entries * entry_size;
  1436. /* find the possible lowest possible multiplier */
  1437. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1438. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1439. break;
  1440. }
  1441. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1442. return -EINVAL;
  1443. mem_size = roundup(mem_size,
  1444. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1445. *num_pages =
  1446. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1447. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1448. *num_entries = mem_size / entry_size;
  1449. return 0;
  1450. }
  1451. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1452. {
  1453. int i;
  1454. int status = -ENOMEM;
  1455. int max_ah;
  1456. struct ocrdma_create_ah_tbl *cmd;
  1457. struct ocrdma_create_ah_tbl_rsp *rsp;
  1458. struct pci_dev *pdev = dev->nic_info.pdev;
  1459. dma_addr_t pa;
  1460. struct ocrdma_pbe *pbes;
  1461. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1462. if (!cmd)
  1463. return status;
  1464. max_ah = OCRDMA_MAX_AH;
  1465. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1466. /* number of PBEs in PBL */
  1467. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1468. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1469. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1470. /* page size */
  1471. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1472. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1473. break;
  1474. }
  1475. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1476. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1477. /* ah_entry size */
  1478. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1479. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1480. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1481. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1482. &dev->av_tbl.pbl.pa,
  1483. GFP_KERNEL);
  1484. if (dev->av_tbl.pbl.va == NULL)
  1485. goto mem_err;
  1486. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1487. &pa, GFP_KERNEL);
  1488. if (dev->av_tbl.va == NULL)
  1489. goto mem_err_ah;
  1490. dev->av_tbl.pa = pa;
  1491. dev->av_tbl.num_ah = max_ah;
  1492. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1493. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1494. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1495. pbes[i].pa_lo = (u32)cpu_to_le32(pa & 0xffffffff);
  1496. pbes[i].pa_hi = (u32)cpu_to_le32(upper_32_bits(pa));
  1497. pa += PAGE_SIZE;
  1498. }
  1499. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1500. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1501. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1502. if (status)
  1503. goto mbx_err;
  1504. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1505. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1506. kfree(cmd);
  1507. return 0;
  1508. mbx_err:
  1509. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1510. dev->av_tbl.pa);
  1511. dev->av_tbl.va = NULL;
  1512. mem_err_ah:
  1513. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1514. dev->av_tbl.pbl.pa);
  1515. dev->av_tbl.pbl.va = NULL;
  1516. dev->av_tbl.size = 0;
  1517. mem_err:
  1518. kfree(cmd);
  1519. return status;
  1520. }
  1521. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1522. {
  1523. struct ocrdma_delete_ah_tbl *cmd;
  1524. struct pci_dev *pdev = dev->nic_info.pdev;
  1525. if (dev->av_tbl.va == NULL)
  1526. return;
  1527. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1528. if (!cmd)
  1529. return;
  1530. cmd->ahid = dev->av_tbl.ahid;
  1531. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1532. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1533. dev->av_tbl.pa);
  1534. dev->av_tbl.va = NULL;
  1535. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1536. dev->av_tbl.pbl.pa);
  1537. kfree(cmd);
  1538. }
  1539. /* Multiple CQs uses the EQ. This routine returns least used
  1540. * EQ to associate with CQ. This will distributes the interrupt
  1541. * processing and CPU load to associated EQ, vector and so to that CPU.
  1542. */
  1543. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1544. {
  1545. int i, selected_eq = 0, cq_cnt = 0;
  1546. u16 eq_id;
  1547. mutex_lock(&dev->dev_lock);
  1548. cq_cnt = dev->eq_tbl[0].cq_cnt;
  1549. eq_id = dev->eq_tbl[0].q.id;
  1550. /* find the EQ which is has the least number of
  1551. * CQs associated with it.
  1552. */
  1553. for (i = 0; i < dev->eq_cnt; i++) {
  1554. if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
  1555. cq_cnt = dev->eq_tbl[i].cq_cnt;
  1556. eq_id = dev->eq_tbl[i].q.id;
  1557. selected_eq = i;
  1558. }
  1559. }
  1560. dev->eq_tbl[selected_eq].cq_cnt += 1;
  1561. mutex_unlock(&dev->dev_lock);
  1562. return eq_id;
  1563. }
  1564. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1565. {
  1566. int i;
  1567. mutex_lock(&dev->dev_lock);
  1568. i = ocrdma_get_eq_table_index(dev, eq_id);
  1569. if (i == -EINVAL)
  1570. BUG();
  1571. dev->eq_tbl[i].cq_cnt -= 1;
  1572. mutex_unlock(&dev->dev_lock);
  1573. }
  1574. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1575. int entries, int dpp_cq, u16 pd_id)
  1576. {
  1577. int status = -ENOMEM; int max_hw_cqe;
  1578. struct pci_dev *pdev = dev->nic_info.pdev;
  1579. struct ocrdma_create_cq *cmd;
  1580. struct ocrdma_create_cq_rsp *rsp;
  1581. u32 hw_pages, cqe_size, page_size, cqe_count;
  1582. if (entries > dev->attr.max_cqe) {
  1583. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1584. __func__, dev->id, dev->attr.max_cqe, entries);
  1585. return -EINVAL;
  1586. }
  1587. if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
  1588. return -EINVAL;
  1589. if (dpp_cq) {
  1590. cq->max_hw_cqe = 1;
  1591. max_hw_cqe = 1;
  1592. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1593. hw_pages = 1;
  1594. } else {
  1595. cq->max_hw_cqe = dev->attr.max_cqe;
  1596. max_hw_cqe = dev->attr.max_cqe;
  1597. cqe_size = sizeof(struct ocrdma_cqe);
  1598. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1599. }
  1600. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1601. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1602. if (!cmd)
  1603. return -ENOMEM;
  1604. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1605. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1606. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1607. if (!cq->va) {
  1608. status = -ENOMEM;
  1609. goto mem_err;
  1610. }
  1611. memset(cq->va, 0, cq->len);
  1612. page_size = cq->len / hw_pages;
  1613. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1614. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1615. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1616. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1617. cq->eqn = ocrdma_bind_eq(dev);
  1618. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
  1619. cqe_count = cq->len / cqe_size;
  1620. cq->cqe_cnt = cqe_count;
  1621. if (cqe_count > 1024) {
  1622. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1623. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1624. } else {
  1625. u8 count = 0;
  1626. switch (cqe_count) {
  1627. case 256:
  1628. count = 0;
  1629. break;
  1630. case 512:
  1631. count = 1;
  1632. break;
  1633. case 1024:
  1634. count = 2;
  1635. break;
  1636. default:
  1637. goto mbx_err;
  1638. }
  1639. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1640. }
  1641. /* shared eq between all the consumer cqs. */
  1642. cmd->cmd.eqn = cq->eqn;
  1643. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1644. if (dpp_cq)
  1645. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1646. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1647. cq->phase_change = false;
  1648. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size);
  1649. } else {
  1650. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size) - 1;
  1651. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1652. cq->phase_change = true;
  1653. }
  1654. /* pd_id valid only for v3 */
  1655. cmd->cmd.pdid_cqecnt |= (pd_id <<
  1656. OCRDMA_CREATE_CQ_CMD_PDID_SHIFT);
  1657. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1658. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1659. if (status)
  1660. goto mbx_err;
  1661. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1662. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1663. kfree(cmd);
  1664. return 0;
  1665. mbx_err:
  1666. ocrdma_unbind_eq(dev, cq->eqn);
  1667. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1668. mem_err:
  1669. kfree(cmd);
  1670. return status;
  1671. }
  1672. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1673. {
  1674. int status = -ENOMEM;
  1675. struct ocrdma_destroy_cq *cmd;
  1676. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1677. if (!cmd)
  1678. return status;
  1679. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1680. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1681. cmd->bypass_flush_qid |=
  1682. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1683. OCRDMA_DESTROY_CQ_QID_MASK;
  1684. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1685. ocrdma_unbind_eq(dev, cq->eqn);
  1686. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1687. kfree(cmd);
  1688. return status;
  1689. }
  1690. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1691. u32 pdid, int addr_check)
  1692. {
  1693. int status = -ENOMEM;
  1694. struct ocrdma_alloc_lkey *cmd;
  1695. struct ocrdma_alloc_lkey_rsp *rsp;
  1696. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1697. if (!cmd)
  1698. return status;
  1699. cmd->pdid = pdid;
  1700. cmd->pbl_sz_flags |= addr_check;
  1701. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1702. cmd->pbl_sz_flags |=
  1703. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1704. cmd->pbl_sz_flags |=
  1705. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1706. cmd->pbl_sz_flags |=
  1707. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1708. cmd->pbl_sz_flags |=
  1709. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1710. cmd->pbl_sz_flags |=
  1711. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1712. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1713. if (status)
  1714. goto mbx_err;
  1715. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1716. hwmr->lkey = rsp->lrkey;
  1717. mbx_err:
  1718. kfree(cmd);
  1719. return status;
  1720. }
  1721. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1722. {
  1723. int status = -ENOMEM;
  1724. struct ocrdma_dealloc_lkey *cmd;
  1725. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1726. if (!cmd)
  1727. return -ENOMEM;
  1728. cmd->lkey = lkey;
  1729. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1730. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1731. if (status)
  1732. goto mbx_err;
  1733. mbx_err:
  1734. kfree(cmd);
  1735. return status;
  1736. }
  1737. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1738. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1739. {
  1740. int status = -ENOMEM;
  1741. int i;
  1742. struct ocrdma_reg_nsmr *cmd;
  1743. struct ocrdma_reg_nsmr_rsp *rsp;
  1744. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1745. if (!cmd)
  1746. return -ENOMEM;
  1747. cmd->num_pbl_pdid =
  1748. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1749. cmd->fr_mr = hwmr->fr_mr;
  1750. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1751. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1752. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1753. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1754. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1755. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1756. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1757. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1758. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1759. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1760. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1761. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1762. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1763. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1764. cmd->totlen_low = hwmr->len;
  1765. cmd->totlen_high = upper_32_bits(hwmr->len);
  1766. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1767. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1768. cmd->va_loaddr = (u32) hwmr->va;
  1769. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1770. for (i = 0; i < pbl_cnt; i++) {
  1771. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1772. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1773. }
  1774. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1775. if (status)
  1776. goto mbx_err;
  1777. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1778. hwmr->lkey = rsp->lrkey;
  1779. mbx_err:
  1780. kfree(cmd);
  1781. return status;
  1782. }
  1783. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1784. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1785. u32 pbl_offset, u32 last)
  1786. {
  1787. int status = -ENOMEM;
  1788. int i;
  1789. struct ocrdma_reg_nsmr_cont *cmd;
  1790. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1791. if (!cmd)
  1792. return -ENOMEM;
  1793. cmd->lrkey = hwmr->lkey;
  1794. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1795. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1796. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1797. for (i = 0; i < pbl_cnt; i++) {
  1798. cmd->pbl[i].lo =
  1799. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1800. cmd->pbl[i].hi =
  1801. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1802. }
  1803. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1804. if (status)
  1805. goto mbx_err;
  1806. mbx_err:
  1807. kfree(cmd);
  1808. return status;
  1809. }
  1810. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1811. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1812. {
  1813. int status;
  1814. u32 last = 0;
  1815. u32 cur_pbl_cnt, pbl_offset;
  1816. u32 pending_pbl_cnt = hwmr->num_pbls;
  1817. pbl_offset = 0;
  1818. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1819. if (cur_pbl_cnt == pending_pbl_cnt)
  1820. last = 1;
  1821. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1822. cur_pbl_cnt, hwmr->pbe_size, last);
  1823. if (status) {
  1824. pr_err("%s() status=%d\n", __func__, status);
  1825. return status;
  1826. }
  1827. /* if there is no more pbls to register then exit. */
  1828. if (last)
  1829. return 0;
  1830. while (!last) {
  1831. pbl_offset += cur_pbl_cnt;
  1832. pending_pbl_cnt -= cur_pbl_cnt;
  1833. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1834. /* if we reach the end of the pbls, then need to set the last
  1835. * bit, indicating no more pbls to register for this memory key.
  1836. */
  1837. if (cur_pbl_cnt == pending_pbl_cnt)
  1838. last = 1;
  1839. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1840. pbl_offset, last);
  1841. if (status)
  1842. break;
  1843. }
  1844. if (status)
  1845. pr_err("%s() err. status=%d\n", __func__, status);
  1846. return status;
  1847. }
  1848. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1849. {
  1850. struct ocrdma_qp *tmp;
  1851. bool found = false;
  1852. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1853. if (qp == tmp) {
  1854. found = true;
  1855. break;
  1856. }
  1857. }
  1858. return found;
  1859. }
  1860. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1861. {
  1862. struct ocrdma_qp *tmp;
  1863. bool found = false;
  1864. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1865. if (qp == tmp) {
  1866. found = true;
  1867. break;
  1868. }
  1869. }
  1870. return found;
  1871. }
  1872. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1873. {
  1874. bool found;
  1875. unsigned long flags;
  1876. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  1877. spin_lock_irqsave(&dev->flush_q_lock, flags);
  1878. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1879. if (!found)
  1880. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1881. if (!qp->srq) {
  1882. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1883. if (!found)
  1884. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1885. }
  1886. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  1887. }
  1888. static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
  1889. {
  1890. qp->sq.head = 0;
  1891. qp->sq.tail = 0;
  1892. qp->rq.head = 0;
  1893. qp->rq.tail = 0;
  1894. }
  1895. int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1896. enum ib_qp_state *old_ib_state)
  1897. {
  1898. unsigned long flags;
  1899. enum ocrdma_qp_state new_state;
  1900. new_state = get_ocrdma_qp_state(new_ib_state);
  1901. /* sync with wqe and rqe posting */
  1902. spin_lock_irqsave(&qp->q_lock, flags);
  1903. if (old_ib_state)
  1904. *old_ib_state = get_ibqp_state(qp->state);
  1905. if (new_state == qp->state) {
  1906. spin_unlock_irqrestore(&qp->q_lock, flags);
  1907. return 1;
  1908. }
  1909. if (new_state == OCRDMA_QPS_INIT) {
  1910. ocrdma_init_hwq_ptr(qp);
  1911. ocrdma_del_flush_qp(qp);
  1912. } else if (new_state == OCRDMA_QPS_ERR) {
  1913. ocrdma_flush_qp(qp);
  1914. }
  1915. qp->state = new_state;
  1916. spin_unlock_irqrestore(&qp->q_lock, flags);
  1917. return 0;
  1918. }
  1919. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1920. {
  1921. u32 flags = 0;
  1922. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1923. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1924. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1925. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1926. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1927. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1928. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1929. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1930. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1931. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1932. return flags;
  1933. }
  1934. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1935. struct ib_qp_init_attr *attrs,
  1936. struct ocrdma_qp *qp)
  1937. {
  1938. int status;
  1939. u32 len, hw_pages, hw_page_size;
  1940. dma_addr_t pa;
  1941. struct ocrdma_pd *pd = qp->pd;
  1942. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1943. struct pci_dev *pdev = dev->nic_info.pdev;
  1944. u32 max_wqe_allocated;
  1945. u32 max_sges = attrs->cap.max_send_sge;
  1946. /* QP1 may exceed 127 */
  1947. max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
  1948. dev->attr.max_wqe);
  1949. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1950. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1951. if (status) {
  1952. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1953. max_wqe_allocated);
  1954. return -EINVAL;
  1955. }
  1956. qp->sq.max_cnt = max_wqe_allocated;
  1957. len = (hw_pages * hw_page_size);
  1958. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1959. if (!qp->sq.va)
  1960. return -EINVAL;
  1961. memset(qp->sq.va, 0, len);
  1962. qp->sq.len = len;
  1963. qp->sq.pa = pa;
  1964. qp->sq.entry_size = dev->attr.wqe_size;
  1965. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1966. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1967. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1968. cmd->num_wq_rq_pages |= (hw_pages <<
  1969. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1970. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1971. cmd->max_sge_send_write |= (max_sges <<
  1972. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1973. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1974. cmd->max_sge_send_write |= (max_sges <<
  1975. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1976. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1977. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1978. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1979. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1980. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1981. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1982. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1983. return 0;
  1984. }
  1985. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1986. struct ib_qp_init_attr *attrs,
  1987. struct ocrdma_qp *qp)
  1988. {
  1989. int status;
  1990. u32 len, hw_pages, hw_page_size;
  1991. dma_addr_t pa = 0;
  1992. struct ocrdma_pd *pd = qp->pd;
  1993. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1994. struct pci_dev *pdev = dev->nic_info.pdev;
  1995. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1996. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1997. &hw_pages, &hw_page_size);
  1998. if (status) {
  1999. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  2000. attrs->cap.max_recv_wr + 1);
  2001. return status;
  2002. }
  2003. qp->rq.max_cnt = max_rqe_allocated;
  2004. len = (hw_pages * hw_page_size);
  2005. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2006. if (!qp->rq.va)
  2007. return -ENOMEM;
  2008. memset(qp->rq.va, 0, len);
  2009. qp->rq.pa = pa;
  2010. qp->rq.len = len;
  2011. qp->rq.entry_size = dev->attr.rqe_size;
  2012. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2013. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  2014. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  2015. cmd->num_wq_rq_pages |=
  2016. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  2017. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  2018. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  2019. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  2020. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  2021. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  2022. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  2023. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  2024. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  2025. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  2026. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  2027. return 0;
  2028. }
  2029. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  2030. struct ocrdma_pd *pd,
  2031. struct ocrdma_qp *qp,
  2032. u8 enable_dpp_cq, u16 dpp_cq_id)
  2033. {
  2034. pd->num_dpp_qp--;
  2035. qp->dpp_enabled = true;
  2036. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  2037. if (!enable_dpp_cq)
  2038. return;
  2039. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  2040. cmd->dpp_credits_cqid = dpp_cq_id;
  2041. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  2042. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  2043. }
  2044. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  2045. struct ocrdma_qp *qp)
  2046. {
  2047. struct ocrdma_pd *pd = qp->pd;
  2048. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2049. struct pci_dev *pdev = dev->nic_info.pdev;
  2050. dma_addr_t pa = 0;
  2051. int ird_page_size = dev->attr.ird_page_size;
  2052. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  2053. struct ocrdma_hdr_wqe *rqe;
  2054. int i = 0;
  2055. if (dev->attr.ird == 0)
  2056. return 0;
  2057. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  2058. &pa, GFP_KERNEL);
  2059. if (!qp->ird_q_va)
  2060. return -ENOMEM;
  2061. memset(qp->ird_q_va, 0, ird_q_len);
  2062. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  2063. pa, ird_page_size);
  2064. for (; i < ird_q_len / dev->attr.rqe_size; i++) {
  2065. rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
  2066. (i * dev->attr.rqe_size));
  2067. rqe->cw = 0;
  2068. rqe->cw |= 2;
  2069. rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
  2070. rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
  2071. rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
  2072. }
  2073. return 0;
  2074. }
  2075. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  2076. struct ocrdma_qp *qp,
  2077. struct ib_qp_init_attr *attrs,
  2078. u16 *dpp_offset, u16 *dpp_credit_lmt)
  2079. {
  2080. u32 max_wqe_allocated, max_rqe_allocated;
  2081. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  2082. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  2083. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  2084. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  2085. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  2086. qp->dpp_enabled = false;
  2087. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  2088. qp->dpp_enabled = true;
  2089. *dpp_credit_lmt = (rsp->dpp_response &
  2090. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  2091. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  2092. *dpp_offset = (rsp->dpp_response &
  2093. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  2094. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  2095. }
  2096. max_wqe_allocated =
  2097. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  2098. max_wqe_allocated = 1 << max_wqe_allocated;
  2099. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  2100. qp->sq.max_cnt = max_wqe_allocated;
  2101. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  2102. if (!attrs->srq) {
  2103. qp->rq.max_cnt = max_rqe_allocated;
  2104. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  2105. }
  2106. }
  2107. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  2108. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  2109. u16 *dpp_credit_lmt)
  2110. {
  2111. int status = -ENOMEM;
  2112. u32 flags = 0;
  2113. struct ocrdma_pd *pd = qp->pd;
  2114. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2115. struct pci_dev *pdev = dev->nic_info.pdev;
  2116. struct ocrdma_cq *cq;
  2117. struct ocrdma_create_qp_req *cmd;
  2118. struct ocrdma_create_qp_rsp *rsp;
  2119. int qptype;
  2120. switch (attrs->qp_type) {
  2121. case IB_QPT_GSI:
  2122. qptype = OCRDMA_QPT_GSI;
  2123. break;
  2124. case IB_QPT_RC:
  2125. qptype = OCRDMA_QPT_RC;
  2126. break;
  2127. case IB_QPT_UD:
  2128. qptype = OCRDMA_QPT_UD;
  2129. break;
  2130. default:
  2131. return -EINVAL;
  2132. }
  2133. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  2134. if (!cmd)
  2135. return status;
  2136. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  2137. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  2138. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  2139. if (status)
  2140. goto sq_err;
  2141. if (attrs->srq) {
  2142. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  2143. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  2144. cmd->rq_addr[0].lo = srq->id;
  2145. qp->srq = srq;
  2146. } else {
  2147. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  2148. if (status)
  2149. goto rq_err;
  2150. }
  2151. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  2152. if (status)
  2153. goto mbx_err;
  2154. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  2155. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  2156. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  2157. cmd->max_sge_recv_flags |= flags;
  2158. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  2159. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  2160. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  2161. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  2162. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  2163. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  2164. cq = get_ocrdma_cq(attrs->send_cq);
  2165. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  2166. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  2167. qp->sq_cq = cq;
  2168. cq = get_ocrdma_cq(attrs->recv_cq);
  2169. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  2170. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  2171. qp->rq_cq = cq;
  2172. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  2173. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  2174. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  2175. dpp_cq_id);
  2176. }
  2177. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2178. if (status)
  2179. goto mbx_err;
  2180. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  2181. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  2182. qp->state = OCRDMA_QPS_RST;
  2183. kfree(cmd);
  2184. return 0;
  2185. mbx_err:
  2186. if (qp->rq.va)
  2187. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2188. rq_err:
  2189. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  2190. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2191. sq_err:
  2192. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  2193. kfree(cmd);
  2194. return status;
  2195. }
  2196. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2197. struct ocrdma_qp_params *param)
  2198. {
  2199. int status = -ENOMEM;
  2200. struct ocrdma_query_qp *cmd;
  2201. struct ocrdma_query_qp_rsp *rsp;
  2202. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*rsp));
  2203. if (!cmd)
  2204. return status;
  2205. cmd->qp_id = qp->id;
  2206. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2207. if (status)
  2208. goto mbx_err;
  2209. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  2210. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  2211. mbx_err:
  2212. kfree(cmd);
  2213. return status;
  2214. }
  2215. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  2216. struct ocrdma_modify_qp *cmd,
  2217. struct ib_qp_attr *attrs,
  2218. int attr_mask)
  2219. {
  2220. int status;
  2221. struct rdma_ah_attr *ah_attr = &attrs->ah_attr;
  2222. union ib_gid sgid, zgid;
  2223. struct ib_gid_attr sgid_attr;
  2224. u32 vlan_id = 0xFFFF;
  2225. u8 mac_addr[6], hdr_type;
  2226. union {
  2227. struct sockaddr _sockaddr;
  2228. struct sockaddr_in _sockaddr_in;
  2229. struct sockaddr_in6 _sockaddr_in6;
  2230. } sgid_addr, dgid_addr;
  2231. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2232. const struct ib_global_route *grh;
  2233. if ((rdma_ah_get_ah_flags(ah_attr) & IB_AH_GRH) == 0)
  2234. return -EINVAL;
  2235. grh = rdma_ah_read_grh(ah_attr);
  2236. if (atomic_cmpxchg(&dev->update_sl, 1, 0))
  2237. ocrdma_init_service_level(dev);
  2238. cmd->params.tclass_sq_psn |=
  2239. (grh->traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  2240. cmd->params.rnt_rc_sl_fl |=
  2241. (grh->flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  2242. cmd->params.rnt_rc_sl_fl |= (rdma_ah_get_sl(ah_attr) <<
  2243. OCRDMA_QP_PARAMS_SL_SHIFT);
  2244. cmd->params.hop_lmt_rq_psn |=
  2245. (grh->hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  2246. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  2247. /* GIDs */
  2248. memcpy(&cmd->params.dgid[0], &grh->dgid.raw[0],
  2249. sizeof(cmd->params.dgid));
  2250. status = ib_get_cached_gid(&dev->ibdev, 1, grh->sgid_index,
  2251. &sgid, &sgid_attr);
  2252. if (!status && sgid_attr.ndev) {
  2253. vlan_id = rdma_vlan_dev_vlan_id(sgid_attr.ndev);
  2254. memcpy(mac_addr, sgid_attr.ndev->dev_addr, ETH_ALEN);
  2255. dev_put(sgid_attr.ndev);
  2256. }
  2257. memset(&zgid, 0, sizeof(zgid));
  2258. if (!memcmp(&sgid, &zgid, sizeof(zgid)))
  2259. return -EINVAL;
  2260. qp->sgid_idx = grh->sgid_index;
  2261. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  2262. status = ocrdma_resolve_dmac(dev, ah_attr, &mac_addr[0]);
  2263. if (status)
  2264. return status;
  2265. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  2266. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  2267. hdr_type = ib_gid_to_network_type(sgid_attr.gid_type, &sgid);
  2268. if (hdr_type == RDMA_NETWORK_IPV4) {
  2269. rdma_gid2ip(&sgid_addr._sockaddr, &sgid);
  2270. rdma_gid2ip(&dgid_addr._sockaddr, &grh->dgid);
  2271. memcpy(&cmd->params.dgid[0],
  2272. &dgid_addr._sockaddr_in.sin_addr.s_addr, 4);
  2273. memcpy(&cmd->params.sgid[0],
  2274. &sgid_addr._sockaddr_in.sin_addr.s_addr, 4);
  2275. }
  2276. /* convert them to LE format. */
  2277. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  2278. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  2279. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  2280. if (vlan_id == 0xFFFF)
  2281. vlan_id = 0;
  2282. if (vlan_id || dev->pfc_state) {
  2283. if (!vlan_id) {
  2284. pr_err("ocrdma%d:Using VLAN with PFC is recommended\n",
  2285. dev->id);
  2286. pr_err("ocrdma%d:Using VLAN 0 for this connection\n",
  2287. dev->id);
  2288. }
  2289. cmd->params.vlan_dmac_b4_to_b5 |=
  2290. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  2291. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  2292. cmd->params.rnt_rc_sl_fl |=
  2293. (dev->sl & 0x07) << OCRDMA_QP_PARAMS_SL_SHIFT;
  2294. }
  2295. cmd->params.max_sge_recv_flags |= ((hdr_type <<
  2296. OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_SHIFT) &
  2297. OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_MASK);
  2298. return 0;
  2299. }
  2300. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  2301. struct ocrdma_modify_qp *cmd,
  2302. struct ib_qp_attr *attrs, int attr_mask)
  2303. {
  2304. int status = 0;
  2305. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2306. if (attr_mask & IB_QP_PKEY_INDEX) {
  2307. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  2308. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  2309. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  2310. }
  2311. if (attr_mask & IB_QP_QKEY) {
  2312. qp->qkey = attrs->qkey;
  2313. cmd->params.qkey = attrs->qkey;
  2314. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  2315. }
  2316. if (attr_mask & IB_QP_AV) {
  2317. status = ocrdma_set_av_params(qp, cmd, attrs, attr_mask);
  2318. if (status)
  2319. return status;
  2320. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  2321. /* set the default mac address for UD, GSI QPs */
  2322. cmd->params.dmac_b0_to_b3 = dev->nic_info.mac_addr[0] |
  2323. (dev->nic_info.mac_addr[1] << 8) |
  2324. (dev->nic_info.mac_addr[2] << 16) |
  2325. (dev->nic_info.mac_addr[3] << 24);
  2326. cmd->params.vlan_dmac_b4_to_b5 = dev->nic_info.mac_addr[4] |
  2327. (dev->nic_info.mac_addr[5] << 8);
  2328. }
  2329. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  2330. attrs->en_sqd_async_notify) {
  2331. cmd->params.max_sge_recv_flags |=
  2332. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  2333. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2334. }
  2335. if (attr_mask & IB_QP_DEST_QPN) {
  2336. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  2337. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  2338. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2339. }
  2340. if (attr_mask & IB_QP_PATH_MTU) {
  2341. if (attrs->path_mtu < IB_MTU_512 ||
  2342. attrs->path_mtu > IB_MTU_4096) {
  2343. pr_err("ocrdma%d: IB MTU %d is not supported\n",
  2344. dev->id, ib_mtu_enum_to_int(attrs->path_mtu));
  2345. status = -EINVAL;
  2346. goto pmtu_err;
  2347. }
  2348. cmd->params.path_mtu_pkey_indx |=
  2349. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2350. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2351. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2352. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2353. }
  2354. if (attr_mask & IB_QP_TIMEOUT) {
  2355. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2356. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2357. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2358. }
  2359. if (attr_mask & IB_QP_RETRY_CNT) {
  2360. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2361. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2362. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2363. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2364. }
  2365. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2366. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2367. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2368. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2369. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2370. }
  2371. if (attr_mask & IB_QP_RNR_RETRY) {
  2372. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2373. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2374. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2375. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2376. }
  2377. if (attr_mask & IB_QP_SQ_PSN) {
  2378. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2379. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2380. }
  2381. if (attr_mask & IB_QP_RQ_PSN) {
  2382. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2383. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2384. }
  2385. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2386. if (attrs->max_rd_atomic > dev->attr.max_ord_per_qp) {
  2387. status = -EINVAL;
  2388. goto pmtu_err;
  2389. }
  2390. qp->max_ord = attrs->max_rd_atomic;
  2391. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2392. }
  2393. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2394. if (attrs->max_dest_rd_atomic > dev->attr.max_ird_per_qp) {
  2395. status = -EINVAL;
  2396. goto pmtu_err;
  2397. }
  2398. qp->max_ird = attrs->max_dest_rd_atomic;
  2399. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2400. }
  2401. cmd->params.max_ord_ird = (qp->max_ord <<
  2402. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2403. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2404. pmtu_err:
  2405. return status;
  2406. }
  2407. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2408. struct ib_qp_attr *attrs, int attr_mask)
  2409. {
  2410. int status = -ENOMEM;
  2411. struct ocrdma_modify_qp *cmd;
  2412. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2413. if (!cmd)
  2414. return status;
  2415. cmd->params.id = qp->id;
  2416. cmd->flags = 0;
  2417. if (attr_mask & IB_QP_STATE) {
  2418. cmd->params.max_sge_recv_flags |=
  2419. (get_ocrdma_qp_state(attrs->qp_state) <<
  2420. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2421. OCRDMA_QP_PARAMS_STATE_MASK;
  2422. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2423. } else {
  2424. cmd->params.max_sge_recv_flags |=
  2425. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2426. OCRDMA_QP_PARAMS_STATE_MASK;
  2427. }
  2428. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
  2429. if (status)
  2430. goto mbx_err;
  2431. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2432. if (status)
  2433. goto mbx_err;
  2434. mbx_err:
  2435. kfree(cmd);
  2436. return status;
  2437. }
  2438. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2439. {
  2440. int status = -ENOMEM;
  2441. struct ocrdma_destroy_qp *cmd;
  2442. struct pci_dev *pdev = dev->nic_info.pdev;
  2443. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2444. if (!cmd)
  2445. return status;
  2446. cmd->qp_id = qp->id;
  2447. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2448. if (status)
  2449. goto mbx_err;
  2450. mbx_err:
  2451. kfree(cmd);
  2452. if (qp->sq.va)
  2453. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2454. if (!qp->srq && qp->rq.va)
  2455. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2456. if (qp->dpp_enabled)
  2457. qp->pd->num_dpp_qp++;
  2458. return status;
  2459. }
  2460. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2461. struct ib_srq_init_attr *srq_attr,
  2462. struct ocrdma_pd *pd)
  2463. {
  2464. int status = -ENOMEM;
  2465. int hw_pages, hw_page_size;
  2466. int len;
  2467. struct ocrdma_create_srq_rsp *rsp;
  2468. struct ocrdma_create_srq *cmd;
  2469. dma_addr_t pa;
  2470. struct pci_dev *pdev = dev->nic_info.pdev;
  2471. u32 max_rqe_allocated;
  2472. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2473. if (!cmd)
  2474. return status;
  2475. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2476. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2477. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2478. dev->attr.rqe_size,
  2479. &hw_pages, &hw_page_size);
  2480. if (status) {
  2481. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2482. srq_attr->attr.max_wr);
  2483. status = -EINVAL;
  2484. goto ret;
  2485. }
  2486. len = hw_pages * hw_page_size;
  2487. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2488. if (!srq->rq.va) {
  2489. status = -ENOMEM;
  2490. goto ret;
  2491. }
  2492. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2493. srq->rq.entry_size = dev->attr.rqe_size;
  2494. srq->rq.pa = pa;
  2495. srq->rq.len = len;
  2496. srq->rq.max_cnt = max_rqe_allocated;
  2497. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2498. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2499. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2500. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2501. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2502. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2503. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2504. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2505. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2506. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2507. if (status)
  2508. goto mbx_err;
  2509. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2510. srq->id = rsp->id;
  2511. srq->rq.dbid = rsp->id;
  2512. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2513. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2514. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2515. max_rqe_allocated = (1 << max_rqe_allocated);
  2516. srq->rq.max_cnt = max_rqe_allocated;
  2517. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2518. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2519. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2520. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2521. goto ret;
  2522. mbx_err:
  2523. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2524. ret:
  2525. kfree(cmd);
  2526. return status;
  2527. }
  2528. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2529. {
  2530. int status = -ENOMEM;
  2531. struct ocrdma_modify_srq *cmd;
  2532. struct ocrdma_pd *pd = srq->pd;
  2533. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2534. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
  2535. if (!cmd)
  2536. return status;
  2537. cmd->id = srq->id;
  2538. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2539. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2540. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2541. kfree(cmd);
  2542. return status;
  2543. }
  2544. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2545. {
  2546. int status = -ENOMEM;
  2547. struct ocrdma_query_srq *cmd;
  2548. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2549. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
  2550. if (!cmd)
  2551. return status;
  2552. cmd->id = srq->rq.dbid;
  2553. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2554. if (status == 0) {
  2555. struct ocrdma_query_srq_rsp *rsp =
  2556. (struct ocrdma_query_srq_rsp *)cmd;
  2557. srq_attr->max_sge =
  2558. rsp->srq_lmt_max_sge &
  2559. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2560. srq_attr->max_wr =
  2561. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2562. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2563. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2564. }
  2565. kfree(cmd);
  2566. return status;
  2567. }
  2568. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2569. {
  2570. int status = -ENOMEM;
  2571. struct ocrdma_destroy_srq *cmd;
  2572. struct pci_dev *pdev = dev->nic_info.pdev;
  2573. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2574. if (!cmd)
  2575. return status;
  2576. cmd->id = srq->id;
  2577. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2578. if (srq->rq.va)
  2579. dma_free_coherent(&pdev->dev, srq->rq.len,
  2580. srq->rq.va, srq->rq.pa);
  2581. kfree(cmd);
  2582. return status;
  2583. }
  2584. static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev *dev, u32 ptype,
  2585. struct ocrdma_dcbx_cfg *dcbxcfg)
  2586. {
  2587. int status;
  2588. dma_addr_t pa;
  2589. struct ocrdma_mqe cmd;
  2590. struct ocrdma_get_dcbx_cfg_req *req = NULL;
  2591. struct ocrdma_get_dcbx_cfg_rsp *rsp = NULL;
  2592. struct pci_dev *pdev = dev->nic_info.pdev;
  2593. struct ocrdma_mqe_sge *mqe_sge = cmd.u.nonemb_req.sge;
  2594. memset(&cmd, 0, sizeof(struct ocrdma_mqe));
  2595. cmd.hdr.pyld_len = max_t (u32, sizeof(struct ocrdma_get_dcbx_cfg_rsp),
  2596. sizeof(struct ocrdma_get_dcbx_cfg_req));
  2597. req = dma_alloc_coherent(&pdev->dev, cmd.hdr.pyld_len, &pa, GFP_KERNEL);
  2598. if (!req) {
  2599. status = -ENOMEM;
  2600. goto mem_err;
  2601. }
  2602. cmd.hdr.spcl_sge_cnt_emb |= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  2603. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  2604. mqe_sge->pa_lo = (u32) (pa & 0xFFFFFFFFUL);
  2605. mqe_sge->pa_hi = (u32) upper_32_bits(pa);
  2606. mqe_sge->len = cmd.hdr.pyld_len;
  2607. memset(req, 0, sizeof(struct ocrdma_get_dcbx_cfg_req));
  2608. ocrdma_init_mch(&req->hdr, OCRDMA_CMD_GET_DCBX_CONFIG,
  2609. OCRDMA_SUBSYS_DCBX, cmd.hdr.pyld_len);
  2610. req->param_type = ptype;
  2611. status = ocrdma_mbx_cmd(dev, &cmd);
  2612. if (status)
  2613. goto mbx_err;
  2614. rsp = (struct ocrdma_get_dcbx_cfg_rsp *)req;
  2615. ocrdma_le32_to_cpu(rsp, sizeof(struct ocrdma_get_dcbx_cfg_rsp));
  2616. memcpy(dcbxcfg, &rsp->cfg, sizeof(struct ocrdma_dcbx_cfg));
  2617. mbx_err:
  2618. dma_free_coherent(&pdev->dev, cmd.hdr.pyld_len, req, pa);
  2619. mem_err:
  2620. return status;
  2621. }
  2622. #define OCRDMA_MAX_SERVICE_LEVEL_INDEX 0x08
  2623. #define OCRDMA_DEFAULT_SERVICE_LEVEL 0x05
  2624. static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev *dev, int ptype,
  2625. struct ocrdma_dcbx_cfg *dcbxcfg,
  2626. u8 *srvc_lvl)
  2627. {
  2628. int status = -EINVAL, indx, slindx;
  2629. int ventry_cnt;
  2630. struct ocrdma_app_parameter *app_param;
  2631. u8 valid, proto_sel;
  2632. u8 app_prio, pfc_prio;
  2633. u16 proto;
  2634. if (!(dcbxcfg->tcv_aev_opv_st & OCRDMA_DCBX_STATE_MASK)) {
  2635. pr_info("%s ocrdma%d DCBX is disabled\n",
  2636. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2637. goto out;
  2638. }
  2639. if (!ocrdma_is_enabled_and_synced(dcbxcfg->pfc_state)) {
  2640. pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
  2641. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2642. (ptype > 0 ? "operational" : "admin"),
  2643. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_ENABLED) ?
  2644. "enabled" : "disabled",
  2645. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_SYNC) ?
  2646. "" : ", not sync'ed");
  2647. goto out;
  2648. } else {
  2649. pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
  2650. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2651. }
  2652. ventry_cnt = (dcbxcfg->tcv_aev_opv_st >>
  2653. OCRDMA_DCBX_APP_ENTRY_SHIFT)
  2654. & OCRDMA_DCBX_STATE_MASK;
  2655. for (indx = 0; indx < ventry_cnt; indx++) {
  2656. app_param = &dcbxcfg->app_param[indx];
  2657. valid = (app_param->valid_proto_app >>
  2658. OCRDMA_APP_PARAM_VALID_SHIFT)
  2659. & OCRDMA_APP_PARAM_VALID_MASK;
  2660. proto_sel = (app_param->valid_proto_app
  2661. >> OCRDMA_APP_PARAM_PROTO_SEL_SHIFT)
  2662. & OCRDMA_APP_PARAM_PROTO_SEL_MASK;
  2663. proto = app_param->valid_proto_app &
  2664. OCRDMA_APP_PARAM_APP_PROTO_MASK;
  2665. if (
  2666. valid && proto == ETH_P_IBOE &&
  2667. proto_sel == OCRDMA_PROTO_SELECT_L2) {
  2668. for (slindx = 0; slindx <
  2669. OCRDMA_MAX_SERVICE_LEVEL_INDEX; slindx++) {
  2670. app_prio = ocrdma_get_app_prio(
  2671. (u8 *)app_param->app_prio,
  2672. slindx);
  2673. pfc_prio = ocrdma_get_pfc_prio(
  2674. (u8 *)dcbxcfg->pfc_prio,
  2675. slindx);
  2676. if (app_prio && pfc_prio) {
  2677. *srvc_lvl = slindx;
  2678. status = 0;
  2679. goto out;
  2680. }
  2681. }
  2682. if (slindx == OCRDMA_MAX_SERVICE_LEVEL_INDEX) {
  2683. pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
  2684. dev_name(&dev->nic_info.pdev->dev),
  2685. dev->id, proto);
  2686. }
  2687. }
  2688. }
  2689. out:
  2690. return status;
  2691. }
  2692. void ocrdma_init_service_level(struct ocrdma_dev *dev)
  2693. {
  2694. int status = 0, indx;
  2695. struct ocrdma_dcbx_cfg dcbxcfg;
  2696. u8 srvc_lvl = OCRDMA_DEFAULT_SERVICE_LEVEL;
  2697. int ptype = OCRDMA_PARAMETER_TYPE_OPER;
  2698. for (indx = 0; indx < 2; indx++) {
  2699. status = ocrdma_mbx_get_dcbx_config(dev, ptype, &dcbxcfg);
  2700. if (status) {
  2701. pr_err("%s(): status=%d\n", __func__, status);
  2702. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2703. continue;
  2704. }
  2705. status = ocrdma_parse_dcbxcfg_rsp(dev, ptype,
  2706. &dcbxcfg, &srvc_lvl);
  2707. if (status) {
  2708. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2709. continue;
  2710. }
  2711. break;
  2712. }
  2713. if (status)
  2714. pr_info("%s ocrdma%d service level default\n",
  2715. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2716. else
  2717. pr_info("%s ocrdma%d service level %d\n",
  2718. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2719. srvc_lvl);
  2720. dev->pfc_state = ocrdma_is_enabled_and_synced(dcbxcfg.pfc_state);
  2721. dev->sl = srvc_lvl;
  2722. }
  2723. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2724. {
  2725. int i;
  2726. int status = -EINVAL;
  2727. struct ocrdma_av *av;
  2728. unsigned long flags;
  2729. av = dev->av_tbl.va;
  2730. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2731. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2732. if (av->valid == 0) {
  2733. av->valid = OCRDMA_AV_VALID;
  2734. ah->av = av;
  2735. ah->id = i;
  2736. status = 0;
  2737. break;
  2738. }
  2739. av++;
  2740. }
  2741. if (i == dev->av_tbl.num_ah)
  2742. status = -EAGAIN;
  2743. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2744. return status;
  2745. }
  2746. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2747. {
  2748. unsigned long flags;
  2749. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2750. ah->av->valid = 0;
  2751. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2752. return 0;
  2753. }
  2754. static int ocrdma_create_eqs(struct ocrdma_dev *dev)
  2755. {
  2756. int num_eq, i, status = 0;
  2757. int irq;
  2758. unsigned long flags = 0;
  2759. num_eq = dev->nic_info.msix.num_vectors -
  2760. dev->nic_info.msix.start_vector;
  2761. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2762. num_eq = 1;
  2763. flags = IRQF_SHARED;
  2764. } else {
  2765. num_eq = min_t(u32, num_eq, num_online_cpus());
  2766. }
  2767. if (!num_eq)
  2768. return -EINVAL;
  2769. dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2770. if (!dev->eq_tbl)
  2771. return -ENOMEM;
  2772. for (i = 0; i < num_eq; i++) {
  2773. status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
  2774. OCRDMA_EQ_LEN);
  2775. if (status) {
  2776. status = -EINVAL;
  2777. break;
  2778. }
  2779. sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
  2780. dev->id, i);
  2781. irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
  2782. status = request_irq(irq, ocrdma_irq_handler, flags,
  2783. dev->eq_tbl[i].irq_name,
  2784. &dev->eq_tbl[i]);
  2785. if (status)
  2786. goto done;
  2787. dev->eq_cnt += 1;
  2788. }
  2789. /* one eq is sufficient for data path to work */
  2790. return 0;
  2791. done:
  2792. ocrdma_destroy_eqs(dev);
  2793. return status;
  2794. }
  2795. static int ocrdma_mbx_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2796. int num)
  2797. {
  2798. int i, status = -ENOMEM;
  2799. struct ocrdma_modify_eqd_req *cmd;
  2800. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_EQ_DELAY, sizeof(*cmd));
  2801. if (!cmd)
  2802. return status;
  2803. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_MODIFY_EQ_DELAY,
  2804. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  2805. cmd->cmd.num_eq = num;
  2806. for (i = 0; i < num; i++) {
  2807. cmd->cmd.set_eqd[i].eq_id = eq[i].q.id;
  2808. cmd->cmd.set_eqd[i].phase = 0;
  2809. cmd->cmd.set_eqd[i].delay_multiplier =
  2810. (eq[i].aic_obj.prev_eqd * 65)/100;
  2811. }
  2812. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2813. if (status)
  2814. goto mbx_err;
  2815. mbx_err:
  2816. kfree(cmd);
  2817. return status;
  2818. }
  2819. static int ocrdma_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2820. int num)
  2821. {
  2822. int num_eqs, i = 0;
  2823. if (num > 8) {
  2824. while (num) {
  2825. num_eqs = min(num, 8);
  2826. ocrdma_mbx_modify_eqd(dev, &eq[i], num_eqs);
  2827. i += num_eqs;
  2828. num -= num_eqs;
  2829. }
  2830. } else {
  2831. ocrdma_mbx_modify_eqd(dev, eq, num);
  2832. }
  2833. return 0;
  2834. }
  2835. void ocrdma_eqd_set_task(struct work_struct *work)
  2836. {
  2837. struct ocrdma_dev *dev =
  2838. container_of(work, struct ocrdma_dev, eqd_work.work);
  2839. struct ocrdma_eq *eq = 0;
  2840. int i, num = 0, status = -EINVAL;
  2841. u64 eq_intr;
  2842. for (i = 0; i < dev->eq_cnt; i++) {
  2843. eq = &dev->eq_tbl[i];
  2844. if (eq->aic_obj.eq_intr_cnt > eq->aic_obj.prev_eq_intr_cnt) {
  2845. eq_intr = eq->aic_obj.eq_intr_cnt -
  2846. eq->aic_obj.prev_eq_intr_cnt;
  2847. if ((eq_intr > EQ_INTR_PER_SEC_THRSH_HI) &&
  2848. (eq->aic_obj.prev_eqd == EQ_AIC_MIN_EQD)) {
  2849. eq->aic_obj.prev_eqd = EQ_AIC_MAX_EQD;
  2850. num++;
  2851. } else if ((eq_intr < EQ_INTR_PER_SEC_THRSH_LOW) &&
  2852. (eq->aic_obj.prev_eqd == EQ_AIC_MAX_EQD)) {
  2853. eq->aic_obj.prev_eqd = EQ_AIC_MIN_EQD;
  2854. num++;
  2855. }
  2856. }
  2857. eq->aic_obj.prev_eq_intr_cnt = eq->aic_obj.eq_intr_cnt;
  2858. }
  2859. if (num)
  2860. status = ocrdma_modify_eqd(dev, &dev->eq_tbl[0], num);
  2861. schedule_delayed_work(&dev->eqd_work, msecs_to_jiffies(1000));
  2862. }
  2863. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2864. {
  2865. int status;
  2866. /* create the eqs */
  2867. status = ocrdma_create_eqs(dev);
  2868. if (status)
  2869. goto qpeq_err;
  2870. status = ocrdma_create_mq(dev);
  2871. if (status)
  2872. goto mq_err;
  2873. status = ocrdma_mbx_query_fw_config(dev);
  2874. if (status)
  2875. goto conf_err;
  2876. status = ocrdma_mbx_query_dev(dev);
  2877. if (status)
  2878. goto conf_err;
  2879. status = ocrdma_mbx_query_fw_ver(dev);
  2880. if (status)
  2881. goto conf_err;
  2882. status = ocrdma_mbx_create_ah_tbl(dev);
  2883. if (status)
  2884. goto conf_err;
  2885. status = ocrdma_mbx_get_phy_info(dev);
  2886. if (status)
  2887. goto info_attrb_err;
  2888. status = ocrdma_mbx_get_ctrl_attribs(dev);
  2889. if (status)
  2890. goto info_attrb_err;
  2891. return 0;
  2892. info_attrb_err:
  2893. ocrdma_mbx_delete_ah_tbl(dev);
  2894. conf_err:
  2895. ocrdma_destroy_mq(dev);
  2896. mq_err:
  2897. ocrdma_destroy_eqs(dev);
  2898. qpeq_err:
  2899. pr_err("%s() status=%d\n", __func__, status);
  2900. return status;
  2901. }
  2902. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2903. {
  2904. ocrdma_free_pd_pool(dev);
  2905. ocrdma_mbx_delete_ah_tbl(dev);
  2906. /* cleanup the control path */
  2907. ocrdma_destroy_mq(dev);
  2908. /* cleanup the eqs */
  2909. ocrdma_destroy_eqs(dev);
  2910. }