main.c 104 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/sched/mm.h>
  44. #include <linux/sched/task.h>
  45. #include <linux/delay.h>
  46. #include <rdma/ib_user_verbs.h>
  47. #include <rdma/ib_addr.h>
  48. #include <rdma/ib_cache.h>
  49. #include <linux/mlx5/port.h>
  50. #include <linux/mlx5/vport.h>
  51. #include <linux/list.h>
  52. #include <rdma/ib_smi.h>
  53. #include <rdma/ib_umem.h>
  54. #include <linux/in.h>
  55. #include <linux/etherdevice.h>
  56. #include <linux/mlx5/fs.h>
  57. #include <linux/mlx5/vport.h>
  58. #include "mlx5_ib.h"
  59. #include "cmd.h"
  60. #define DRIVER_NAME "mlx5_ib"
  61. #define DRIVER_VERSION "2.2-1"
  62. #define DRIVER_RELDATE "Feb 2014"
  63. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  64. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  65. MODULE_LICENSE("Dual BSD/GPL");
  66. MODULE_VERSION(DRIVER_VERSION);
  67. static char mlx5_version[] =
  68. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  69. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  70. enum {
  71. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  72. };
  73. static enum rdma_link_layer
  74. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  75. {
  76. switch (port_type_cap) {
  77. case MLX5_CAP_PORT_TYPE_IB:
  78. return IB_LINK_LAYER_INFINIBAND;
  79. case MLX5_CAP_PORT_TYPE_ETH:
  80. return IB_LINK_LAYER_ETHERNET;
  81. default:
  82. return IB_LINK_LAYER_UNSPECIFIED;
  83. }
  84. }
  85. static enum rdma_link_layer
  86. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  87. {
  88. struct mlx5_ib_dev *dev = to_mdev(device);
  89. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  90. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  91. }
  92. static int mlx5_netdev_event(struct notifier_block *this,
  93. unsigned long event, void *ptr)
  94. {
  95. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  96. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  97. roce.nb);
  98. switch (event) {
  99. case NETDEV_REGISTER:
  100. case NETDEV_UNREGISTER:
  101. write_lock(&ibdev->roce.netdev_lock);
  102. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  103. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
  104. NULL : ndev;
  105. write_unlock(&ibdev->roce.netdev_lock);
  106. break;
  107. case NETDEV_UP:
  108. case NETDEV_DOWN: {
  109. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  110. struct net_device *upper = NULL;
  111. if (lag_ndev) {
  112. upper = netdev_master_upper_dev_get(lag_ndev);
  113. dev_put(lag_ndev);
  114. }
  115. if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
  116. && ibdev->ib_active) {
  117. struct ib_event ibev = { };
  118. ibev.device = &ibdev->ib_dev;
  119. ibev.event = (event == NETDEV_UP) ?
  120. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  121. ibev.element.port_num = 1;
  122. ib_dispatch_event(&ibev);
  123. }
  124. break;
  125. }
  126. default:
  127. break;
  128. }
  129. return NOTIFY_DONE;
  130. }
  131. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  132. u8 port_num)
  133. {
  134. struct mlx5_ib_dev *ibdev = to_mdev(device);
  135. struct net_device *ndev;
  136. ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  137. if (ndev)
  138. return ndev;
  139. /* Ensure ndev does not disappear before we invoke dev_hold()
  140. */
  141. read_lock(&ibdev->roce.netdev_lock);
  142. ndev = ibdev->roce.netdev;
  143. if (ndev)
  144. dev_hold(ndev);
  145. read_unlock(&ibdev->roce.netdev_lock);
  146. return ndev;
  147. }
  148. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  149. u8 *active_width)
  150. {
  151. switch (eth_proto_oper) {
  152. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  153. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  154. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  155. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  156. *active_width = IB_WIDTH_1X;
  157. *active_speed = IB_SPEED_SDR;
  158. break;
  159. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  160. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  161. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  162. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  163. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  164. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  165. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  166. *active_width = IB_WIDTH_1X;
  167. *active_speed = IB_SPEED_QDR;
  168. break;
  169. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  170. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  171. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  172. *active_width = IB_WIDTH_1X;
  173. *active_speed = IB_SPEED_EDR;
  174. break;
  175. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  176. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  177. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  178. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  179. *active_width = IB_WIDTH_4X;
  180. *active_speed = IB_SPEED_QDR;
  181. break;
  182. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  183. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  184. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  185. *active_width = IB_WIDTH_1X;
  186. *active_speed = IB_SPEED_HDR;
  187. break;
  188. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  189. *active_width = IB_WIDTH_4X;
  190. *active_speed = IB_SPEED_FDR;
  191. break;
  192. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  193. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  194. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  195. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  196. *active_width = IB_WIDTH_4X;
  197. *active_speed = IB_SPEED_EDR;
  198. break;
  199. default:
  200. return -EINVAL;
  201. }
  202. return 0;
  203. }
  204. static void mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  205. struct ib_port_attr *props)
  206. {
  207. struct mlx5_ib_dev *dev = to_mdev(device);
  208. struct mlx5_core_dev *mdev = dev->mdev;
  209. struct net_device *ndev, *upper;
  210. enum ib_mtu ndev_ib_mtu;
  211. u16 qkey_viol_cntr;
  212. u32 eth_prot_oper;
  213. /* Possible bad flows are checked before filling out props so in case
  214. * of an error it will still be zeroed out.
  215. */
  216. if (mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper, port_num))
  217. return;
  218. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  219. &props->active_width);
  220. props->port_cap_flags |= IB_PORT_CM_SUP;
  221. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  222. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  223. roce_address_table_size);
  224. props->max_mtu = IB_MTU_4096;
  225. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  226. props->pkey_tbl_len = 1;
  227. props->state = IB_PORT_DOWN;
  228. props->phys_state = 3;
  229. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  230. props->qkey_viol_cntr = qkey_viol_cntr;
  231. ndev = mlx5_ib_get_netdev(device, port_num);
  232. if (!ndev)
  233. return;
  234. if (mlx5_lag_is_active(dev->mdev)) {
  235. rcu_read_lock();
  236. upper = netdev_master_upper_dev_get_rcu(ndev);
  237. if (upper) {
  238. dev_put(ndev);
  239. ndev = upper;
  240. dev_hold(ndev);
  241. }
  242. rcu_read_unlock();
  243. }
  244. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  245. props->state = IB_PORT_ACTIVE;
  246. props->phys_state = 5;
  247. }
  248. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  249. dev_put(ndev);
  250. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  251. }
  252. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  253. const struct ib_gid_attr *attr,
  254. void *mlx5_addr)
  255. {
  256. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  257. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  258. source_l3_address);
  259. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  260. source_mac_47_32);
  261. if (!gid)
  262. return;
  263. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  264. if (is_vlan_dev(attr->ndev)) {
  265. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  266. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  267. }
  268. switch (attr->gid_type) {
  269. case IB_GID_TYPE_IB:
  270. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  271. break;
  272. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  273. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  274. break;
  275. default:
  276. WARN_ON(true);
  277. }
  278. if (attr->gid_type != IB_GID_TYPE_IB) {
  279. if (ipv6_addr_v4mapped((void *)gid))
  280. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  281. MLX5_ROCE_L3_TYPE_IPV4);
  282. else
  283. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  284. MLX5_ROCE_L3_TYPE_IPV6);
  285. }
  286. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  287. !ipv6_addr_v4mapped((void *)gid))
  288. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  289. else
  290. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  291. }
  292. static int set_roce_addr(struct ib_device *device, u8 port_num,
  293. unsigned int index,
  294. const union ib_gid *gid,
  295. const struct ib_gid_attr *attr)
  296. {
  297. struct mlx5_ib_dev *dev = to_mdev(device);
  298. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
  299. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
  300. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  301. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  302. if (ll != IB_LINK_LAYER_ETHERNET)
  303. return -EINVAL;
  304. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  305. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  306. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  307. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  308. }
  309. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  310. unsigned int index, const union ib_gid *gid,
  311. const struct ib_gid_attr *attr,
  312. __always_unused void **context)
  313. {
  314. return set_roce_addr(device, port_num, index, gid, attr);
  315. }
  316. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  317. unsigned int index, __always_unused void **context)
  318. {
  319. return set_roce_addr(device, port_num, index, NULL, NULL);
  320. }
  321. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  322. int index)
  323. {
  324. struct ib_gid_attr attr;
  325. union ib_gid gid;
  326. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  327. return 0;
  328. if (!attr.ndev)
  329. return 0;
  330. dev_put(attr.ndev);
  331. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  332. return 0;
  333. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  334. }
  335. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  336. int index, enum ib_gid_type *gid_type)
  337. {
  338. struct ib_gid_attr attr;
  339. union ib_gid gid;
  340. int ret;
  341. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  342. if (ret)
  343. return ret;
  344. if (!attr.ndev)
  345. return -ENODEV;
  346. dev_put(attr.ndev);
  347. *gid_type = attr.gid_type;
  348. return 0;
  349. }
  350. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  351. {
  352. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  353. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  354. return 0;
  355. }
  356. enum {
  357. MLX5_VPORT_ACCESS_METHOD_MAD,
  358. MLX5_VPORT_ACCESS_METHOD_HCA,
  359. MLX5_VPORT_ACCESS_METHOD_NIC,
  360. };
  361. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  362. {
  363. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  364. return MLX5_VPORT_ACCESS_METHOD_MAD;
  365. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  366. IB_LINK_LAYER_ETHERNET)
  367. return MLX5_VPORT_ACCESS_METHOD_NIC;
  368. return MLX5_VPORT_ACCESS_METHOD_HCA;
  369. }
  370. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  371. struct ib_device_attr *props)
  372. {
  373. u8 tmp;
  374. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  375. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  376. u8 atomic_req_8B_endianness_mode =
  377. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  378. /* Check if HW supports 8 bytes standard atomic operations and capable
  379. * of host endianness respond
  380. */
  381. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  382. if (((atomic_operations & tmp) == tmp) &&
  383. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  384. (atomic_req_8B_endianness_mode)) {
  385. props->atomic_cap = IB_ATOMIC_HCA;
  386. } else {
  387. props->atomic_cap = IB_ATOMIC_NONE;
  388. }
  389. }
  390. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  391. __be64 *sys_image_guid)
  392. {
  393. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  394. struct mlx5_core_dev *mdev = dev->mdev;
  395. u64 tmp;
  396. int err;
  397. switch (mlx5_get_vport_access_method(ibdev)) {
  398. case MLX5_VPORT_ACCESS_METHOD_MAD:
  399. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  400. sys_image_guid);
  401. case MLX5_VPORT_ACCESS_METHOD_HCA:
  402. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  403. break;
  404. case MLX5_VPORT_ACCESS_METHOD_NIC:
  405. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  406. break;
  407. default:
  408. return -EINVAL;
  409. }
  410. if (!err)
  411. *sys_image_guid = cpu_to_be64(tmp);
  412. return err;
  413. }
  414. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  415. u16 *max_pkeys)
  416. {
  417. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  418. struct mlx5_core_dev *mdev = dev->mdev;
  419. switch (mlx5_get_vport_access_method(ibdev)) {
  420. case MLX5_VPORT_ACCESS_METHOD_MAD:
  421. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  422. case MLX5_VPORT_ACCESS_METHOD_HCA:
  423. case MLX5_VPORT_ACCESS_METHOD_NIC:
  424. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  425. pkey_table_size));
  426. return 0;
  427. default:
  428. return -EINVAL;
  429. }
  430. }
  431. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  432. u32 *vendor_id)
  433. {
  434. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  435. switch (mlx5_get_vport_access_method(ibdev)) {
  436. case MLX5_VPORT_ACCESS_METHOD_MAD:
  437. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  438. case MLX5_VPORT_ACCESS_METHOD_HCA:
  439. case MLX5_VPORT_ACCESS_METHOD_NIC:
  440. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  441. default:
  442. return -EINVAL;
  443. }
  444. }
  445. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  446. __be64 *node_guid)
  447. {
  448. u64 tmp;
  449. int err;
  450. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  451. case MLX5_VPORT_ACCESS_METHOD_MAD:
  452. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  453. case MLX5_VPORT_ACCESS_METHOD_HCA:
  454. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  455. break;
  456. case MLX5_VPORT_ACCESS_METHOD_NIC:
  457. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  458. break;
  459. default:
  460. return -EINVAL;
  461. }
  462. if (!err)
  463. *node_guid = cpu_to_be64(tmp);
  464. return err;
  465. }
  466. struct mlx5_reg_node_desc {
  467. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  468. };
  469. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  470. {
  471. struct mlx5_reg_node_desc in;
  472. if (mlx5_use_mad_ifc(dev))
  473. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  474. memset(&in, 0, sizeof(in));
  475. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  476. sizeof(struct mlx5_reg_node_desc),
  477. MLX5_REG_NODE_DESC, 0, 0);
  478. }
  479. static int mlx5_ib_query_device(struct ib_device *ibdev,
  480. struct ib_device_attr *props,
  481. struct ib_udata *uhw)
  482. {
  483. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  484. struct mlx5_core_dev *mdev = dev->mdev;
  485. int err = -ENOMEM;
  486. int max_sq_desc;
  487. int max_rq_sg;
  488. int max_sq_sg;
  489. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  490. struct mlx5_ib_query_device_resp resp = {};
  491. size_t resp_len;
  492. u64 max_tso;
  493. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  494. if (uhw->outlen && uhw->outlen < resp_len)
  495. return -EINVAL;
  496. else
  497. resp.response_length = resp_len;
  498. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  499. return -EINVAL;
  500. memset(props, 0, sizeof(*props));
  501. err = mlx5_query_system_image_guid(ibdev,
  502. &props->sys_image_guid);
  503. if (err)
  504. return err;
  505. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  506. if (err)
  507. return err;
  508. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  509. if (err)
  510. return err;
  511. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  512. (fw_rev_min(dev->mdev) << 16) |
  513. fw_rev_sub(dev->mdev);
  514. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  515. IB_DEVICE_PORT_ACTIVE_EVENT |
  516. IB_DEVICE_SYS_IMAGE_GUID |
  517. IB_DEVICE_RC_RNR_NAK_GEN;
  518. if (MLX5_CAP_GEN(mdev, pkv))
  519. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  520. if (MLX5_CAP_GEN(mdev, qkv))
  521. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  522. if (MLX5_CAP_GEN(mdev, apm))
  523. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  524. if (MLX5_CAP_GEN(mdev, xrc))
  525. props->device_cap_flags |= IB_DEVICE_XRC;
  526. if (MLX5_CAP_GEN(mdev, imaicl)) {
  527. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  528. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  529. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  530. /* We support 'Gappy' memory registration too */
  531. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  532. }
  533. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  534. if (MLX5_CAP_GEN(mdev, sho)) {
  535. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  536. /* At this stage no support for signature handover */
  537. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  538. IB_PROT_T10DIF_TYPE_2 |
  539. IB_PROT_T10DIF_TYPE_3;
  540. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  541. IB_GUARD_T10DIF_CSUM;
  542. }
  543. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  544. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  545. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  546. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  547. /* Legacy bit to support old userspace libraries */
  548. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  549. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  550. }
  551. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  552. props->raw_packet_caps |=
  553. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  554. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  555. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  556. if (max_tso) {
  557. resp.tso_caps.max_tso = 1 << max_tso;
  558. resp.tso_caps.supported_qpts |=
  559. 1 << IB_QPT_RAW_PACKET;
  560. resp.response_length += sizeof(resp.tso_caps);
  561. }
  562. }
  563. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  564. resp.rss_caps.rx_hash_function =
  565. MLX5_RX_HASH_FUNC_TOEPLITZ;
  566. resp.rss_caps.rx_hash_fields_mask =
  567. MLX5_RX_HASH_SRC_IPV4 |
  568. MLX5_RX_HASH_DST_IPV4 |
  569. MLX5_RX_HASH_SRC_IPV6 |
  570. MLX5_RX_HASH_DST_IPV6 |
  571. MLX5_RX_HASH_SRC_PORT_TCP |
  572. MLX5_RX_HASH_DST_PORT_TCP |
  573. MLX5_RX_HASH_SRC_PORT_UDP |
  574. MLX5_RX_HASH_DST_PORT_UDP;
  575. resp.response_length += sizeof(resp.rss_caps);
  576. }
  577. } else {
  578. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  579. resp.response_length += sizeof(resp.tso_caps);
  580. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  581. resp.response_length += sizeof(resp.rss_caps);
  582. }
  583. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  584. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  585. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  586. }
  587. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  588. MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  589. /* Legacy bit to support old userspace libraries */
  590. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  591. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  592. }
  593. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  594. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  595. props->vendor_part_id = mdev->pdev->device;
  596. props->hw_ver = mdev->pdev->revision;
  597. props->max_mr_size = ~0ull;
  598. props->page_size_cap = ~(min_page_size - 1);
  599. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  600. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  601. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  602. sizeof(struct mlx5_wqe_data_seg);
  603. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  604. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  605. sizeof(struct mlx5_wqe_raddr_seg)) /
  606. sizeof(struct mlx5_wqe_data_seg);
  607. props->max_sge = min(max_rq_sg, max_sq_sg);
  608. props->max_sge_rd = MLX5_MAX_SGE_RD;
  609. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  610. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  611. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  612. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  613. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  614. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  615. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  616. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  617. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  618. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  619. props->max_srq_sge = max_rq_sg - 1;
  620. props->max_fast_reg_page_list_len =
  621. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  622. get_atomic_caps(dev, props);
  623. props->masked_atomic_cap = IB_ATOMIC_NONE;
  624. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  625. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  626. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  627. props->max_mcast_grp;
  628. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  629. props->max_ah = INT_MAX;
  630. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  631. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  632. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  633. if (MLX5_CAP_GEN(mdev, pg))
  634. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  635. props->odp_caps = dev->odp_caps;
  636. #endif
  637. if (MLX5_CAP_GEN(mdev, cd))
  638. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  639. if (!mlx5_core_is_pf(mdev))
  640. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  641. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  642. IB_LINK_LAYER_ETHERNET) {
  643. props->rss_caps.max_rwq_indirection_tables =
  644. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  645. props->rss_caps.max_rwq_indirection_table_size =
  646. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  647. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  648. props->max_wq_type_rq =
  649. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  650. }
  651. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  652. resp.cqe_comp_caps.max_num =
  653. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  654. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  655. resp.cqe_comp_caps.supported_format =
  656. MLX5_IB_CQE_RES_FORMAT_HASH |
  657. MLX5_IB_CQE_RES_FORMAT_CSUM;
  658. resp.response_length += sizeof(resp.cqe_comp_caps);
  659. }
  660. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
  661. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  662. MLX5_CAP_GEN(mdev, qos)) {
  663. resp.packet_pacing_caps.qp_rate_limit_max =
  664. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  665. resp.packet_pacing_caps.qp_rate_limit_min =
  666. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  667. resp.packet_pacing_caps.supported_qpts |=
  668. 1 << IB_QPT_RAW_PACKET;
  669. }
  670. resp.response_length += sizeof(resp.packet_pacing_caps);
  671. }
  672. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  673. uhw->outlen)) {
  674. resp.mlx5_ib_support_multi_pkt_send_wqes =
  675. MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
  676. resp.response_length +=
  677. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  678. }
  679. if (field_avail(typeof(resp), reserved, uhw->outlen))
  680. resp.response_length += sizeof(resp.reserved);
  681. if (uhw->outlen) {
  682. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  683. if (err)
  684. return err;
  685. }
  686. return 0;
  687. }
  688. enum mlx5_ib_width {
  689. MLX5_IB_WIDTH_1X = 1 << 0,
  690. MLX5_IB_WIDTH_2X = 1 << 1,
  691. MLX5_IB_WIDTH_4X = 1 << 2,
  692. MLX5_IB_WIDTH_8X = 1 << 3,
  693. MLX5_IB_WIDTH_12X = 1 << 4
  694. };
  695. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  696. u8 *ib_width)
  697. {
  698. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  699. int err = 0;
  700. if (active_width & MLX5_IB_WIDTH_1X) {
  701. *ib_width = IB_WIDTH_1X;
  702. } else if (active_width & MLX5_IB_WIDTH_2X) {
  703. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  704. (int)active_width);
  705. err = -EINVAL;
  706. } else if (active_width & MLX5_IB_WIDTH_4X) {
  707. *ib_width = IB_WIDTH_4X;
  708. } else if (active_width & MLX5_IB_WIDTH_8X) {
  709. *ib_width = IB_WIDTH_8X;
  710. } else if (active_width & MLX5_IB_WIDTH_12X) {
  711. *ib_width = IB_WIDTH_12X;
  712. } else {
  713. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  714. (int)active_width);
  715. err = -EINVAL;
  716. }
  717. return err;
  718. }
  719. static int mlx5_mtu_to_ib_mtu(int mtu)
  720. {
  721. switch (mtu) {
  722. case 256: return 1;
  723. case 512: return 2;
  724. case 1024: return 3;
  725. case 2048: return 4;
  726. case 4096: return 5;
  727. default:
  728. pr_warn("invalid mtu\n");
  729. return -1;
  730. }
  731. }
  732. enum ib_max_vl_num {
  733. __IB_MAX_VL_0 = 1,
  734. __IB_MAX_VL_0_1 = 2,
  735. __IB_MAX_VL_0_3 = 3,
  736. __IB_MAX_VL_0_7 = 4,
  737. __IB_MAX_VL_0_14 = 5,
  738. };
  739. enum mlx5_vl_hw_cap {
  740. MLX5_VL_HW_0 = 1,
  741. MLX5_VL_HW_0_1 = 2,
  742. MLX5_VL_HW_0_2 = 3,
  743. MLX5_VL_HW_0_3 = 4,
  744. MLX5_VL_HW_0_4 = 5,
  745. MLX5_VL_HW_0_5 = 6,
  746. MLX5_VL_HW_0_6 = 7,
  747. MLX5_VL_HW_0_7 = 8,
  748. MLX5_VL_HW_0_14 = 15
  749. };
  750. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  751. u8 *max_vl_num)
  752. {
  753. switch (vl_hw_cap) {
  754. case MLX5_VL_HW_0:
  755. *max_vl_num = __IB_MAX_VL_0;
  756. break;
  757. case MLX5_VL_HW_0_1:
  758. *max_vl_num = __IB_MAX_VL_0_1;
  759. break;
  760. case MLX5_VL_HW_0_3:
  761. *max_vl_num = __IB_MAX_VL_0_3;
  762. break;
  763. case MLX5_VL_HW_0_7:
  764. *max_vl_num = __IB_MAX_VL_0_7;
  765. break;
  766. case MLX5_VL_HW_0_14:
  767. *max_vl_num = __IB_MAX_VL_0_14;
  768. break;
  769. default:
  770. return -EINVAL;
  771. }
  772. return 0;
  773. }
  774. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  775. struct ib_port_attr *props)
  776. {
  777. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  778. struct mlx5_core_dev *mdev = dev->mdev;
  779. struct mlx5_hca_vport_context *rep;
  780. u16 max_mtu;
  781. u16 oper_mtu;
  782. int err;
  783. u8 ib_link_width_oper;
  784. u8 vl_hw_cap;
  785. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  786. if (!rep) {
  787. err = -ENOMEM;
  788. goto out;
  789. }
  790. /* props being zeroed by the caller, avoid zeroing it here */
  791. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  792. if (err)
  793. goto out;
  794. props->lid = rep->lid;
  795. props->lmc = rep->lmc;
  796. props->sm_lid = rep->sm_lid;
  797. props->sm_sl = rep->sm_sl;
  798. props->state = rep->vport_state;
  799. props->phys_state = rep->port_physical_state;
  800. props->port_cap_flags = rep->cap_mask1;
  801. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  802. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  803. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  804. props->bad_pkey_cntr = rep->pkey_violation_counter;
  805. props->qkey_viol_cntr = rep->qkey_violation_counter;
  806. props->subnet_timeout = rep->subnet_timeout;
  807. props->init_type_reply = rep->init_type_reply;
  808. props->grh_required = rep->grh_required;
  809. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  810. if (err)
  811. goto out;
  812. err = translate_active_width(ibdev, ib_link_width_oper,
  813. &props->active_width);
  814. if (err)
  815. goto out;
  816. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  817. if (err)
  818. goto out;
  819. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  820. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  821. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  822. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  823. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  824. if (err)
  825. goto out;
  826. err = translate_max_vl_num(ibdev, vl_hw_cap,
  827. &props->max_vl_num);
  828. out:
  829. kfree(rep);
  830. return err;
  831. }
  832. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  833. struct ib_port_attr *props)
  834. {
  835. switch (mlx5_get_vport_access_method(ibdev)) {
  836. case MLX5_VPORT_ACCESS_METHOD_MAD:
  837. return mlx5_query_mad_ifc_port(ibdev, port, props);
  838. case MLX5_VPORT_ACCESS_METHOD_HCA:
  839. return mlx5_query_hca_port(ibdev, port, props);
  840. case MLX5_VPORT_ACCESS_METHOD_NIC:
  841. mlx5_query_port_roce(ibdev, port, props);
  842. return 0;
  843. default:
  844. return -EINVAL;
  845. }
  846. }
  847. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  848. union ib_gid *gid)
  849. {
  850. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  851. struct mlx5_core_dev *mdev = dev->mdev;
  852. switch (mlx5_get_vport_access_method(ibdev)) {
  853. case MLX5_VPORT_ACCESS_METHOD_MAD:
  854. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  855. case MLX5_VPORT_ACCESS_METHOD_HCA:
  856. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  857. default:
  858. return -EINVAL;
  859. }
  860. }
  861. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  862. u16 *pkey)
  863. {
  864. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  865. struct mlx5_core_dev *mdev = dev->mdev;
  866. switch (mlx5_get_vport_access_method(ibdev)) {
  867. case MLX5_VPORT_ACCESS_METHOD_MAD:
  868. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  869. case MLX5_VPORT_ACCESS_METHOD_HCA:
  870. case MLX5_VPORT_ACCESS_METHOD_NIC:
  871. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  872. pkey);
  873. default:
  874. return -EINVAL;
  875. }
  876. }
  877. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  878. struct ib_device_modify *props)
  879. {
  880. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  881. struct mlx5_reg_node_desc in;
  882. struct mlx5_reg_node_desc out;
  883. int err;
  884. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  885. return -EOPNOTSUPP;
  886. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  887. return 0;
  888. /*
  889. * If possible, pass node desc to FW, so it can generate
  890. * a 144 trap. If cmd fails, just ignore.
  891. */
  892. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  893. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  894. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  895. if (err)
  896. return err;
  897. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  898. return err;
  899. }
  900. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  901. u32 value)
  902. {
  903. struct mlx5_hca_vport_context ctx = {};
  904. int err;
  905. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  906. port_num, 0, &ctx);
  907. if (err)
  908. return err;
  909. if (~ctx.cap_mask1_perm & mask) {
  910. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  911. mask, ctx.cap_mask1_perm);
  912. return -EINVAL;
  913. }
  914. ctx.cap_mask1 = value;
  915. ctx.cap_mask1_perm = mask;
  916. err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
  917. port_num, 0, &ctx);
  918. return err;
  919. }
  920. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  921. struct ib_port_modify *props)
  922. {
  923. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  924. struct ib_port_attr attr;
  925. u32 tmp;
  926. int err;
  927. u32 change_mask;
  928. u32 value;
  929. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  930. IB_LINK_LAYER_INFINIBAND);
  931. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  932. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  933. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  934. return set_port_caps_atomic(dev, port, change_mask, value);
  935. }
  936. mutex_lock(&dev->cap_mask_mutex);
  937. err = ib_query_port(ibdev, port, &attr);
  938. if (err)
  939. goto out;
  940. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  941. ~props->clr_port_cap_mask;
  942. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  943. out:
  944. mutex_unlock(&dev->cap_mask_mutex);
  945. return err;
  946. }
  947. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  948. {
  949. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  950. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  951. }
  952. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  953. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  954. u32 *num_sys_pages)
  955. {
  956. int uars_per_sys_page;
  957. int bfregs_per_sys_page;
  958. int ref_bfregs = req->total_num_bfregs;
  959. if (req->total_num_bfregs == 0)
  960. return -EINVAL;
  961. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  962. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  963. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  964. return -ENOMEM;
  965. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  966. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  967. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  968. *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  969. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  970. return -EINVAL;
  971. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, alloated %d, using %d sys pages\n",
  972. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  973. lib_uar_4k ? "yes" : "no", ref_bfregs,
  974. req->total_num_bfregs, *num_sys_pages);
  975. return 0;
  976. }
  977. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  978. {
  979. struct mlx5_bfreg_info *bfregi;
  980. int err;
  981. int i;
  982. bfregi = &context->bfregi;
  983. for (i = 0; i < bfregi->num_sys_pages; i++) {
  984. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  985. if (err)
  986. goto error;
  987. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  988. }
  989. return 0;
  990. error:
  991. for (--i; i >= 0; i--)
  992. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  993. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  994. return err;
  995. }
  996. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  997. {
  998. struct mlx5_bfreg_info *bfregi;
  999. int err;
  1000. int i;
  1001. bfregi = &context->bfregi;
  1002. for (i = 0; i < bfregi->num_sys_pages; i++) {
  1003. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1004. if (err) {
  1005. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1006. return err;
  1007. }
  1008. }
  1009. return 0;
  1010. }
  1011. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1012. struct ib_udata *udata)
  1013. {
  1014. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1015. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1016. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1017. struct mlx5_ib_ucontext *context;
  1018. struct mlx5_bfreg_info *bfregi;
  1019. int ver;
  1020. int err;
  1021. size_t reqlen;
  1022. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1023. max_cqe_version);
  1024. bool lib_uar_4k;
  1025. if (!dev->ib_active)
  1026. return ERR_PTR(-EAGAIN);
  1027. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  1028. return ERR_PTR(-EINVAL);
  1029. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  1030. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1031. ver = 0;
  1032. else if (reqlen >= min_req_v2)
  1033. ver = 2;
  1034. else
  1035. return ERR_PTR(-EINVAL);
  1036. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  1037. if (err)
  1038. return ERR_PTR(err);
  1039. if (req.flags)
  1040. return ERR_PTR(-EINVAL);
  1041. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1042. return ERR_PTR(-EOPNOTSUPP);
  1043. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1044. MLX5_NON_FP_BFREGS_PER_UAR);
  1045. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1046. return ERR_PTR(-EINVAL);
  1047. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1048. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1049. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1050. resp.cache_line_size = cache_line_size();
  1051. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1052. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1053. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1054. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1055. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1056. resp.cqe_version = min_t(__u8,
  1057. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1058. req.max_cqe_version);
  1059. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1060. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1061. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1062. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1063. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1064. sizeof(resp.response_length), udata->outlen);
  1065. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1066. if (!context)
  1067. return ERR_PTR(-ENOMEM);
  1068. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1069. bfregi = &context->bfregi;
  1070. /* updates req->total_num_bfregs */
  1071. err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
  1072. if (err)
  1073. goto out_ctx;
  1074. mutex_init(&bfregi->lock);
  1075. bfregi->lib_uar_4k = lib_uar_4k;
  1076. bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
  1077. GFP_KERNEL);
  1078. if (!bfregi->count) {
  1079. err = -ENOMEM;
  1080. goto out_ctx;
  1081. }
  1082. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1083. sizeof(*bfregi->sys_pages),
  1084. GFP_KERNEL);
  1085. if (!bfregi->sys_pages) {
  1086. err = -ENOMEM;
  1087. goto out_count;
  1088. }
  1089. err = allocate_uars(dev, context);
  1090. if (err)
  1091. goto out_sys_pages;
  1092. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1093. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1094. #endif
  1095. context->upd_xlt_page = __get_free_page(GFP_KERNEL);
  1096. if (!context->upd_xlt_page) {
  1097. err = -ENOMEM;
  1098. goto out_uars;
  1099. }
  1100. mutex_init(&context->upd_xlt_page_mutex);
  1101. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1102. err = mlx5_core_alloc_transport_domain(dev->mdev,
  1103. &context->tdn);
  1104. if (err)
  1105. goto out_page;
  1106. }
  1107. INIT_LIST_HEAD(&context->vma_private_list);
  1108. INIT_LIST_HEAD(&context->db_page_list);
  1109. mutex_init(&context->db_page_mutex);
  1110. resp.tot_bfregs = req.total_num_bfregs;
  1111. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  1112. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1113. resp.response_length += sizeof(resp.cqe_version);
  1114. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1115. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1116. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1117. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1118. }
  1119. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1120. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1121. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1122. resp.eth_min_inline++;
  1123. }
  1124. resp.response_length += sizeof(resp.eth_min_inline);
  1125. }
  1126. /*
  1127. * We don't want to expose information from the PCI bar that is located
  1128. * after 4096 bytes, so if the arch only supports larger pages, let's
  1129. * pretend we don't support reading the HCA's core clock. This is also
  1130. * forced by mmap function.
  1131. */
  1132. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1133. if (PAGE_SIZE <= 4096) {
  1134. resp.comp_mask |=
  1135. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1136. resp.hca_core_clock_offset =
  1137. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1138. }
  1139. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  1140. sizeof(resp.reserved2);
  1141. }
  1142. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1143. resp.response_length += sizeof(resp.log_uar_size);
  1144. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1145. resp.response_length += sizeof(resp.num_uars_per_page);
  1146. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1147. if (err)
  1148. goto out_td;
  1149. bfregi->ver = ver;
  1150. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1151. context->cqe_version = resp.cqe_version;
  1152. context->lib_caps = req.lib_caps;
  1153. print_lib_caps(dev, context->lib_caps);
  1154. return &context->ibucontext;
  1155. out_td:
  1156. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1157. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1158. out_page:
  1159. free_page(context->upd_xlt_page);
  1160. out_uars:
  1161. deallocate_uars(dev, context);
  1162. out_sys_pages:
  1163. kfree(bfregi->sys_pages);
  1164. out_count:
  1165. kfree(bfregi->count);
  1166. out_ctx:
  1167. kfree(context);
  1168. return ERR_PTR(err);
  1169. }
  1170. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1171. {
  1172. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1173. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1174. struct mlx5_bfreg_info *bfregi;
  1175. bfregi = &context->bfregi;
  1176. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1177. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1178. free_page(context->upd_xlt_page);
  1179. deallocate_uars(dev, context);
  1180. kfree(bfregi->sys_pages);
  1181. kfree(bfregi->count);
  1182. kfree(context);
  1183. return 0;
  1184. }
  1185. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1186. struct mlx5_bfreg_info *bfregi,
  1187. int idx)
  1188. {
  1189. int fw_uars_per_page;
  1190. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1191. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
  1192. bfregi->sys_pages[idx] / fw_uars_per_page;
  1193. }
  1194. static int get_command(unsigned long offset)
  1195. {
  1196. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1197. }
  1198. static int get_arg(unsigned long offset)
  1199. {
  1200. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1201. }
  1202. static int get_index(unsigned long offset)
  1203. {
  1204. return get_arg(offset);
  1205. }
  1206. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1207. {
  1208. /* vma_open is called when a new VMA is created on top of our VMA. This
  1209. * is done through either mremap flow or split_vma (usually due to
  1210. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1211. * as this VMA is strongly hardware related. Therefore we set the
  1212. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1213. * calling us again and trying to do incorrect actions. We assume that
  1214. * the original VMA size is exactly a single page, and therefore all
  1215. * "splitting" operation will not happen to it.
  1216. */
  1217. area->vm_ops = NULL;
  1218. }
  1219. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1220. {
  1221. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1222. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1223. * file itself is closed, therefore no sync is needed with the regular
  1224. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1225. * However need a sync with accessing the vma as part of
  1226. * mlx5_ib_disassociate_ucontext.
  1227. * The close operation is usually called under mm->mmap_sem except when
  1228. * process is exiting.
  1229. * The exiting case is handled explicitly as part of
  1230. * mlx5_ib_disassociate_ucontext.
  1231. */
  1232. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1233. /* setting the vma context pointer to null in the mlx5_ib driver's
  1234. * private data, to protect a race condition in
  1235. * mlx5_ib_disassociate_ucontext().
  1236. */
  1237. mlx5_ib_vma_priv_data->vma = NULL;
  1238. list_del(&mlx5_ib_vma_priv_data->list);
  1239. kfree(mlx5_ib_vma_priv_data);
  1240. }
  1241. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1242. .open = mlx5_ib_vma_open,
  1243. .close = mlx5_ib_vma_close
  1244. };
  1245. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1246. struct mlx5_ib_ucontext *ctx)
  1247. {
  1248. struct mlx5_ib_vma_private_data *vma_prv;
  1249. struct list_head *vma_head = &ctx->vma_private_list;
  1250. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1251. if (!vma_prv)
  1252. return -ENOMEM;
  1253. vma_prv->vma = vma;
  1254. vma->vm_private_data = vma_prv;
  1255. vma->vm_ops = &mlx5_ib_vm_ops;
  1256. list_add(&vma_prv->list, vma_head);
  1257. return 0;
  1258. }
  1259. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1260. {
  1261. int ret;
  1262. struct vm_area_struct *vma;
  1263. struct mlx5_ib_vma_private_data *vma_private, *n;
  1264. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1265. struct task_struct *owning_process = NULL;
  1266. struct mm_struct *owning_mm = NULL;
  1267. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1268. if (!owning_process)
  1269. return;
  1270. owning_mm = get_task_mm(owning_process);
  1271. if (!owning_mm) {
  1272. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1273. while (1) {
  1274. put_task_struct(owning_process);
  1275. usleep_range(1000, 2000);
  1276. owning_process = get_pid_task(ibcontext->tgid,
  1277. PIDTYPE_PID);
  1278. if (!owning_process ||
  1279. owning_process->state == TASK_DEAD) {
  1280. pr_info("disassociate ucontext done, task was terminated\n");
  1281. /* in case task was dead need to release the
  1282. * task struct.
  1283. */
  1284. if (owning_process)
  1285. put_task_struct(owning_process);
  1286. return;
  1287. }
  1288. }
  1289. }
  1290. /* need to protect from a race on closing the vma as part of
  1291. * mlx5_ib_vma_close.
  1292. */
  1293. down_write(&owning_mm->mmap_sem);
  1294. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1295. list) {
  1296. vma = vma_private->vma;
  1297. ret = zap_vma_ptes(vma, vma->vm_start,
  1298. PAGE_SIZE);
  1299. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1300. /* context going to be destroyed, should
  1301. * not access ops any more.
  1302. */
  1303. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1304. vma->vm_ops = NULL;
  1305. list_del(&vma_private->list);
  1306. kfree(vma_private);
  1307. }
  1308. up_write(&owning_mm->mmap_sem);
  1309. mmput(owning_mm);
  1310. put_task_struct(owning_process);
  1311. }
  1312. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1313. {
  1314. switch (cmd) {
  1315. case MLX5_IB_MMAP_WC_PAGE:
  1316. return "WC";
  1317. case MLX5_IB_MMAP_REGULAR_PAGE:
  1318. return "best effort WC";
  1319. case MLX5_IB_MMAP_NC_PAGE:
  1320. return "NC";
  1321. default:
  1322. return NULL;
  1323. }
  1324. }
  1325. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1326. struct vm_area_struct *vma,
  1327. struct mlx5_ib_ucontext *context)
  1328. {
  1329. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1330. int err;
  1331. unsigned long idx;
  1332. phys_addr_t pfn, pa;
  1333. pgprot_t prot;
  1334. int uars_per_page;
  1335. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1336. return -EINVAL;
  1337. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1338. idx = get_index(vma->vm_pgoff);
  1339. if (idx % uars_per_page ||
  1340. idx * uars_per_page >= bfregi->num_sys_pages) {
  1341. mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
  1342. return -EINVAL;
  1343. }
  1344. switch (cmd) {
  1345. case MLX5_IB_MMAP_WC_PAGE:
  1346. /* Some architectures don't support WC memory */
  1347. #if defined(CONFIG_X86)
  1348. if (!pat_enabled())
  1349. return -EPERM;
  1350. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1351. return -EPERM;
  1352. #endif
  1353. /* fall through */
  1354. case MLX5_IB_MMAP_REGULAR_PAGE:
  1355. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1356. prot = pgprot_writecombine(vma->vm_page_prot);
  1357. break;
  1358. case MLX5_IB_MMAP_NC_PAGE:
  1359. prot = pgprot_noncached(vma->vm_page_prot);
  1360. break;
  1361. default:
  1362. return -EINVAL;
  1363. }
  1364. pfn = uar_index2pfn(dev, bfregi, idx);
  1365. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1366. vma->vm_page_prot = prot;
  1367. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1368. PAGE_SIZE, vma->vm_page_prot);
  1369. if (err) {
  1370. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1371. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1372. return -EAGAIN;
  1373. }
  1374. pa = pfn << PAGE_SHIFT;
  1375. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1376. vma->vm_start, &pa);
  1377. return mlx5_ib_set_vma_data(vma, context);
  1378. }
  1379. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1380. {
  1381. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1382. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1383. unsigned long command;
  1384. phys_addr_t pfn;
  1385. command = get_command(vma->vm_pgoff);
  1386. switch (command) {
  1387. case MLX5_IB_MMAP_WC_PAGE:
  1388. case MLX5_IB_MMAP_NC_PAGE:
  1389. case MLX5_IB_MMAP_REGULAR_PAGE:
  1390. return uar_mmap(dev, command, vma, context);
  1391. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1392. return -ENOSYS;
  1393. case MLX5_IB_MMAP_CORE_CLOCK:
  1394. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1395. return -EINVAL;
  1396. if (vma->vm_flags & VM_WRITE)
  1397. return -EPERM;
  1398. /* Don't expose to user-space information it shouldn't have */
  1399. if (PAGE_SIZE > 4096)
  1400. return -EOPNOTSUPP;
  1401. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1402. pfn = (dev->mdev->iseg_base +
  1403. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1404. PAGE_SHIFT;
  1405. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1406. PAGE_SIZE, vma->vm_page_prot))
  1407. return -EAGAIN;
  1408. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1409. vma->vm_start,
  1410. (unsigned long long)pfn << PAGE_SHIFT);
  1411. break;
  1412. default:
  1413. return -EINVAL;
  1414. }
  1415. return 0;
  1416. }
  1417. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1418. struct ib_ucontext *context,
  1419. struct ib_udata *udata)
  1420. {
  1421. struct mlx5_ib_alloc_pd_resp resp;
  1422. struct mlx5_ib_pd *pd;
  1423. int err;
  1424. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1425. if (!pd)
  1426. return ERR_PTR(-ENOMEM);
  1427. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1428. if (err) {
  1429. kfree(pd);
  1430. return ERR_PTR(err);
  1431. }
  1432. if (context) {
  1433. resp.pdn = pd->pdn;
  1434. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1435. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1436. kfree(pd);
  1437. return ERR_PTR(-EFAULT);
  1438. }
  1439. }
  1440. return &pd->ibpd;
  1441. }
  1442. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1443. {
  1444. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1445. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1446. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1447. kfree(mpd);
  1448. return 0;
  1449. }
  1450. enum {
  1451. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1452. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1453. MATCH_CRITERIA_ENABLE_INNER_BIT
  1454. };
  1455. #define HEADER_IS_ZERO(match_criteria, headers) \
  1456. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1457. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1458. static u8 get_match_criteria_enable(u32 *match_criteria)
  1459. {
  1460. u8 match_criteria_enable;
  1461. match_criteria_enable =
  1462. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1463. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1464. match_criteria_enable |=
  1465. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1466. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1467. match_criteria_enable |=
  1468. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1469. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1470. return match_criteria_enable;
  1471. }
  1472. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1473. {
  1474. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1475. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1476. }
  1477. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1478. bool inner)
  1479. {
  1480. if (inner) {
  1481. MLX5_SET(fte_match_set_misc,
  1482. misc_c, inner_ipv6_flow_label, mask);
  1483. MLX5_SET(fte_match_set_misc,
  1484. misc_v, inner_ipv6_flow_label, val);
  1485. } else {
  1486. MLX5_SET(fte_match_set_misc,
  1487. misc_c, outer_ipv6_flow_label, mask);
  1488. MLX5_SET(fte_match_set_misc,
  1489. misc_v, outer_ipv6_flow_label, val);
  1490. }
  1491. }
  1492. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1493. {
  1494. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1495. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1496. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1497. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1498. }
  1499. #define LAST_ETH_FIELD vlan_tag
  1500. #define LAST_IB_FIELD sl
  1501. #define LAST_IPV4_FIELD tos
  1502. #define LAST_IPV6_FIELD traffic_class
  1503. #define LAST_TCP_UDP_FIELD src_port
  1504. #define LAST_TUNNEL_FIELD tunnel_id
  1505. #define LAST_FLOW_TAG_FIELD tag_id
  1506. #define LAST_DROP_FIELD size
  1507. /* Field is the last supported field */
  1508. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1509. memchr_inv((void *)&filter.field +\
  1510. sizeof(filter.field), 0,\
  1511. sizeof(filter) -\
  1512. offsetof(typeof(filter), field) -\
  1513. sizeof(filter.field))
  1514. #define IPV4_VERSION 4
  1515. #define IPV6_VERSION 6
  1516. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  1517. u32 *match_v, const union ib_flow_spec *ib_spec,
  1518. u32 *tag_id, bool *is_drop)
  1519. {
  1520. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1521. misc_parameters);
  1522. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1523. misc_parameters);
  1524. void *headers_c;
  1525. void *headers_v;
  1526. int match_ipv;
  1527. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1528. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1529. inner_headers);
  1530. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1531. inner_headers);
  1532. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1533. ft_field_support.inner_ip_version);
  1534. } else {
  1535. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1536. outer_headers);
  1537. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1538. outer_headers);
  1539. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1540. ft_field_support.outer_ip_version);
  1541. }
  1542. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1543. case IB_FLOW_SPEC_ETH:
  1544. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1545. return -EOPNOTSUPP;
  1546. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1547. dmac_47_16),
  1548. ib_spec->eth.mask.dst_mac);
  1549. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1550. dmac_47_16),
  1551. ib_spec->eth.val.dst_mac);
  1552. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1553. smac_47_16),
  1554. ib_spec->eth.mask.src_mac);
  1555. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1556. smac_47_16),
  1557. ib_spec->eth.val.src_mac);
  1558. if (ib_spec->eth.mask.vlan_tag) {
  1559. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1560. cvlan_tag, 1);
  1561. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1562. cvlan_tag, 1);
  1563. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1564. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1565. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1566. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1567. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1568. first_cfi,
  1569. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1570. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1571. first_cfi,
  1572. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1573. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1574. first_prio,
  1575. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1576. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1577. first_prio,
  1578. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1579. }
  1580. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1581. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1582. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1583. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1584. break;
  1585. case IB_FLOW_SPEC_IPV4:
  1586. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  1587. return -EOPNOTSUPP;
  1588. if (match_ipv) {
  1589. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1590. ip_version, 0xf);
  1591. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1592. ip_version, IPV4_VERSION);
  1593. } else {
  1594. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1595. ethertype, 0xffff);
  1596. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1597. ethertype, ETH_P_IP);
  1598. }
  1599. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1600. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1601. &ib_spec->ipv4.mask.src_ip,
  1602. sizeof(ib_spec->ipv4.mask.src_ip));
  1603. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1604. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1605. &ib_spec->ipv4.val.src_ip,
  1606. sizeof(ib_spec->ipv4.val.src_ip));
  1607. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1608. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1609. &ib_spec->ipv4.mask.dst_ip,
  1610. sizeof(ib_spec->ipv4.mask.dst_ip));
  1611. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1612. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1613. &ib_spec->ipv4.val.dst_ip,
  1614. sizeof(ib_spec->ipv4.val.dst_ip));
  1615. set_tos(headers_c, headers_v,
  1616. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  1617. set_proto(headers_c, headers_v,
  1618. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  1619. break;
  1620. case IB_FLOW_SPEC_IPV6:
  1621. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  1622. return -EOPNOTSUPP;
  1623. if (match_ipv) {
  1624. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1625. ip_version, 0xf);
  1626. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1627. ip_version, IPV6_VERSION);
  1628. } else {
  1629. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1630. ethertype, 0xffff);
  1631. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1632. ethertype, ETH_P_IPV6);
  1633. }
  1634. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1635. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1636. &ib_spec->ipv6.mask.src_ip,
  1637. sizeof(ib_spec->ipv6.mask.src_ip));
  1638. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1639. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1640. &ib_spec->ipv6.val.src_ip,
  1641. sizeof(ib_spec->ipv6.val.src_ip));
  1642. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1643. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1644. &ib_spec->ipv6.mask.dst_ip,
  1645. sizeof(ib_spec->ipv6.mask.dst_ip));
  1646. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1647. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1648. &ib_spec->ipv6.val.dst_ip,
  1649. sizeof(ib_spec->ipv6.val.dst_ip));
  1650. set_tos(headers_c, headers_v,
  1651. ib_spec->ipv6.mask.traffic_class,
  1652. ib_spec->ipv6.val.traffic_class);
  1653. set_proto(headers_c, headers_v,
  1654. ib_spec->ipv6.mask.next_hdr,
  1655. ib_spec->ipv6.val.next_hdr);
  1656. set_flow_label(misc_params_c, misc_params_v,
  1657. ntohl(ib_spec->ipv6.mask.flow_label),
  1658. ntohl(ib_spec->ipv6.val.flow_label),
  1659. ib_spec->type & IB_FLOW_SPEC_INNER);
  1660. break;
  1661. case IB_FLOW_SPEC_TCP:
  1662. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1663. LAST_TCP_UDP_FIELD))
  1664. return -EOPNOTSUPP;
  1665. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1666. 0xff);
  1667. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1668. IPPROTO_TCP);
  1669. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  1670. ntohs(ib_spec->tcp_udp.mask.src_port));
  1671. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  1672. ntohs(ib_spec->tcp_udp.val.src_port));
  1673. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  1674. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1675. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  1676. ntohs(ib_spec->tcp_udp.val.dst_port));
  1677. break;
  1678. case IB_FLOW_SPEC_UDP:
  1679. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1680. LAST_TCP_UDP_FIELD))
  1681. return -EOPNOTSUPP;
  1682. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1683. 0xff);
  1684. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1685. IPPROTO_UDP);
  1686. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  1687. ntohs(ib_spec->tcp_udp.mask.src_port));
  1688. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  1689. ntohs(ib_spec->tcp_udp.val.src_port));
  1690. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  1691. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1692. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  1693. ntohs(ib_spec->tcp_udp.val.dst_port));
  1694. break;
  1695. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  1696. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  1697. LAST_TUNNEL_FIELD))
  1698. return -EOPNOTSUPP;
  1699. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  1700. ntohl(ib_spec->tunnel.mask.tunnel_id));
  1701. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  1702. ntohl(ib_spec->tunnel.val.tunnel_id));
  1703. break;
  1704. case IB_FLOW_SPEC_ACTION_TAG:
  1705. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  1706. LAST_FLOW_TAG_FIELD))
  1707. return -EOPNOTSUPP;
  1708. if (ib_spec->flow_tag.tag_id >= BIT(24))
  1709. return -EINVAL;
  1710. *tag_id = ib_spec->flow_tag.tag_id;
  1711. break;
  1712. case IB_FLOW_SPEC_ACTION_DROP:
  1713. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  1714. LAST_DROP_FIELD))
  1715. return -EOPNOTSUPP;
  1716. *is_drop = true;
  1717. break;
  1718. default:
  1719. return -EINVAL;
  1720. }
  1721. return 0;
  1722. }
  1723. /* If a flow could catch both multicast and unicast packets,
  1724. * it won't fall into the multicast flow steering table and this rule
  1725. * could steal other multicast packets.
  1726. */
  1727. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1728. {
  1729. struct ib_flow_spec_eth *eth_spec;
  1730. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1731. ib_attr->size < sizeof(struct ib_flow_attr) +
  1732. sizeof(struct ib_flow_spec_eth) ||
  1733. ib_attr->num_of_specs < 1)
  1734. return false;
  1735. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1736. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1737. eth_spec->size != sizeof(*eth_spec))
  1738. return false;
  1739. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1740. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1741. }
  1742. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  1743. const struct ib_flow_attr *flow_attr,
  1744. bool check_inner)
  1745. {
  1746. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1747. int match_ipv = check_inner ?
  1748. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1749. ft_field_support.inner_ip_version) :
  1750. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1751. ft_field_support.outer_ip_version);
  1752. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  1753. bool ipv4_spec_valid, ipv6_spec_valid;
  1754. unsigned int ip_spec_type = 0;
  1755. bool has_ethertype = false;
  1756. unsigned int spec_index;
  1757. bool mask_valid = true;
  1758. u16 eth_type = 0;
  1759. bool type_valid;
  1760. /* Validate that ethertype is correct */
  1761. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1762. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  1763. ib_spec->eth.mask.ether_type) {
  1764. mask_valid = (ib_spec->eth.mask.ether_type ==
  1765. htons(0xffff));
  1766. has_ethertype = true;
  1767. eth_type = ntohs(ib_spec->eth.val.ether_type);
  1768. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  1769. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  1770. ip_spec_type = ib_spec->type;
  1771. }
  1772. ib_spec = (void *)ib_spec + ib_spec->size;
  1773. }
  1774. type_valid = (!has_ethertype) || (!ip_spec_type);
  1775. if (!type_valid && mask_valid) {
  1776. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  1777. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  1778. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  1779. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  1780. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  1781. (((eth_type == ETH_P_MPLS_UC) ||
  1782. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  1783. }
  1784. return type_valid;
  1785. }
  1786. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  1787. const struct ib_flow_attr *flow_attr)
  1788. {
  1789. return is_valid_ethertype(mdev, flow_attr, false) &&
  1790. is_valid_ethertype(mdev, flow_attr, true);
  1791. }
  1792. static void put_flow_table(struct mlx5_ib_dev *dev,
  1793. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1794. {
  1795. prio->refcount -= !!ft_added;
  1796. if (!prio->refcount) {
  1797. mlx5_destroy_flow_table(prio->flow_table);
  1798. prio->flow_table = NULL;
  1799. }
  1800. }
  1801. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1802. {
  1803. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1804. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1805. struct mlx5_ib_flow_handler,
  1806. ibflow);
  1807. struct mlx5_ib_flow_handler *iter, *tmp;
  1808. mutex_lock(&dev->flow_db.lock);
  1809. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1810. mlx5_del_flow_rules(iter->rule);
  1811. put_flow_table(dev, iter->prio, true);
  1812. list_del(&iter->list);
  1813. kfree(iter);
  1814. }
  1815. mlx5_del_flow_rules(handler->rule);
  1816. put_flow_table(dev, handler->prio, true);
  1817. mutex_unlock(&dev->flow_db.lock);
  1818. kfree(handler);
  1819. return 0;
  1820. }
  1821. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1822. {
  1823. priority *= 2;
  1824. if (!dont_trap)
  1825. priority++;
  1826. return priority;
  1827. }
  1828. enum flow_table_type {
  1829. MLX5_IB_FT_RX,
  1830. MLX5_IB_FT_TX
  1831. };
  1832. #define MLX5_FS_MAX_TYPES 6
  1833. #define MLX5_FS_MAX_ENTRIES BIT(16)
  1834. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1835. struct ib_flow_attr *flow_attr,
  1836. enum flow_table_type ft_type)
  1837. {
  1838. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1839. struct mlx5_flow_namespace *ns = NULL;
  1840. struct mlx5_ib_flow_prio *prio;
  1841. struct mlx5_flow_table *ft;
  1842. int max_table_size;
  1843. int num_entries;
  1844. int num_groups;
  1845. int priority;
  1846. int err = 0;
  1847. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  1848. log_max_ft_size));
  1849. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1850. if (flow_is_multicast_only(flow_attr) &&
  1851. !dont_trap)
  1852. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1853. else
  1854. priority = ib_prio_to_core_prio(flow_attr->priority,
  1855. dont_trap);
  1856. ns = mlx5_get_flow_namespace(dev->mdev,
  1857. MLX5_FLOW_NAMESPACE_BYPASS);
  1858. num_entries = MLX5_FS_MAX_ENTRIES;
  1859. num_groups = MLX5_FS_MAX_TYPES;
  1860. prio = &dev->flow_db.prios[priority];
  1861. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1862. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1863. ns = mlx5_get_flow_namespace(dev->mdev,
  1864. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1865. build_leftovers_ft_param(&priority,
  1866. &num_entries,
  1867. &num_groups);
  1868. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1869. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1870. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  1871. allow_sniffer_and_nic_rx_shared_tir))
  1872. return ERR_PTR(-ENOTSUPP);
  1873. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  1874. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  1875. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  1876. prio = &dev->flow_db.sniffer[ft_type];
  1877. priority = 0;
  1878. num_entries = 1;
  1879. num_groups = 1;
  1880. }
  1881. if (!ns)
  1882. return ERR_PTR(-ENOTSUPP);
  1883. if (num_entries > max_table_size)
  1884. return ERR_PTR(-ENOMEM);
  1885. ft = prio->flow_table;
  1886. if (!ft) {
  1887. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1888. num_entries,
  1889. num_groups,
  1890. 0, 0);
  1891. if (!IS_ERR(ft)) {
  1892. prio->refcount = 0;
  1893. prio->flow_table = ft;
  1894. } else {
  1895. err = PTR_ERR(ft);
  1896. }
  1897. }
  1898. return err ? ERR_PTR(err) : prio;
  1899. }
  1900. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1901. struct mlx5_ib_flow_prio *ft_prio,
  1902. const struct ib_flow_attr *flow_attr,
  1903. struct mlx5_flow_destination *dst)
  1904. {
  1905. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1906. struct mlx5_ib_flow_handler *handler;
  1907. struct mlx5_flow_act flow_act = {0};
  1908. struct mlx5_flow_spec *spec;
  1909. struct mlx5_flow_destination *rule_dst = dst;
  1910. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1911. unsigned int spec_index;
  1912. u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
  1913. bool is_drop = false;
  1914. int err = 0;
  1915. int dest_num = 1;
  1916. if (!is_valid_attr(dev->mdev, flow_attr))
  1917. return ERR_PTR(-EINVAL);
  1918. spec = mlx5_vzalloc(sizeof(*spec));
  1919. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1920. if (!handler || !spec) {
  1921. err = -ENOMEM;
  1922. goto free;
  1923. }
  1924. INIT_LIST_HEAD(&handler->list);
  1925. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1926. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  1927. spec->match_value,
  1928. ib_flow, &flow_tag, &is_drop);
  1929. if (err < 0)
  1930. goto free;
  1931. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1932. }
  1933. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  1934. if (is_drop) {
  1935. flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
  1936. rule_dst = NULL;
  1937. dest_num = 0;
  1938. } else {
  1939. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1940. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1941. }
  1942. if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
  1943. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1944. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  1945. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  1946. flow_tag, flow_attr->type);
  1947. err = -EINVAL;
  1948. goto free;
  1949. }
  1950. flow_act.flow_tag = flow_tag;
  1951. handler->rule = mlx5_add_flow_rules(ft, spec,
  1952. &flow_act,
  1953. rule_dst, dest_num);
  1954. if (IS_ERR(handler->rule)) {
  1955. err = PTR_ERR(handler->rule);
  1956. goto free;
  1957. }
  1958. ft_prio->refcount++;
  1959. handler->prio = ft_prio;
  1960. ft_prio->flow_table = ft;
  1961. free:
  1962. if (err)
  1963. kfree(handler);
  1964. kvfree(spec);
  1965. return err ? ERR_PTR(err) : handler;
  1966. }
  1967. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1968. struct mlx5_ib_flow_prio *ft_prio,
  1969. struct ib_flow_attr *flow_attr,
  1970. struct mlx5_flow_destination *dst)
  1971. {
  1972. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1973. struct mlx5_ib_flow_handler *handler = NULL;
  1974. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1975. if (!IS_ERR(handler)) {
  1976. handler_dst = create_flow_rule(dev, ft_prio,
  1977. flow_attr, dst);
  1978. if (IS_ERR(handler_dst)) {
  1979. mlx5_del_flow_rules(handler->rule);
  1980. ft_prio->refcount--;
  1981. kfree(handler);
  1982. handler = handler_dst;
  1983. } else {
  1984. list_add(&handler_dst->list, &handler->list);
  1985. }
  1986. }
  1987. return handler;
  1988. }
  1989. enum {
  1990. LEFTOVERS_MC,
  1991. LEFTOVERS_UC,
  1992. };
  1993. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1994. struct mlx5_ib_flow_prio *ft_prio,
  1995. struct ib_flow_attr *flow_attr,
  1996. struct mlx5_flow_destination *dst)
  1997. {
  1998. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1999. struct mlx5_ib_flow_handler *handler = NULL;
  2000. static struct {
  2001. struct ib_flow_attr flow_attr;
  2002. struct ib_flow_spec_eth eth_flow;
  2003. } leftovers_specs[] = {
  2004. [LEFTOVERS_MC] = {
  2005. .flow_attr = {
  2006. .num_of_specs = 1,
  2007. .size = sizeof(leftovers_specs[0])
  2008. },
  2009. .eth_flow = {
  2010. .type = IB_FLOW_SPEC_ETH,
  2011. .size = sizeof(struct ib_flow_spec_eth),
  2012. .mask = {.dst_mac = {0x1} },
  2013. .val = {.dst_mac = {0x1} }
  2014. }
  2015. },
  2016. [LEFTOVERS_UC] = {
  2017. .flow_attr = {
  2018. .num_of_specs = 1,
  2019. .size = sizeof(leftovers_specs[0])
  2020. },
  2021. .eth_flow = {
  2022. .type = IB_FLOW_SPEC_ETH,
  2023. .size = sizeof(struct ib_flow_spec_eth),
  2024. .mask = {.dst_mac = {0x1} },
  2025. .val = {.dst_mac = {} }
  2026. }
  2027. }
  2028. };
  2029. handler = create_flow_rule(dev, ft_prio,
  2030. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2031. dst);
  2032. if (!IS_ERR(handler) &&
  2033. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2034. handler_ucast = create_flow_rule(dev, ft_prio,
  2035. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2036. dst);
  2037. if (IS_ERR(handler_ucast)) {
  2038. mlx5_del_flow_rules(handler->rule);
  2039. ft_prio->refcount--;
  2040. kfree(handler);
  2041. handler = handler_ucast;
  2042. } else {
  2043. list_add(&handler_ucast->list, &handler->list);
  2044. }
  2045. }
  2046. return handler;
  2047. }
  2048. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2049. struct mlx5_ib_flow_prio *ft_rx,
  2050. struct mlx5_ib_flow_prio *ft_tx,
  2051. struct mlx5_flow_destination *dst)
  2052. {
  2053. struct mlx5_ib_flow_handler *handler_rx;
  2054. struct mlx5_ib_flow_handler *handler_tx;
  2055. int err;
  2056. static const struct ib_flow_attr flow_attr = {
  2057. .num_of_specs = 0,
  2058. .size = sizeof(flow_attr)
  2059. };
  2060. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2061. if (IS_ERR(handler_rx)) {
  2062. err = PTR_ERR(handler_rx);
  2063. goto err;
  2064. }
  2065. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2066. if (IS_ERR(handler_tx)) {
  2067. err = PTR_ERR(handler_tx);
  2068. goto err_tx;
  2069. }
  2070. list_add(&handler_tx->list, &handler_rx->list);
  2071. return handler_rx;
  2072. err_tx:
  2073. mlx5_del_flow_rules(handler_rx->rule);
  2074. ft_rx->refcount--;
  2075. kfree(handler_rx);
  2076. err:
  2077. return ERR_PTR(err);
  2078. }
  2079. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2080. struct ib_flow_attr *flow_attr,
  2081. int domain)
  2082. {
  2083. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2084. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2085. struct mlx5_ib_flow_handler *handler = NULL;
  2086. struct mlx5_flow_destination *dst = NULL;
  2087. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2088. struct mlx5_ib_flow_prio *ft_prio;
  2089. int err;
  2090. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  2091. return ERR_PTR(-ENOMEM);
  2092. if (domain != IB_FLOW_DOMAIN_USER ||
  2093. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  2094. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  2095. return ERR_PTR(-EINVAL);
  2096. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  2097. if (!dst)
  2098. return ERR_PTR(-ENOMEM);
  2099. mutex_lock(&dev->flow_db.lock);
  2100. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  2101. if (IS_ERR(ft_prio)) {
  2102. err = PTR_ERR(ft_prio);
  2103. goto unlock;
  2104. }
  2105. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2106. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  2107. if (IS_ERR(ft_prio_tx)) {
  2108. err = PTR_ERR(ft_prio_tx);
  2109. ft_prio_tx = NULL;
  2110. goto destroy_ft;
  2111. }
  2112. }
  2113. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  2114. if (mqp->flags & MLX5_IB_QP_RSS)
  2115. dst->tir_num = mqp->rss_qp.tirn;
  2116. else
  2117. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  2118. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2119. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  2120. handler = create_dont_trap_rule(dev, ft_prio,
  2121. flow_attr, dst);
  2122. } else {
  2123. handler = create_flow_rule(dev, ft_prio, flow_attr,
  2124. dst);
  2125. }
  2126. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2127. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2128. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  2129. dst);
  2130. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2131. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  2132. } else {
  2133. err = -EINVAL;
  2134. goto destroy_ft;
  2135. }
  2136. if (IS_ERR(handler)) {
  2137. err = PTR_ERR(handler);
  2138. handler = NULL;
  2139. goto destroy_ft;
  2140. }
  2141. mutex_unlock(&dev->flow_db.lock);
  2142. kfree(dst);
  2143. return &handler->ibflow;
  2144. destroy_ft:
  2145. put_flow_table(dev, ft_prio, false);
  2146. if (ft_prio_tx)
  2147. put_flow_table(dev, ft_prio_tx, false);
  2148. unlock:
  2149. mutex_unlock(&dev->flow_db.lock);
  2150. kfree(dst);
  2151. kfree(handler);
  2152. return ERR_PTR(err);
  2153. }
  2154. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2155. {
  2156. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2157. int err;
  2158. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2159. if (err)
  2160. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  2161. ibqp->qp_num, gid->raw);
  2162. return err;
  2163. }
  2164. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2165. {
  2166. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2167. int err;
  2168. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  2169. if (err)
  2170. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  2171. ibqp->qp_num, gid->raw);
  2172. return err;
  2173. }
  2174. static int init_node_data(struct mlx5_ib_dev *dev)
  2175. {
  2176. int err;
  2177. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  2178. if (err)
  2179. return err;
  2180. dev->mdev->rev_id = dev->mdev->pdev->revision;
  2181. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  2182. }
  2183. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  2184. char *buf)
  2185. {
  2186. struct mlx5_ib_dev *dev =
  2187. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2188. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  2189. }
  2190. static ssize_t show_reg_pages(struct device *device,
  2191. struct device_attribute *attr, char *buf)
  2192. {
  2193. struct mlx5_ib_dev *dev =
  2194. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2195. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  2196. }
  2197. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  2198. char *buf)
  2199. {
  2200. struct mlx5_ib_dev *dev =
  2201. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2202. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  2203. }
  2204. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  2205. char *buf)
  2206. {
  2207. struct mlx5_ib_dev *dev =
  2208. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2209. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  2210. }
  2211. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  2212. char *buf)
  2213. {
  2214. struct mlx5_ib_dev *dev =
  2215. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2216. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  2217. dev->mdev->board_id);
  2218. }
  2219. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  2220. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  2221. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  2222. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  2223. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  2224. static struct device_attribute *mlx5_class_attributes[] = {
  2225. &dev_attr_hw_rev,
  2226. &dev_attr_hca_type,
  2227. &dev_attr_board_id,
  2228. &dev_attr_fw_pages,
  2229. &dev_attr_reg_pages,
  2230. };
  2231. static void pkey_change_handler(struct work_struct *work)
  2232. {
  2233. struct mlx5_ib_port_resources *ports =
  2234. container_of(work, struct mlx5_ib_port_resources,
  2235. pkey_change_work);
  2236. mutex_lock(&ports->devr->mutex);
  2237. mlx5_ib_gsi_pkey_change(ports->gsi);
  2238. mutex_unlock(&ports->devr->mutex);
  2239. }
  2240. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  2241. {
  2242. struct mlx5_ib_qp *mqp;
  2243. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  2244. struct mlx5_core_cq *mcq;
  2245. struct list_head cq_armed_list;
  2246. unsigned long flags_qp;
  2247. unsigned long flags_cq;
  2248. unsigned long flags;
  2249. INIT_LIST_HEAD(&cq_armed_list);
  2250. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  2251. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  2252. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  2253. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  2254. if (mqp->sq.tail != mqp->sq.head) {
  2255. send_mcq = to_mcq(mqp->ibqp.send_cq);
  2256. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  2257. if (send_mcq->mcq.comp &&
  2258. mqp->ibqp.send_cq->comp_handler) {
  2259. if (!send_mcq->mcq.reset_notify_added) {
  2260. send_mcq->mcq.reset_notify_added = 1;
  2261. list_add_tail(&send_mcq->mcq.reset_notify,
  2262. &cq_armed_list);
  2263. }
  2264. }
  2265. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  2266. }
  2267. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  2268. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  2269. /* no handling is needed for SRQ */
  2270. if (!mqp->ibqp.srq) {
  2271. if (mqp->rq.tail != mqp->rq.head) {
  2272. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  2273. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  2274. if (recv_mcq->mcq.comp &&
  2275. mqp->ibqp.recv_cq->comp_handler) {
  2276. if (!recv_mcq->mcq.reset_notify_added) {
  2277. recv_mcq->mcq.reset_notify_added = 1;
  2278. list_add_tail(&recv_mcq->mcq.reset_notify,
  2279. &cq_armed_list);
  2280. }
  2281. }
  2282. spin_unlock_irqrestore(&recv_mcq->lock,
  2283. flags_cq);
  2284. }
  2285. }
  2286. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2287. }
  2288. /*At that point all inflight post send were put to be executed as of we
  2289. * lock/unlock above locks Now need to arm all involved CQs.
  2290. */
  2291. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2292. mcq->comp(mcq);
  2293. }
  2294. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2295. }
  2296. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2297. enum mlx5_dev_event event, unsigned long param)
  2298. {
  2299. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  2300. struct ib_event ibev;
  2301. bool fatal = false;
  2302. u8 port = 0;
  2303. switch (event) {
  2304. case MLX5_DEV_EVENT_SYS_ERROR:
  2305. ibev.event = IB_EVENT_DEVICE_FATAL;
  2306. mlx5_ib_handle_internal_error(ibdev);
  2307. fatal = true;
  2308. break;
  2309. case MLX5_DEV_EVENT_PORT_UP:
  2310. case MLX5_DEV_EVENT_PORT_DOWN:
  2311. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2312. port = (u8)param;
  2313. /* In RoCE, port up/down events are handled in
  2314. * mlx5_netdev_event().
  2315. */
  2316. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2317. IB_LINK_LAYER_ETHERNET)
  2318. return;
  2319. ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
  2320. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2321. break;
  2322. case MLX5_DEV_EVENT_LID_CHANGE:
  2323. ibev.event = IB_EVENT_LID_CHANGE;
  2324. port = (u8)param;
  2325. break;
  2326. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2327. ibev.event = IB_EVENT_PKEY_CHANGE;
  2328. port = (u8)param;
  2329. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2330. break;
  2331. case MLX5_DEV_EVENT_GUID_CHANGE:
  2332. ibev.event = IB_EVENT_GID_CHANGE;
  2333. port = (u8)param;
  2334. break;
  2335. case MLX5_DEV_EVENT_CLIENT_REREG:
  2336. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2337. port = (u8)param;
  2338. break;
  2339. default:
  2340. return;
  2341. }
  2342. ibev.device = &ibdev->ib_dev;
  2343. ibev.element.port_num = port;
  2344. if (port < 1 || port > ibdev->num_ports) {
  2345. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2346. return;
  2347. }
  2348. if (ibdev->ib_active)
  2349. ib_dispatch_event(&ibev);
  2350. if (fatal)
  2351. ibdev->ib_active = false;
  2352. }
  2353. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  2354. {
  2355. struct mlx5_hca_vport_context vport_ctx;
  2356. int err;
  2357. int port;
  2358. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2359. dev->mdev->port_caps[port - 1].has_smi = false;
  2360. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  2361. MLX5_CAP_PORT_TYPE_IB) {
  2362. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  2363. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  2364. port, 0,
  2365. &vport_ctx);
  2366. if (err) {
  2367. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  2368. port, err);
  2369. return err;
  2370. }
  2371. dev->mdev->port_caps[port - 1].has_smi =
  2372. vport_ctx.has_smi;
  2373. } else {
  2374. dev->mdev->port_caps[port - 1].has_smi = true;
  2375. }
  2376. }
  2377. }
  2378. return 0;
  2379. }
  2380. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2381. {
  2382. int port;
  2383. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  2384. mlx5_query_ext_port_caps(dev, port);
  2385. }
  2386. static int get_port_caps(struct mlx5_ib_dev *dev)
  2387. {
  2388. struct ib_device_attr *dprops = NULL;
  2389. struct ib_port_attr *pprops = NULL;
  2390. int err = -ENOMEM;
  2391. int port;
  2392. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2393. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2394. if (!pprops)
  2395. goto out;
  2396. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2397. if (!dprops)
  2398. goto out;
  2399. err = set_has_smi_cap(dev);
  2400. if (err)
  2401. goto out;
  2402. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2403. if (err) {
  2404. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2405. goto out;
  2406. }
  2407. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2408. memset(pprops, 0, sizeof(*pprops));
  2409. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2410. if (err) {
  2411. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2412. port, err);
  2413. break;
  2414. }
  2415. dev->mdev->port_caps[port - 1].pkey_table_len =
  2416. dprops->max_pkeys;
  2417. dev->mdev->port_caps[port - 1].gid_table_len =
  2418. pprops->gid_tbl_len;
  2419. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  2420. dprops->max_pkeys, pprops->gid_tbl_len);
  2421. }
  2422. out:
  2423. kfree(pprops);
  2424. kfree(dprops);
  2425. return err;
  2426. }
  2427. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2428. {
  2429. int err;
  2430. err = mlx5_mr_cache_cleanup(dev);
  2431. if (err)
  2432. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2433. mlx5_ib_destroy_qp(dev->umrc.qp);
  2434. ib_free_cq(dev->umrc.cq);
  2435. ib_dealloc_pd(dev->umrc.pd);
  2436. }
  2437. enum {
  2438. MAX_UMR_WR = 128,
  2439. };
  2440. static int create_umr_res(struct mlx5_ib_dev *dev)
  2441. {
  2442. struct ib_qp_init_attr *init_attr = NULL;
  2443. struct ib_qp_attr *attr = NULL;
  2444. struct ib_pd *pd;
  2445. struct ib_cq *cq;
  2446. struct ib_qp *qp;
  2447. int ret;
  2448. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2449. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2450. if (!attr || !init_attr) {
  2451. ret = -ENOMEM;
  2452. goto error_0;
  2453. }
  2454. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2455. if (IS_ERR(pd)) {
  2456. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2457. ret = PTR_ERR(pd);
  2458. goto error_0;
  2459. }
  2460. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2461. if (IS_ERR(cq)) {
  2462. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2463. ret = PTR_ERR(cq);
  2464. goto error_2;
  2465. }
  2466. init_attr->send_cq = cq;
  2467. init_attr->recv_cq = cq;
  2468. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2469. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2470. init_attr->cap.max_send_sge = 1;
  2471. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2472. init_attr->port_num = 1;
  2473. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2474. if (IS_ERR(qp)) {
  2475. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2476. ret = PTR_ERR(qp);
  2477. goto error_3;
  2478. }
  2479. qp->device = &dev->ib_dev;
  2480. qp->real_qp = qp;
  2481. qp->uobject = NULL;
  2482. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2483. attr->qp_state = IB_QPS_INIT;
  2484. attr->port_num = 1;
  2485. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2486. IB_QP_PORT, NULL);
  2487. if (ret) {
  2488. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  2489. goto error_4;
  2490. }
  2491. memset(attr, 0, sizeof(*attr));
  2492. attr->qp_state = IB_QPS_RTR;
  2493. attr->path_mtu = IB_MTU_256;
  2494. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2495. if (ret) {
  2496. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  2497. goto error_4;
  2498. }
  2499. memset(attr, 0, sizeof(*attr));
  2500. attr->qp_state = IB_QPS_RTS;
  2501. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2502. if (ret) {
  2503. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  2504. goto error_4;
  2505. }
  2506. dev->umrc.qp = qp;
  2507. dev->umrc.cq = cq;
  2508. dev->umrc.pd = pd;
  2509. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  2510. ret = mlx5_mr_cache_init(dev);
  2511. if (ret) {
  2512. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  2513. goto error_4;
  2514. }
  2515. kfree(attr);
  2516. kfree(init_attr);
  2517. return 0;
  2518. error_4:
  2519. mlx5_ib_destroy_qp(qp);
  2520. error_3:
  2521. ib_free_cq(cq);
  2522. error_2:
  2523. ib_dealloc_pd(pd);
  2524. error_0:
  2525. kfree(attr);
  2526. kfree(init_attr);
  2527. return ret;
  2528. }
  2529. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  2530. {
  2531. switch (umr_fence_cap) {
  2532. case MLX5_CAP_UMR_FENCE_NONE:
  2533. return MLX5_FENCE_MODE_NONE;
  2534. case MLX5_CAP_UMR_FENCE_SMALL:
  2535. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  2536. default:
  2537. return MLX5_FENCE_MODE_STRONG_ORDERING;
  2538. }
  2539. }
  2540. static int create_dev_resources(struct mlx5_ib_resources *devr)
  2541. {
  2542. struct ib_srq_init_attr attr;
  2543. struct mlx5_ib_dev *dev;
  2544. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  2545. int port;
  2546. int ret = 0;
  2547. dev = container_of(devr, struct mlx5_ib_dev, devr);
  2548. mutex_init(&devr->mutex);
  2549. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  2550. if (IS_ERR(devr->p0)) {
  2551. ret = PTR_ERR(devr->p0);
  2552. goto error0;
  2553. }
  2554. devr->p0->device = &dev->ib_dev;
  2555. devr->p0->uobject = NULL;
  2556. atomic_set(&devr->p0->usecnt, 0);
  2557. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  2558. if (IS_ERR(devr->c0)) {
  2559. ret = PTR_ERR(devr->c0);
  2560. goto error1;
  2561. }
  2562. devr->c0->device = &dev->ib_dev;
  2563. devr->c0->uobject = NULL;
  2564. devr->c0->comp_handler = NULL;
  2565. devr->c0->event_handler = NULL;
  2566. devr->c0->cq_context = NULL;
  2567. atomic_set(&devr->c0->usecnt, 0);
  2568. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2569. if (IS_ERR(devr->x0)) {
  2570. ret = PTR_ERR(devr->x0);
  2571. goto error2;
  2572. }
  2573. devr->x0->device = &dev->ib_dev;
  2574. devr->x0->inode = NULL;
  2575. atomic_set(&devr->x0->usecnt, 0);
  2576. mutex_init(&devr->x0->tgt_qp_mutex);
  2577. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2578. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2579. if (IS_ERR(devr->x1)) {
  2580. ret = PTR_ERR(devr->x1);
  2581. goto error3;
  2582. }
  2583. devr->x1->device = &dev->ib_dev;
  2584. devr->x1->inode = NULL;
  2585. atomic_set(&devr->x1->usecnt, 0);
  2586. mutex_init(&devr->x1->tgt_qp_mutex);
  2587. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2588. memset(&attr, 0, sizeof(attr));
  2589. attr.attr.max_sge = 1;
  2590. attr.attr.max_wr = 1;
  2591. attr.srq_type = IB_SRQT_XRC;
  2592. attr.ext.xrc.cq = devr->c0;
  2593. attr.ext.xrc.xrcd = devr->x0;
  2594. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2595. if (IS_ERR(devr->s0)) {
  2596. ret = PTR_ERR(devr->s0);
  2597. goto error4;
  2598. }
  2599. devr->s0->device = &dev->ib_dev;
  2600. devr->s0->pd = devr->p0;
  2601. devr->s0->uobject = NULL;
  2602. devr->s0->event_handler = NULL;
  2603. devr->s0->srq_context = NULL;
  2604. devr->s0->srq_type = IB_SRQT_XRC;
  2605. devr->s0->ext.xrc.xrcd = devr->x0;
  2606. devr->s0->ext.xrc.cq = devr->c0;
  2607. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2608. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2609. atomic_inc(&devr->p0->usecnt);
  2610. atomic_set(&devr->s0->usecnt, 0);
  2611. memset(&attr, 0, sizeof(attr));
  2612. attr.attr.max_sge = 1;
  2613. attr.attr.max_wr = 1;
  2614. attr.srq_type = IB_SRQT_BASIC;
  2615. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2616. if (IS_ERR(devr->s1)) {
  2617. ret = PTR_ERR(devr->s1);
  2618. goto error5;
  2619. }
  2620. devr->s1->device = &dev->ib_dev;
  2621. devr->s1->pd = devr->p0;
  2622. devr->s1->uobject = NULL;
  2623. devr->s1->event_handler = NULL;
  2624. devr->s1->srq_context = NULL;
  2625. devr->s1->srq_type = IB_SRQT_BASIC;
  2626. devr->s1->ext.xrc.cq = devr->c0;
  2627. atomic_inc(&devr->p0->usecnt);
  2628. atomic_set(&devr->s0->usecnt, 0);
  2629. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2630. INIT_WORK(&devr->ports[port].pkey_change_work,
  2631. pkey_change_handler);
  2632. devr->ports[port].devr = devr;
  2633. }
  2634. return 0;
  2635. error5:
  2636. mlx5_ib_destroy_srq(devr->s0);
  2637. error4:
  2638. mlx5_ib_dealloc_xrcd(devr->x1);
  2639. error3:
  2640. mlx5_ib_dealloc_xrcd(devr->x0);
  2641. error2:
  2642. mlx5_ib_destroy_cq(devr->c0);
  2643. error1:
  2644. mlx5_ib_dealloc_pd(devr->p0);
  2645. error0:
  2646. return ret;
  2647. }
  2648. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2649. {
  2650. struct mlx5_ib_dev *dev =
  2651. container_of(devr, struct mlx5_ib_dev, devr);
  2652. int port;
  2653. mlx5_ib_destroy_srq(devr->s1);
  2654. mlx5_ib_destroy_srq(devr->s0);
  2655. mlx5_ib_dealloc_xrcd(devr->x0);
  2656. mlx5_ib_dealloc_xrcd(devr->x1);
  2657. mlx5_ib_destroy_cq(devr->c0);
  2658. mlx5_ib_dealloc_pd(devr->p0);
  2659. /* Make sure no change P_Key work items are still executing */
  2660. for (port = 0; port < dev->num_ports; ++port)
  2661. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2662. }
  2663. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2664. {
  2665. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2666. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2667. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2668. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2669. u32 ret = 0;
  2670. if (ll == IB_LINK_LAYER_INFINIBAND)
  2671. return RDMA_CORE_PORT_IBA_IB;
  2672. ret = RDMA_CORE_PORT_RAW_PACKET;
  2673. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2674. return ret;
  2675. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2676. return ret;
  2677. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2678. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2679. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2680. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2681. return ret;
  2682. }
  2683. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2684. struct ib_port_immutable *immutable)
  2685. {
  2686. struct ib_port_attr attr;
  2687. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2688. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  2689. int err;
  2690. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2691. err = ib_query_port(ibdev, port_num, &attr);
  2692. if (err)
  2693. return err;
  2694. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2695. immutable->gid_tbl_len = attr.gid_tbl_len;
  2696. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2697. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  2698. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2699. return 0;
  2700. }
  2701. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2702. size_t str_len)
  2703. {
  2704. struct mlx5_ib_dev *dev =
  2705. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2706. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2707. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2708. }
  2709. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  2710. {
  2711. struct mlx5_core_dev *mdev = dev->mdev;
  2712. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  2713. MLX5_FLOW_NAMESPACE_LAG);
  2714. struct mlx5_flow_table *ft;
  2715. int err;
  2716. if (!ns || !mlx5_lag_is_active(mdev))
  2717. return 0;
  2718. err = mlx5_cmd_create_vport_lag(mdev);
  2719. if (err)
  2720. return err;
  2721. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  2722. if (IS_ERR(ft)) {
  2723. err = PTR_ERR(ft);
  2724. goto err_destroy_vport_lag;
  2725. }
  2726. dev->flow_db.lag_demux_ft = ft;
  2727. return 0;
  2728. err_destroy_vport_lag:
  2729. mlx5_cmd_destroy_vport_lag(mdev);
  2730. return err;
  2731. }
  2732. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  2733. {
  2734. struct mlx5_core_dev *mdev = dev->mdev;
  2735. if (dev->flow_db.lag_demux_ft) {
  2736. mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
  2737. dev->flow_db.lag_demux_ft = NULL;
  2738. mlx5_cmd_destroy_vport_lag(mdev);
  2739. }
  2740. }
  2741. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
  2742. {
  2743. int err;
  2744. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2745. err = register_netdevice_notifier(&dev->roce.nb);
  2746. if (err) {
  2747. dev->roce.nb.notifier_call = NULL;
  2748. return err;
  2749. }
  2750. return 0;
  2751. }
  2752. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
  2753. {
  2754. if (dev->roce.nb.notifier_call) {
  2755. unregister_netdevice_notifier(&dev->roce.nb);
  2756. dev->roce.nb.notifier_call = NULL;
  2757. }
  2758. }
  2759. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  2760. {
  2761. int err;
  2762. err = mlx5_add_netdev_notifier(dev);
  2763. if (err)
  2764. return err;
  2765. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  2766. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2767. if (err)
  2768. goto err_unregister_netdevice_notifier;
  2769. }
  2770. err = mlx5_eth_lag_init(dev);
  2771. if (err)
  2772. goto err_disable_roce;
  2773. return 0;
  2774. err_disable_roce:
  2775. if (MLX5_CAP_GEN(dev->mdev, roce))
  2776. mlx5_nic_vport_disable_roce(dev->mdev);
  2777. err_unregister_netdevice_notifier:
  2778. mlx5_remove_netdev_notifier(dev);
  2779. return err;
  2780. }
  2781. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  2782. {
  2783. mlx5_eth_lag_cleanup(dev);
  2784. if (MLX5_CAP_GEN(dev->mdev, roce))
  2785. mlx5_nic_vport_disable_roce(dev->mdev);
  2786. }
  2787. struct mlx5_ib_counter {
  2788. const char *name;
  2789. size_t offset;
  2790. };
  2791. #define INIT_Q_COUNTER(_name) \
  2792. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  2793. static const struct mlx5_ib_counter basic_q_cnts[] = {
  2794. INIT_Q_COUNTER(rx_write_requests),
  2795. INIT_Q_COUNTER(rx_read_requests),
  2796. INIT_Q_COUNTER(rx_atomic_requests),
  2797. INIT_Q_COUNTER(out_of_buffer),
  2798. };
  2799. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  2800. INIT_Q_COUNTER(out_of_sequence),
  2801. };
  2802. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  2803. INIT_Q_COUNTER(duplicate_request),
  2804. INIT_Q_COUNTER(rnr_nak_retry_err),
  2805. INIT_Q_COUNTER(packet_seq_err),
  2806. INIT_Q_COUNTER(implied_nak_seq_err),
  2807. INIT_Q_COUNTER(local_ack_timeout_err),
  2808. };
  2809. #define INIT_CONG_COUNTER(_name) \
  2810. { .name = #_name, .offset = \
  2811. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  2812. static const struct mlx5_ib_counter cong_cnts[] = {
  2813. INIT_CONG_COUNTER(rp_cnp_ignored),
  2814. INIT_CONG_COUNTER(rp_cnp_handled),
  2815. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  2816. INIT_CONG_COUNTER(np_cnp_sent),
  2817. };
  2818. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  2819. {
  2820. unsigned int i;
  2821. for (i = 0; i < dev->num_ports; i++) {
  2822. mlx5_core_dealloc_q_counter(dev->mdev,
  2823. dev->port[i].cnts.set_id);
  2824. kfree(dev->port[i].cnts.names);
  2825. kfree(dev->port[i].cnts.offsets);
  2826. }
  2827. }
  2828. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  2829. struct mlx5_ib_counters *cnts)
  2830. {
  2831. u32 num_counters;
  2832. num_counters = ARRAY_SIZE(basic_q_cnts);
  2833. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  2834. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  2835. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  2836. num_counters += ARRAY_SIZE(retrans_q_cnts);
  2837. cnts->num_q_counters = num_counters;
  2838. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  2839. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  2840. num_counters += ARRAY_SIZE(cong_cnts);
  2841. }
  2842. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  2843. if (!cnts->names)
  2844. return -ENOMEM;
  2845. cnts->offsets = kcalloc(num_counters,
  2846. sizeof(cnts->offsets), GFP_KERNEL);
  2847. if (!cnts->offsets)
  2848. goto err_names;
  2849. return 0;
  2850. err_names:
  2851. kfree(cnts->names);
  2852. return -ENOMEM;
  2853. }
  2854. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  2855. const char **names,
  2856. size_t *offsets)
  2857. {
  2858. int i;
  2859. int j = 0;
  2860. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  2861. names[j] = basic_q_cnts[i].name;
  2862. offsets[j] = basic_q_cnts[i].offset;
  2863. }
  2864. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  2865. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  2866. names[j] = out_of_seq_q_cnts[i].name;
  2867. offsets[j] = out_of_seq_q_cnts[i].offset;
  2868. }
  2869. }
  2870. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2871. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  2872. names[j] = retrans_q_cnts[i].name;
  2873. offsets[j] = retrans_q_cnts[i].offset;
  2874. }
  2875. }
  2876. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  2877. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  2878. names[j] = cong_cnts[i].name;
  2879. offsets[j] = cong_cnts[i].offset;
  2880. }
  2881. }
  2882. }
  2883. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  2884. {
  2885. int i;
  2886. int ret;
  2887. for (i = 0; i < dev->num_ports; i++) {
  2888. struct mlx5_ib_port *port = &dev->port[i];
  2889. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2890. &port->cnts.set_id);
  2891. if (ret) {
  2892. mlx5_ib_warn(dev,
  2893. "couldn't allocate queue counter for port %d, err %d\n",
  2894. i + 1, ret);
  2895. goto dealloc_counters;
  2896. }
  2897. ret = __mlx5_ib_alloc_counters(dev, &port->cnts);
  2898. if (ret)
  2899. goto dealloc_counters;
  2900. mlx5_ib_fill_counters(dev, port->cnts.names,
  2901. port->cnts.offsets);
  2902. }
  2903. return 0;
  2904. dealloc_counters:
  2905. while (--i >= 0)
  2906. mlx5_core_dealloc_q_counter(dev->mdev,
  2907. dev->port[i].cnts.set_id);
  2908. return ret;
  2909. }
  2910. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2911. u8 port_num)
  2912. {
  2913. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2914. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2915. /* We support only per port stats */
  2916. if (port_num == 0)
  2917. return NULL;
  2918. return rdma_alloc_hw_stats_struct(port->cnts.names,
  2919. port->cnts.num_q_counters +
  2920. port->cnts.num_cong_counters,
  2921. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2922. }
  2923. static int mlx5_ib_query_q_counters(struct mlx5_ib_dev *dev,
  2924. struct mlx5_ib_port *port,
  2925. struct rdma_hw_stats *stats)
  2926. {
  2927. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2928. void *out;
  2929. __be32 val;
  2930. int ret, i;
  2931. out = mlx5_vzalloc(outlen);
  2932. if (!out)
  2933. return -ENOMEM;
  2934. ret = mlx5_core_query_q_counter(dev->mdev,
  2935. port->cnts.set_id, 0,
  2936. out, outlen);
  2937. if (ret)
  2938. goto free;
  2939. for (i = 0; i < port->cnts.num_q_counters; i++) {
  2940. val = *(__be32 *)(out + port->cnts.offsets[i]);
  2941. stats->value[i] = (u64)be32_to_cpu(val);
  2942. }
  2943. free:
  2944. kvfree(out);
  2945. return ret;
  2946. }
  2947. static int mlx5_ib_query_cong_counters(struct mlx5_ib_dev *dev,
  2948. struct mlx5_ib_port *port,
  2949. struct rdma_hw_stats *stats)
  2950. {
  2951. int outlen = MLX5_ST_SZ_BYTES(query_cong_statistics_out);
  2952. void *out;
  2953. int ret, i;
  2954. int offset = port->cnts.num_q_counters;
  2955. out = mlx5_vzalloc(outlen);
  2956. if (!out)
  2957. return -ENOMEM;
  2958. ret = mlx5_cmd_query_cong_counter(dev->mdev, false, out, outlen);
  2959. if (ret)
  2960. goto free;
  2961. for (i = 0; i < port->cnts.num_cong_counters; i++) {
  2962. stats->value[i + offset] =
  2963. be64_to_cpup((__be64 *)(out +
  2964. port->cnts.offsets[i + offset]));
  2965. }
  2966. free:
  2967. kvfree(out);
  2968. return ret;
  2969. }
  2970. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2971. struct rdma_hw_stats *stats,
  2972. u8 port_num, int index)
  2973. {
  2974. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2975. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2976. int ret, num_counters;
  2977. if (!stats)
  2978. return -EINVAL;
  2979. ret = mlx5_ib_query_q_counters(dev, port, stats);
  2980. if (ret)
  2981. return ret;
  2982. num_counters = port->cnts.num_q_counters;
  2983. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  2984. ret = mlx5_ib_query_cong_counters(dev, port, stats);
  2985. if (ret)
  2986. return ret;
  2987. num_counters += port->cnts.num_cong_counters;
  2988. }
  2989. return num_counters;
  2990. }
  2991. static struct net_device*
  2992. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  2993. u8 port_num,
  2994. enum rdma_netdev_t type,
  2995. const char *name,
  2996. unsigned char name_assign_type,
  2997. void (*setup)(struct net_device *))
  2998. {
  2999. if (type != RDMA_NETDEV_IPOIB)
  3000. return ERR_PTR(-EOPNOTSUPP);
  3001. return mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  3002. name, setup);
  3003. }
  3004. static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
  3005. {
  3006. return mlx5_rdma_netdev_free(netdev);
  3007. }
  3008. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  3009. {
  3010. struct mlx5_ib_dev *dev;
  3011. enum rdma_link_layer ll;
  3012. int port_type_cap;
  3013. const char *name;
  3014. int err;
  3015. int i;
  3016. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  3017. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  3018. printk_once(KERN_INFO "%s", mlx5_version);
  3019. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  3020. if (!dev)
  3021. return NULL;
  3022. dev->mdev = mdev;
  3023. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  3024. GFP_KERNEL);
  3025. if (!dev->port)
  3026. goto err_dealloc;
  3027. rwlock_init(&dev->roce.netdev_lock);
  3028. err = get_port_caps(dev);
  3029. if (err)
  3030. goto err_free_port;
  3031. if (mlx5_use_mad_ifc(dev))
  3032. get_ext_port_caps(dev);
  3033. if (!mlx5_lag_is_active(mdev))
  3034. name = "mlx5_%d";
  3035. else
  3036. name = "mlx5_bond_%d";
  3037. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  3038. dev->ib_dev.owner = THIS_MODULE;
  3039. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  3040. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  3041. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  3042. dev->ib_dev.phys_port_cnt = dev->num_ports;
  3043. dev->ib_dev.num_comp_vectors =
  3044. dev->mdev->priv.eq_table.num_comp_vectors;
  3045. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  3046. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  3047. dev->ib_dev.uverbs_cmd_mask =
  3048. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  3049. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  3050. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  3051. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  3052. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  3053. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  3054. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  3055. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  3056. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  3057. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  3058. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  3059. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  3060. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  3061. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  3062. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  3063. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  3064. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  3065. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  3066. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  3067. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  3068. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  3069. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  3070. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  3071. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  3072. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  3073. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  3074. dev->ib_dev.uverbs_ex_cmd_mask =
  3075. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  3076. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  3077. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  3078. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
  3079. dev->ib_dev.query_device = mlx5_ib_query_device;
  3080. dev->ib_dev.query_port = mlx5_ib_query_port;
  3081. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  3082. if (ll == IB_LINK_LAYER_ETHERNET)
  3083. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  3084. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  3085. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  3086. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  3087. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  3088. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  3089. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  3090. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  3091. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  3092. dev->ib_dev.mmap = mlx5_ib_mmap;
  3093. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  3094. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  3095. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  3096. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  3097. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  3098. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  3099. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  3100. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  3101. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  3102. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  3103. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  3104. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  3105. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  3106. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  3107. dev->ib_dev.post_send = mlx5_ib_post_send;
  3108. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  3109. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  3110. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  3111. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  3112. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  3113. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  3114. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  3115. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  3116. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  3117. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  3118. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  3119. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  3120. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  3121. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  3122. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  3123. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  3124. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  3125. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  3126. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  3127. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  3128. dev->ib_dev.free_rdma_netdev = mlx5_ib_free_rdma_netdev;
  3129. if (mlx5_core_is_pf(mdev)) {
  3130. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  3131. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  3132. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  3133. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  3134. }
  3135. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  3136. mlx5_ib_internal_fill_odp_caps(dev);
  3137. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  3138. if (MLX5_CAP_GEN(mdev, imaicl)) {
  3139. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  3140. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  3141. dev->ib_dev.uverbs_cmd_mask |=
  3142. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  3143. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  3144. }
  3145. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  3146. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  3147. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  3148. }
  3149. if (MLX5_CAP_GEN(mdev, xrc)) {
  3150. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  3151. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  3152. dev->ib_dev.uverbs_cmd_mask |=
  3153. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  3154. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  3155. }
  3156. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  3157. IB_LINK_LAYER_ETHERNET) {
  3158. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  3159. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  3160. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  3161. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  3162. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  3163. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  3164. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  3165. dev->ib_dev.uverbs_ex_cmd_mask |=
  3166. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  3167. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  3168. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  3169. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  3170. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  3171. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  3172. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  3173. }
  3174. err = init_node_data(dev);
  3175. if (err)
  3176. goto err_free_port;
  3177. mutex_init(&dev->flow_db.lock);
  3178. mutex_init(&dev->cap_mask_mutex);
  3179. INIT_LIST_HEAD(&dev->qp_list);
  3180. spin_lock_init(&dev->reset_flow_resource_lock);
  3181. if (ll == IB_LINK_LAYER_ETHERNET) {
  3182. err = mlx5_enable_eth(dev);
  3183. if (err)
  3184. goto err_free_port;
  3185. }
  3186. err = create_dev_resources(&dev->devr);
  3187. if (err)
  3188. goto err_disable_eth;
  3189. err = mlx5_ib_odp_init_one(dev);
  3190. if (err)
  3191. goto err_rsrc;
  3192. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  3193. err = mlx5_ib_alloc_counters(dev);
  3194. if (err)
  3195. goto err_odp;
  3196. }
  3197. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  3198. if (!dev->mdev->priv.uar)
  3199. goto err_cnt;
  3200. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  3201. if (err)
  3202. goto err_uar_page;
  3203. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  3204. if (err)
  3205. goto err_bfreg;
  3206. err = ib_register_device(&dev->ib_dev, NULL);
  3207. if (err)
  3208. goto err_fp_bfreg;
  3209. err = create_umr_res(dev);
  3210. if (err)
  3211. goto err_dev;
  3212. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  3213. err = device_create_file(&dev->ib_dev.dev,
  3214. mlx5_class_attributes[i]);
  3215. if (err)
  3216. goto err_umrc;
  3217. }
  3218. dev->ib_active = true;
  3219. return dev;
  3220. err_umrc:
  3221. destroy_umrc_res(dev);
  3222. err_dev:
  3223. ib_unregister_device(&dev->ib_dev);
  3224. err_fp_bfreg:
  3225. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3226. err_bfreg:
  3227. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3228. err_uar_page:
  3229. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  3230. err_cnt:
  3231. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3232. mlx5_ib_dealloc_counters(dev);
  3233. err_odp:
  3234. mlx5_ib_odp_remove_one(dev);
  3235. err_rsrc:
  3236. destroy_dev_resources(&dev->devr);
  3237. err_disable_eth:
  3238. if (ll == IB_LINK_LAYER_ETHERNET) {
  3239. mlx5_disable_eth(dev);
  3240. mlx5_remove_netdev_notifier(dev);
  3241. }
  3242. err_free_port:
  3243. kfree(dev->port);
  3244. err_dealloc:
  3245. ib_dealloc_device((struct ib_device *)dev);
  3246. return NULL;
  3247. }
  3248. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  3249. {
  3250. struct mlx5_ib_dev *dev = context;
  3251. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  3252. mlx5_remove_netdev_notifier(dev);
  3253. ib_unregister_device(&dev->ib_dev);
  3254. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3255. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3256. mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
  3257. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3258. mlx5_ib_dealloc_counters(dev);
  3259. destroy_umrc_res(dev);
  3260. mlx5_ib_odp_remove_one(dev);
  3261. destroy_dev_resources(&dev->devr);
  3262. if (ll == IB_LINK_LAYER_ETHERNET)
  3263. mlx5_disable_eth(dev);
  3264. kfree(dev->port);
  3265. ib_dealloc_device(&dev->ib_dev);
  3266. }
  3267. static struct mlx5_interface mlx5_ib_interface = {
  3268. .add = mlx5_ib_add,
  3269. .remove = mlx5_ib_remove,
  3270. .event = mlx5_ib_event,
  3271. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3272. .pfault = mlx5_ib_pfault,
  3273. #endif
  3274. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  3275. };
  3276. static int __init mlx5_ib_init(void)
  3277. {
  3278. int err;
  3279. mlx5_ib_odp_init();
  3280. err = mlx5_register_interface(&mlx5_ib_interface);
  3281. return err;
  3282. }
  3283. static void __exit mlx5_ib_cleanup(void)
  3284. {
  3285. mlx5_unregister_interface(&mlx5_ib_interface);
  3286. }
  3287. module_init(mlx5_ib_init);
  3288. module_exit(mlx5_ib_cleanup);