qp.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include "iw_cxgb4.h"
  34. static int db_delay_usecs = 1;
  35. module_param(db_delay_usecs, int, 0644);
  36. MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
  37. static int ocqp_support = 1;
  38. module_param(ocqp_support, int, 0644);
  39. MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
  40. int db_fc_threshold = 1000;
  41. module_param(db_fc_threshold, int, 0644);
  42. MODULE_PARM_DESC(db_fc_threshold,
  43. "QP count/threshold that triggers"
  44. " automatic db flow control mode (default = 1000)");
  45. int db_coalescing_threshold;
  46. module_param(db_coalescing_threshold, int, 0644);
  47. MODULE_PARM_DESC(db_coalescing_threshold,
  48. "QP count/threshold that triggers"
  49. " disabling db coalescing (default = 0)");
  50. static int max_fr_immd = T4_MAX_FR_IMMD;
  51. module_param(max_fr_immd, int, 0644);
  52. MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
  53. static int alloc_ird(struct c4iw_dev *dev, u32 ird)
  54. {
  55. int ret = 0;
  56. spin_lock_irq(&dev->lock);
  57. if (ird <= dev->avail_ird)
  58. dev->avail_ird -= ird;
  59. else
  60. ret = -ENOMEM;
  61. spin_unlock_irq(&dev->lock);
  62. if (ret)
  63. dev_warn(&dev->rdev.lldi.pdev->dev,
  64. "device IRD resources exhausted\n");
  65. return ret;
  66. }
  67. static void free_ird(struct c4iw_dev *dev, int ird)
  68. {
  69. spin_lock_irq(&dev->lock);
  70. dev->avail_ird += ird;
  71. spin_unlock_irq(&dev->lock);
  72. }
  73. static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
  74. {
  75. unsigned long flag;
  76. spin_lock_irqsave(&qhp->lock, flag);
  77. qhp->attr.state = state;
  78. spin_unlock_irqrestore(&qhp->lock, flag);
  79. }
  80. static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  81. {
  82. c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
  83. }
  84. static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  85. {
  86. dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
  87. pci_unmap_addr(sq, mapping));
  88. }
  89. static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  90. {
  91. if (t4_sq_onchip(sq))
  92. dealloc_oc_sq(rdev, sq);
  93. else
  94. dealloc_host_sq(rdev, sq);
  95. }
  96. static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  97. {
  98. if (!ocqp_support || !ocqp_supported(&rdev->lldi))
  99. return -ENOSYS;
  100. sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
  101. if (!sq->dma_addr)
  102. return -ENOMEM;
  103. sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
  104. rdev->lldi.vr->ocq.start;
  105. sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
  106. rdev->lldi.vr->ocq.start);
  107. sq->flags |= T4_SQ_ONCHIP;
  108. return 0;
  109. }
  110. static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  111. {
  112. sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
  113. &(sq->dma_addr), GFP_KERNEL);
  114. if (!sq->queue)
  115. return -ENOMEM;
  116. sq->phys_addr = virt_to_phys(sq->queue);
  117. pci_unmap_addr_set(sq, mapping, sq->dma_addr);
  118. return 0;
  119. }
  120. static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
  121. {
  122. int ret = -ENOSYS;
  123. if (user)
  124. ret = alloc_oc_sq(rdev, sq);
  125. if (ret)
  126. ret = alloc_host_sq(rdev, sq);
  127. return ret;
  128. }
  129. static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  130. struct c4iw_dev_ucontext *uctx)
  131. {
  132. /*
  133. * uP clears EQ contexts when the connection exits rdma mode,
  134. * so no need to post a RESET WR for these EQs.
  135. */
  136. dma_free_coherent(&(rdev->lldi.pdev->dev),
  137. wq->rq.memsize, wq->rq.queue,
  138. dma_unmap_addr(&wq->rq, mapping));
  139. dealloc_sq(rdev, &wq->sq);
  140. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  141. kfree(wq->rq.sw_rq);
  142. kfree(wq->sq.sw_sq);
  143. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  144. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  145. return 0;
  146. }
  147. /*
  148. * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
  149. * then this is a user mapping so compute the page-aligned physical address
  150. * for mapping.
  151. */
  152. void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
  153. enum cxgb4_bar2_qtype qtype,
  154. unsigned int *pbar2_qid, u64 *pbar2_pa)
  155. {
  156. u64 bar2_qoffset;
  157. int ret;
  158. ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
  159. pbar2_pa ? 1 : 0,
  160. &bar2_qoffset, pbar2_qid);
  161. if (ret)
  162. return NULL;
  163. if (pbar2_pa)
  164. *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
  165. if (is_t4(rdev->lldi.adapter_type))
  166. return NULL;
  167. return rdev->bar2_kva + bar2_qoffset;
  168. }
  169. static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  170. struct t4_cq *rcq, struct t4_cq *scq,
  171. struct c4iw_dev_ucontext *uctx)
  172. {
  173. int user = (uctx != &rdev->uctx);
  174. struct fw_ri_res_wr *res_wr;
  175. struct fw_ri_res *res;
  176. int wr_len;
  177. struct c4iw_wr_wait wr_wait;
  178. struct sk_buff *skb;
  179. int ret = 0;
  180. int eqsize;
  181. wq->sq.qid = c4iw_get_qpid(rdev, uctx);
  182. if (!wq->sq.qid)
  183. return -ENOMEM;
  184. wq->rq.qid = c4iw_get_qpid(rdev, uctx);
  185. if (!wq->rq.qid) {
  186. ret = -ENOMEM;
  187. goto free_sq_qid;
  188. }
  189. if (!user) {
  190. wq->sq.sw_sq = kzalloc(wq->sq.size * sizeof *wq->sq.sw_sq,
  191. GFP_KERNEL);
  192. if (!wq->sq.sw_sq) {
  193. ret = -ENOMEM;
  194. goto free_rq_qid;
  195. }
  196. wq->rq.sw_rq = kzalloc(wq->rq.size * sizeof *wq->rq.sw_rq,
  197. GFP_KERNEL);
  198. if (!wq->rq.sw_rq) {
  199. ret = -ENOMEM;
  200. goto free_sw_sq;
  201. }
  202. }
  203. /*
  204. * RQT must be a power of 2 and at least 16 deep.
  205. */
  206. wq->rq.rqt_size = roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
  207. wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
  208. if (!wq->rq.rqt_hwaddr) {
  209. ret = -ENOMEM;
  210. goto free_sw_rq;
  211. }
  212. ret = alloc_sq(rdev, &wq->sq, user);
  213. if (ret)
  214. goto free_hwaddr;
  215. memset(wq->sq.queue, 0, wq->sq.memsize);
  216. dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
  217. wq->rq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev),
  218. wq->rq.memsize, &(wq->rq.dma_addr),
  219. GFP_KERNEL);
  220. if (!wq->rq.queue) {
  221. ret = -ENOMEM;
  222. goto free_sq;
  223. }
  224. pr_debug("%s sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
  225. __func__, wq->sq.queue,
  226. (unsigned long long)virt_to_phys(wq->sq.queue),
  227. wq->rq.queue,
  228. (unsigned long long)virt_to_phys(wq->rq.queue));
  229. memset(wq->rq.queue, 0, wq->rq.memsize);
  230. dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
  231. wq->db = rdev->lldi.db_reg;
  232. wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
  233. &wq->sq.bar2_qid,
  234. user ? &wq->sq.bar2_pa : NULL);
  235. wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid, T4_BAR2_QTYPE_EGRESS,
  236. &wq->rq.bar2_qid,
  237. user ? &wq->rq.bar2_pa : NULL);
  238. /*
  239. * User mode must have bar2 access.
  240. */
  241. if (user && (!wq->sq.bar2_pa || !wq->rq.bar2_pa)) {
  242. pr_warn("%s: sqid %u or rqid %u not in BAR2 range\n",
  243. pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
  244. goto free_dma;
  245. }
  246. wq->rdev = rdev;
  247. wq->rq.msn = 1;
  248. /* build fw_ri_res_wr */
  249. wr_len = sizeof *res_wr + 2 * sizeof *res;
  250. skb = alloc_skb(wr_len, GFP_KERNEL);
  251. if (!skb) {
  252. ret = -ENOMEM;
  253. goto free_dma;
  254. }
  255. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  256. res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
  257. memset(res_wr, 0, wr_len);
  258. res_wr->op_nres = cpu_to_be32(
  259. FW_WR_OP_V(FW_RI_RES_WR) |
  260. FW_RI_RES_WR_NRES_V(2) |
  261. FW_WR_COMPL_F);
  262. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  263. res_wr->cookie = (uintptr_t)&wr_wait;
  264. res = res_wr->res;
  265. res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
  266. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  267. /*
  268. * eqsize is the number of 64B entries plus the status page size.
  269. */
  270. eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
  271. rdev->hw_queue.t4_eq_status_entries;
  272. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  273. FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
  274. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  275. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  276. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
  277. FW_RI_RES_WR_IQID_V(scq->cqid));
  278. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  279. FW_RI_RES_WR_DCAEN_V(0) |
  280. FW_RI_RES_WR_DCACPU_V(0) |
  281. FW_RI_RES_WR_FBMIN_V(2) |
  282. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_FBMAX_V(2) :
  283. FW_RI_RES_WR_FBMAX_V(3)) |
  284. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  285. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  286. FW_RI_RES_WR_EQSIZE_V(eqsize));
  287. res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
  288. res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
  289. res++;
  290. res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
  291. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  292. /*
  293. * eqsize is the number of 64B entries plus the status page size.
  294. */
  295. eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
  296. rdev->hw_queue.t4_eq_status_entries;
  297. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  298. FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
  299. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  300. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  301. FW_RI_RES_WR_IQID_V(rcq->cqid));
  302. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  303. FW_RI_RES_WR_DCAEN_V(0) |
  304. FW_RI_RES_WR_DCACPU_V(0) |
  305. FW_RI_RES_WR_FBMIN_V(2) |
  306. FW_RI_RES_WR_FBMAX_V(3) |
  307. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  308. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  309. FW_RI_RES_WR_EQSIZE_V(eqsize));
  310. res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
  311. res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
  312. c4iw_init_wr_wait(&wr_wait);
  313. ret = c4iw_ofld_send(rdev, skb);
  314. if (ret)
  315. goto free_dma;
  316. ret = c4iw_wait_for_reply(rdev, &wr_wait, 0, wq->sq.qid, __func__);
  317. if (ret)
  318. goto free_dma;
  319. pr_debug("%s sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
  320. __func__, wq->sq.qid, wq->rq.qid, wq->db,
  321. wq->sq.bar2_va, wq->rq.bar2_va);
  322. return 0;
  323. free_dma:
  324. dma_free_coherent(&(rdev->lldi.pdev->dev),
  325. wq->rq.memsize, wq->rq.queue,
  326. dma_unmap_addr(&wq->rq, mapping));
  327. free_sq:
  328. dealloc_sq(rdev, &wq->sq);
  329. free_hwaddr:
  330. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  331. free_sw_rq:
  332. kfree(wq->rq.sw_rq);
  333. free_sw_sq:
  334. kfree(wq->sq.sw_sq);
  335. free_rq_qid:
  336. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  337. free_sq_qid:
  338. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  339. return ret;
  340. }
  341. static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
  342. struct ib_send_wr *wr, int max, u32 *plenp)
  343. {
  344. u8 *dstp, *srcp;
  345. u32 plen = 0;
  346. int i;
  347. int rem, len;
  348. dstp = (u8 *)immdp->data;
  349. for (i = 0; i < wr->num_sge; i++) {
  350. if ((plen + wr->sg_list[i].length) > max)
  351. return -EMSGSIZE;
  352. srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
  353. plen += wr->sg_list[i].length;
  354. rem = wr->sg_list[i].length;
  355. while (rem) {
  356. if (dstp == (u8 *)&sq->queue[sq->size])
  357. dstp = (u8 *)sq->queue;
  358. if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
  359. len = rem;
  360. else
  361. len = (u8 *)&sq->queue[sq->size] - dstp;
  362. memcpy(dstp, srcp, len);
  363. dstp += len;
  364. srcp += len;
  365. rem -= len;
  366. }
  367. }
  368. len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
  369. if (len)
  370. memset(dstp, 0, len);
  371. immdp->op = FW_RI_DATA_IMMD;
  372. immdp->r1 = 0;
  373. immdp->r2 = 0;
  374. immdp->immdlen = cpu_to_be32(plen);
  375. *plenp = plen;
  376. return 0;
  377. }
  378. static int build_isgl(__be64 *queue_start, __be64 *queue_end,
  379. struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
  380. int num_sge, u32 *plenp)
  381. {
  382. int i;
  383. u32 plen = 0;
  384. __be64 *flitp = (__be64 *)isglp->sge;
  385. for (i = 0; i < num_sge; i++) {
  386. if ((plen + sg_list[i].length) < plen)
  387. return -EMSGSIZE;
  388. plen += sg_list[i].length;
  389. *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
  390. sg_list[i].length);
  391. if (++flitp == queue_end)
  392. flitp = queue_start;
  393. *flitp = cpu_to_be64(sg_list[i].addr);
  394. if (++flitp == queue_end)
  395. flitp = queue_start;
  396. }
  397. *flitp = (__force __be64)0;
  398. isglp->op = FW_RI_DATA_ISGL;
  399. isglp->r1 = 0;
  400. isglp->nsge = cpu_to_be16(num_sge);
  401. isglp->r2 = 0;
  402. if (plenp)
  403. *plenp = plen;
  404. return 0;
  405. }
  406. static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
  407. struct ib_send_wr *wr, u8 *len16)
  408. {
  409. u32 plen;
  410. int size;
  411. int ret;
  412. if (wr->num_sge > T4_MAX_SEND_SGE)
  413. return -EINVAL;
  414. switch (wr->opcode) {
  415. case IB_WR_SEND:
  416. if (wr->send_flags & IB_SEND_SOLICITED)
  417. wqe->send.sendop_pkd = cpu_to_be32(
  418. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
  419. else
  420. wqe->send.sendop_pkd = cpu_to_be32(
  421. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
  422. wqe->send.stag_inv = 0;
  423. break;
  424. case IB_WR_SEND_WITH_INV:
  425. if (wr->send_flags & IB_SEND_SOLICITED)
  426. wqe->send.sendop_pkd = cpu_to_be32(
  427. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
  428. else
  429. wqe->send.sendop_pkd = cpu_to_be32(
  430. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
  431. wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  432. break;
  433. default:
  434. return -EINVAL;
  435. }
  436. wqe->send.r3 = 0;
  437. wqe->send.r4 = 0;
  438. plen = 0;
  439. if (wr->num_sge) {
  440. if (wr->send_flags & IB_SEND_INLINE) {
  441. ret = build_immd(sq, wqe->send.u.immd_src, wr,
  442. T4_MAX_SEND_INLINE, &plen);
  443. if (ret)
  444. return ret;
  445. size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
  446. plen;
  447. } else {
  448. ret = build_isgl((__be64 *)sq->queue,
  449. (__be64 *)&sq->queue[sq->size],
  450. wqe->send.u.isgl_src,
  451. wr->sg_list, wr->num_sge, &plen);
  452. if (ret)
  453. return ret;
  454. size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
  455. wr->num_sge * sizeof(struct fw_ri_sge);
  456. }
  457. } else {
  458. wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
  459. wqe->send.u.immd_src[0].r1 = 0;
  460. wqe->send.u.immd_src[0].r2 = 0;
  461. wqe->send.u.immd_src[0].immdlen = 0;
  462. size = sizeof wqe->send + sizeof(struct fw_ri_immd);
  463. plen = 0;
  464. }
  465. *len16 = DIV_ROUND_UP(size, 16);
  466. wqe->send.plen = cpu_to_be32(plen);
  467. return 0;
  468. }
  469. static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
  470. struct ib_send_wr *wr, u8 *len16)
  471. {
  472. u32 plen;
  473. int size;
  474. int ret;
  475. if (wr->num_sge > T4_MAX_SEND_SGE)
  476. return -EINVAL;
  477. wqe->write.r2 = 0;
  478. wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
  479. wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
  480. if (wr->num_sge) {
  481. if (wr->send_flags & IB_SEND_INLINE) {
  482. ret = build_immd(sq, wqe->write.u.immd_src, wr,
  483. T4_MAX_WRITE_INLINE, &plen);
  484. if (ret)
  485. return ret;
  486. size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
  487. plen;
  488. } else {
  489. ret = build_isgl((__be64 *)sq->queue,
  490. (__be64 *)&sq->queue[sq->size],
  491. wqe->write.u.isgl_src,
  492. wr->sg_list, wr->num_sge, &plen);
  493. if (ret)
  494. return ret;
  495. size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
  496. wr->num_sge * sizeof(struct fw_ri_sge);
  497. }
  498. } else {
  499. wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  500. wqe->write.u.immd_src[0].r1 = 0;
  501. wqe->write.u.immd_src[0].r2 = 0;
  502. wqe->write.u.immd_src[0].immdlen = 0;
  503. size = sizeof wqe->write + sizeof(struct fw_ri_immd);
  504. plen = 0;
  505. }
  506. *len16 = DIV_ROUND_UP(size, 16);
  507. wqe->write.plen = cpu_to_be32(plen);
  508. return 0;
  509. }
  510. static int build_rdma_read(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
  511. {
  512. if (wr->num_sge > 1)
  513. return -EINVAL;
  514. if (wr->num_sge) {
  515. wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
  516. wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
  517. >> 32));
  518. wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
  519. wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
  520. wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
  521. wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
  522. >> 32));
  523. wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
  524. } else {
  525. wqe->read.stag_src = cpu_to_be32(2);
  526. wqe->read.to_src_hi = 0;
  527. wqe->read.to_src_lo = 0;
  528. wqe->read.stag_sink = cpu_to_be32(2);
  529. wqe->read.plen = 0;
  530. wqe->read.to_sink_hi = 0;
  531. wqe->read.to_sink_lo = 0;
  532. }
  533. wqe->read.r2 = 0;
  534. wqe->read.r5 = 0;
  535. *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
  536. return 0;
  537. }
  538. static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
  539. struct ib_recv_wr *wr, u8 *len16)
  540. {
  541. int ret;
  542. ret = build_isgl((__be64 *)qhp->wq.rq.queue,
  543. (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
  544. &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
  545. if (ret)
  546. return ret;
  547. *len16 = DIV_ROUND_UP(sizeof wqe->recv +
  548. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  549. return 0;
  550. }
  551. static void build_tpte_memreg(struct fw_ri_fr_nsmr_tpte_wr *fr,
  552. struct ib_reg_wr *wr, struct c4iw_mr *mhp,
  553. u8 *len16)
  554. {
  555. __be64 *p = (__be64 *)fr->pbl;
  556. fr->r2 = cpu_to_be32(0);
  557. fr->stag = cpu_to_be32(mhp->ibmr.rkey);
  558. fr->tpte.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
  559. FW_RI_TPTE_STAGKEY_V((mhp->ibmr.rkey & FW_RI_TPTE_STAGKEY_M)) |
  560. FW_RI_TPTE_STAGSTATE_V(1) |
  561. FW_RI_TPTE_STAGTYPE_V(FW_RI_STAG_NSMR) |
  562. FW_RI_TPTE_PDID_V(mhp->attr.pdid));
  563. fr->tpte.locread_to_qpid = cpu_to_be32(
  564. FW_RI_TPTE_PERM_V(c4iw_ib_to_tpt_access(wr->access)) |
  565. FW_RI_TPTE_ADDRTYPE_V(FW_RI_VA_BASED_TO) |
  566. FW_RI_TPTE_PS_V(ilog2(wr->mr->page_size) - 12));
  567. fr->tpte.nosnoop_pbladdr = cpu_to_be32(FW_RI_TPTE_PBLADDR_V(
  568. PBL_OFF(&mhp->rhp->rdev, mhp->attr.pbl_addr)>>3));
  569. fr->tpte.dca_mwbcnt_pstag = cpu_to_be32(0);
  570. fr->tpte.len_hi = cpu_to_be32(0);
  571. fr->tpte.len_lo = cpu_to_be32(mhp->ibmr.length);
  572. fr->tpte.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  573. fr->tpte.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova & 0xffffffff);
  574. p[0] = cpu_to_be64((u64)mhp->mpl[0]);
  575. p[1] = cpu_to_be64((u64)mhp->mpl[1]);
  576. *len16 = DIV_ROUND_UP(sizeof(*fr), 16);
  577. }
  578. static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
  579. struct ib_reg_wr *wr, struct c4iw_mr *mhp, u8 *len16,
  580. bool dsgl_supported)
  581. {
  582. struct fw_ri_immd *imdp;
  583. __be64 *p;
  584. int i;
  585. int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
  586. int rem;
  587. if (mhp->mpl_len > t4_max_fr_depth(dsgl_supported && use_dsgl))
  588. return -EINVAL;
  589. wqe->fr.qpbinde_to_dcacpu = 0;
  590. wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
  591. wqe->fr.addr_type = FW_RI_VA_BASED_TO;
  592. wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
  593. wqe->fr.len_hi = 0;
  594. wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
  595. wqe->fr.stag = cpu_to_be32(wr->key);
  596. wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  597. wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
  598. 0xffffffff);
  599. if (dsgl_supported && use_dsgl && (pbllen > max_fr_immd)) {
  600. struct fw_ri_dsgl *sglp;
  601. for (i = 0; i < mhp->mpl_len; i++)
  602. mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
  603. sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
  604. sglp->op = FW_RI_DATA_DSGL;
  605. sglp->r1 = 0;
  606. sglp->nsge = cpu_to_be16(1);
  607. sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
  608. sglp->len0 = cpu_to_be32(pbllen);
  609. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
  610. } else {
  611. imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
  612. imdp->op = FW_RI_DATA_IMMD;
  613. imdp->r1 = 0;
  614. imdp->r2 = 0;
  615. imdp->immdlen = cpu_to_be32(pbllen);
  616. p = (__be64 *)(imdp + 1);
  617. rem = pbllen;
  618. for (i = 0; i < mhp->mpl_len; i++) {
  619. *p = cpu_to_be64((u64)mhp->mpl[i]);
  620. rem -= sizeof(*p);
  621. if (++p == (__be64 *)&sq->queue[sq->size])
  622. p = (__be64 *)sq->queue;
  623. }
  624. BUG_ON(rem < 0);
  625. while (rem) {
  626. *p = 0;
  627. rem -= sizeof(*p);
  628. if (++p == (__be64 *)&sq->queue[sq->size])
  629. p = (__be64 *)sq->queue;
  630. }
  631. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
  632. + pbllen, 16);
  633. }
  634. return 0;
  635. }
  636. static int build_inv_stag(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
  637. {
  638. wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  639. wqe->inv.r2 = 0;
  640. *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
  641. return 0;
  642. }
  643. static void free_qp_work(struct work_struct *work)
  644. {
  645. struct c4iw_ucontext *ucontext;
  646. struct c4iw_qp *qhp;
  647. struct c4iw_dev *rhp;
  648. qhp = container_of(work, struct c4iw_qp, free_work);
  649. ucontext = qhp->ucontext;
  650. rhp = qhp->rhp;
  651. pr_debug("%s qhp %p ucontext %p\n", __func__, qhp, ucontext);
  652. destroy_qp(&rhp->rdev, &qhp->wq,
  653. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  654. if (ucontext)
  655. c4iw_put_ucontext(ucontext);
  656. kfree(qhp);
  657. }
  658. static void queue_qp_free(struct kref *kref)
  659. {
  660. struct c4iw_qp *qhp;
  661. qhp = container_of(kref, struct c4iw_qp, kref);
  662. pr_debug("%s qhp %p\n", __func__, qhp);
  663. queue_work(qhp->rhp->rdev.free_workq, &qhp->free_work);
  664. }
  665. void c4iw_qp_add_ref(struct ib_qp *qp)
  666. {
  667. pr_debug("%s ib_qp %p\n", __func__, qp);
  668. kref_get(&to_c4iw_qp(qp)->kref);
  669. }
  670. void c4iw_qp_rem_ref(struct ib_qp *qp)
  671. {
  672. pr_debug("%s ib_qp %p\n", __func__, qp);
  673. kref_put(&to_c4iw_qp(qp)->kref, queue_qp_free);
  674. }
  675. static void add_to_fc_list(struct list_head *head, struct list_head *entry)
  676. {
  677. if (list_empty(entry))
  678. list_add_tail(entry, head);
  679. }
  680. static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
  681. {
  682. unsigned long flags;
  683. spin_lock_irqsave(&qhp->rhp->lock, flags);
  684. spin_lock(&qhp->lock);
  685. if (qhp->rhp->db_state == NORMAL)
  686. t4_ring_sq_db(&qhp->wq, inc, NULL);
  687. else {
  688. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  689. qhp->wq.sq.wq_pidx_inc += inc;
  690. }
  691. spin_unlock(&qhp->lock);
  692. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  693. return 0;
  694. }
  695. static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
  696. {
  697. unsigned long flags;
  698. spin_lock_irqsave(&qhp->rhp->lock, flags);
  699. spin_lock(&qhp->lock);
  700. if (qhp->rhp->db_state == NORMAL)
  701. t4_ring_rq_db(&qhp->wq, inc, NULL);
  702. else {
  703. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  704. qhp->wq.rq.wq_pidx_inc += inc;
  705. }
  706. spin_unlock(&qhp->lock);
  707. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  708. return 0;
  709. }
  710. static void complete_sq_drain_wr(struct c4iw_qp *qhp, struct ib_send_wr *wr)
  711. {
  712. struct t4_cqe cqe = {};
  713. struct c4iw_cq *schp;
  714. unsigned long flag;
  715. struct t4_cq *cq;
  716. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  717. cq = &schp->cq;
  718. cqe.u.drain_cookie = wr->wr_id;
  719. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  720. CQE_OPCODE_V(C4IW_DRAIN_OPCODE) |
  721. CQE_TYPE_V(1) |
  722. CQE_SWCQE_V(1) |
  723. CQE_QPID_V(qhp->wq.sq.qid));
  724. spin_lock_irqsave(&schp->lock, flag);
  725. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  726. cq->sw_queue[cq->sw_pidx] = cqe;
  727. t4_swcq_produce(cq);
  728. spin_unlock_irqrestore(&schp->lock, flag);
  729. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  730. (*schp->ibcq.comp_handler)(&schp->ibcq,
  731. schp->ibcq.cq_context);
  732. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  733. }
  734. static void complete_rq_drain_wr(struct c4iw_qp *qhp, struct ib_recv_wr *wr)
  735. {
  736. struct t4_cqe cqe = {};
  737. struct c4iw_cq *rchp;
  738. unsigned long flag;
  739. struct t4_cq *cq;
  740. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  741. cq = &rchp->cq;
  742. cqe.u.drain_cookie = wr->wr_id;
  743. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  744. CQE_OPCODE_V(C4IW_DRAIN_OPCODE) |
  745. CQE_TYPE_V(0) |
  746. CQE_SWCQE_V(1) |
  747. CQE_QPID_V(qhp->wq.sq.qid));
  748. spin_lock_irqsave(&rchp->lock, flag);
  749. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  750. cq->sw_queue[cq->sw_pidx] = cqe;
  751. t4_swcq_produce(cq);
  752. spin_unlock_irqrestore(&rchp->lock, flag);
  753. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  754. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  755. rchp->ibcq.cq_context);
  756. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  757. }
  758. int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  759. struct ib_send_wr **bad_wr)
  760. {
  761. int err = 0;
  762. u8 len16 = 0;
  763. enum fw_wr_opcodes fw_opcode = 0;
  764. enum fw_ri_wr_flags fw_flags;
  765. struct c4iw_qp *qhp;
  766. union t4_wr *wqe = NULL;
  767. u32 num_wrs;
  768. struct t4_swsqe *swsqe;
  769. unsigned long flag;
  770. u16 idx = 0;
  771. qhp = to_c4iw_qp(ibqp);
  772. spin_lock_irqsave(&qhp->lock, flag);
  773. if (t4_wq_in_error(&qhp->wq)) {
  774. spin_unlock_irqrestore(&qhp->lock, flag);
  775. complete_sq_drain_wr(qhp, wr);
  776. return err;
  777. }
  778. num_wrs = t4_sq_avail(&qhp->wq);
  779. if (num_wrs == 0) {
  780. spin_unlock_irqrestore(&qhp->lock, flag);
  781. *bad_wr = wr;
  782. return -ENOMEM;
  783. }
  784. while (wr) {
  785. if (num_wrs == 0) {
  786. err = -ENOMEM;
  787. *bad_wr = wr;
  788. break;
  789. }
  790. wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
  791. qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
  792. fw_flags = 0;
  793. if (wr->send_flags & IB_SEND_SOLICITED)
  794. fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
  795. if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
  796. fw_flags |= FW_RI_COMPLETION_FLAG;
  797. swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
  798. switch (wr->opcode) {
  799. case IB_WR_SEND_WITH_INV:
  800. case IB_WR_SEND:
  801. if (wr->send_flags & IB_SEND_FENCE)
  802. fw_flags |= FW_RI_READ_FENCE_FLAG;
  803. fw_opcode = FW_RI_SEND_WR;
  804. if (wr->opcode == IB_WR_SEND)
  805. swsqe->opcode = FW_RI_SEND;
  806. else
  807. swsqe->opcode = FW_RI_SEND_WITH_INV;
  808. err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
  809. break;
  810. case IB_WR_RDMA_WRITE:
  811. fw_opcode = FW_RI_RDMA_WRITE_WR;
  812. swsqe->opcode = FW_RI_RDMA_WRITE;
  813. err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
  814. break;
  815. case IB_WR_RDMA_READ:
  816. case IB_WR_RDMA_READ_WITH_INV:
  817. fw_opcode = FW_RI_RDMA_READ_WR;
  818. swsqe->opcode = FW_RI_READ_REQ;
  819. if (wr->opcode == IB_WR_RDMA_READ_WITH_INV) {
  820. c4iw_invalidate_mr(qhp->rhp,
  821. wr->sg_list[0].lkey);
  822. fw_flags = FW_RI_RDMA_READ_INVALIDATE;
  823. } else {
  824. fw_flags = 0;
  825. }
  826. err = build_rdma_read(wqe, wr, &len16);
  827. if (err)
  828. break;
  829. swsqe->read_len = wr->sg_list[0].length;
  830. if (!qhp->wq.sq.oldest_read)
  831. qhp->wq.sq.oldest_read = swsqe;
  832. break;
  833. case IB_WR_REG_MR: {
  834. struct c4iw_mr *mhp = to_c4iw_mr(reg_wr(wr)->mr);
  835. swsqe->opcode = FW_RI_FAST_REGISTER;
  836. if (qhp->rhp->rdev.lldi.fr_nsmr_tpte_wr_support &&
  837. !mhp->attr.state && mhp->mpl_len <= 2) {
  838. fw_opcode = FW_RI_FR_NSMR_TPTE_WR;
  839. build_tpte_memreg(&wqe->fr_tpte, reg_wr(wr),
  840. mhp, &len16);
  841. } else {
  842. fw_opcode = FW_RI_FR_NSMR_WR;
  843. err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr),
  844. mhp, &len16,
  845. qhp->rhp->rdev.lldi.ulptx_memwrite_dsgl);
  846. if (err)
  847. break;
  848. }
  849. mhp->attr.state = 1;
  850. break;
  851. }
  852. case IB_WR_LOCAL_INV:
  853. if (wr->send_flags & IB_SEND_FENCE)
  854. fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
  855. fw_opcode = FW_RI_INV_LSTAG_WR;
  856. swsqe->opcode = FW_RI_LOCAL_INV;
  857. err = build_inv_stag(wqe, wr, &len16);
  858. c4iw_invalidate_mr(qhp->rhp, wr->ex.invalidate_rkey);
  859. break;
  860. default:
  861. pr_debug("%s post of type=%d TBD!\n", __func__,
  862. wr->opcode);
  863. err = -EINVAL;
  864. }
  865. if (err) {
  866. *bad_wr = wr;
  867. break;
  868. }
  869. swsqe->idx = qhp->wq.sq.pidx;
  870. swsqe->complete = 0;
  871. swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
  872. qhp->sq_sig_all;
  873. swsqe->flushed = 0;
  874. swsqe->wr_id = wr->wr_id;
  875. if (c4iw_wr_log) {
  876. swsqe->sge_ts = cxgb4_read_sge_timestamp(
  877. qhp->rhp->rdev.lldi.ports[0]);
  878. getnstimeofday(&swsqe->host_ts);
  879. }
  880. init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
  881. pr_debug("%s cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
  882. __func__,
  883. (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
  884. swsqe->opcode, swsqe->read_len);
  885. wr = wr->next;
  886. num_wrs--;
  887. t4_sq_produce(&qhp->wq, len16);
  888. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  889. }
  890. if (!qhp->rhp->rdev.status_page->db_off) {
  891. t4_ring_sq_db(&qhp->wq, idx, wqe);
  892. spin_unlock_irqrestore(&qhp->lock, flag);
  893. } else {
  894. spin_unlock_irqrestore(&qhp->lock, flag);
  895. ring_kernel_sq_db(qhp, idx);
  896. }
  897. return err;
  898. }
  899. int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  900. struct ib_recv_wr **bad_wr)
  901. {
  902. int err = 0;
  903. struct c4iw_qp *qhp;
  904. union t4_recv_wr *wqe = NULL;
  905. u32 num_wrs;
  906. u8 len16 = 0;
  907. unsigned long flag;
  908. u16 idx = 0;
  909. qhp = to_c4iw_qp(ibqp);
  910. spin_lock_irqsave(&qhp->lock, flag);
  911. if (t4_wq_in_error(&qhp->wq)) {
  912. spin_unlock_irqrestore(&qhp->lock, flag);
  913. complete_rq_drain_wr(qhp, wr);
  914. return err;
  915. }
  916. num_wrs = t4_rq_avail(&qhp->wq);
  917. if (num_wrs == 0) {
  918. spin_unlock_irqrestore(&qhp->lock, flag);
  919. *bad_wr = wr;
  920. return -ENOMEM;
  921. }
  922. while (wr) {
  923. if (wr->num_sge > T4_MAX_RECV_SGE) {
  924. err = -EINVAL;
  925. *bad_wr = wr;
  926. break;
  927. }
  928. wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
  929. qhp->wq.rq.wq_pidx *
  930. T4_EQ_ENTRY_SIZE);
  931. if (num_wrs)
  932. err = build_rdma_recv(qhp, wqe, wr, &len16);
  933. else
  934. err = -ENOMEM;
  935. if (err) {
  936. *bad_wr = wr;
  937. break;
  938. }
  939. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
  940. if (c4iw_wr_log) {
  941. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
  942. cxgb4_read_sge_timestamp(
  943. qhp->rhp->rdev.lldi.ports[0]);
  944. getnstimeofday(
  945. &qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_ts);
  946. }
  947. wqe->recv.opcode = FW_RI_RECV_WR;
  948. wqe->recv.r1 = 0;
  949. wqe->recv.wrid = qhp->wq.rq.pidx;
  950. wqe->recv.r2[0] = 0;
  951. wqe->recv.r2[1] = 0;
  952. wqe->recv.r2[2] = 0;
  953. wqe->recv.len16 = len16;
  954. pr_debug("%s cookie 0x%llx pidx %u\n",
  955. __func__,
  956. (unsigned long long)wr->wr_id, qhp->wq.rq.pidx);
  957. t4_rq_produce(&qhp->wq, len16);
  958. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  959. wr = wr->next;
  960. num_wrs--;
  961. }
  962. if (!qhp->rhp->rdev.status_page->db_off) {
  963. t4_ring_rq_db(&qhp->wq, idx, wqe);
  964. spin_unlock_irqrestore(&qhp->lock, flag);
  965. } else {
  966. spin_unlock_irqrestore(&qhp->lock, flag);
  967. ring_kernel_rq_db(qhp, idx);
  968. }
  969. return err;
  970. }
  971. static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
  972. u8 *ecode)
  973. {
  974. int status;
  975. int tagged;
  976. int opcode;
  977. int rqtype;
  978. int send_inv;
  979. if (!err_cqe) {
  980. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  981. *ecode = 0;
  982. return;
  983. }
  984. status = CQE_STATUS(err_cqe);
  985. opcode = CQE_OPCODE(err_cqe);
  986. rqtype = RQ_TYPE(err_cqe);
  987. send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
  988. (opcode == FW_RI_SEND_WITH_SE_INV);
  989. tagged = (opcode == FW_RI_RDMA_WRITE) ||
  990. (rqtype && (opcode == FW_RI_READ_RESP));
  991. switch (status) {
  992. case T4_ERR_STAG:
  993. if (send_inv) {
  994. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  995. *ecode = RDMAP_CANT_INV_STAG;
  996. } else {
  997. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  998. *ecode = RDMAP_INV_STAG;
  999. }
  1000. break;
  1001. case T4_ERR_PDID:
  1002. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1003. if ((opcode == FW_RI_SEND_WITH_INV) ||
  1004. (opcode == FW_RI_SEND_WITH_SE_INV))
  1005. *ecode = RDMAP_CANT_INV_STAG;
  1006. else
  1007. *ecode = RDMAP_STAG_NOT_ASSOC;
  1008. break;
  1009. case T4_ERR_QPID:
  1010. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1011. *ecode = RDMAP_STAG_NOT_ASSOC;
  1012. break;
  1013. case T4_ERR_ACCESS:
  1014. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1015. *ecode = RDMAP_ACC_VIOL;
  1016. break;
  1017. case T4_ERR_WRAP:
  1018. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1019. *ecode = RDMAP_TO_WRAP;
  1020. break;
  1021. case T4_ERR_BOUND:
  1022. if (tagged) {
  1023. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1024. *ecode = DDPT_BASE_BOUNDS;
  1025. } else {
  1026. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1027. *ecode = RDMAP_BASE_BOUNDS;
  1028. }
  1029. break;
  1030. case T4_ERR_INVALIDATE_SHARED_MR:
  1031. case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
  1032. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1033. *ecode = RDMAP_CANT_INV_STAG;
  1034. break;
  1035. case T4_ERR_ECC:
  1036. case T4_ERR_ECC_PSTAG:
  1037. case T4_ERR_INTERNAL_ERR:
  1038. *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
  1039. *ecode = 0;
  1040. break;
  1041. case T4_ERR_OUT_OF_RQE:
  1042. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1043. *ecode = DDPU_INV_MSN_NOBUF;
  1044. break;
  1045. case T4_ERR_PBL_ADDR_BOUND:
  1046. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1047. *ecode = DDPT_BASE_BOUNDS;
  1048. break;
  1049. case T4_ERR_CRC:
  1050. *layer_type = LAYER_MPA|DDP_LLP;
  1051. *ecode = MPA_CRC_ERR;
  1052. break;
  1053. case T4_ERR_MARKER:
  1054. *layer_type = LAYER_MPA|DDP_LLP;
  1055. *ecode = MPA_MARKER_ERR;
  1056. break;
  1057. case T4_ERR_PDU_LEN_ERR:
  1058. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1059. *ecode = DDPU_MSG_TOOBIG;
  1060. break;
  1061. case T4_ERR_DDP_VERSION:
  1062. if (tagged) {
  1063. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1064. *ecode = DDPT_INV_VERS;
  1065. } else {
  1066. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1067. *ecode = DDPU_INV_VERS;
  1068. }
  1069. break;
  1070. case T4_ERR_RDMA_VERSION:
  1071. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1072. *ecode = RDMAP_INV_VERS;
  1073. break;
  1074. case T4_ERR_OPCODE:
  1075. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1076. *ecode = RDMAP_INV_OPCODE;
  1077. break;
  1078. case T4_ERR_DDP_QUEUE_NUM:
  1079. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1080. *ecode = DDPU_INV_QN;
  1081. break;
  1082. case T4_ERR_MSN:
  1083. case T4_ERR_MSN_GAP:
  1084. case T4_ERR_MSN_RANGE:
  1085. case T4_ERR_IRD_OVERFLOW:
  1086. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1087. *ecode = DDPU_INV_MSN_RANGE;
  1088. break;
  1089. case T4_ERR_TBIT:
  1090. *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
  1091. *ecode = 0;
  1092. break;
  1093. case T4_ERR_MO:
  1094. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1095. *ecode = DDPU_INV_MO;
  1096. break;
  1097. default:
  1098. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  1099. *ecode = 0;
  1100. break;
  1101. }
  1102. }
  1103. static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
  1104. gfp_t gfp)
  1105. {
  1106. struct fw_ri_wr *wqe;
  1107. struct sk_buff *skb;
  1108. struct terminate_message *term;
  1109. pr_debug("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid,
  1110. qhp->ep->hwtid);
  1111. skb = skb_dequeue(&qhp->ep->com.ep_skb_list);
  1112. if (WARN_ON(!skb))
  1113. return;
  1114. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1115. wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
  1116. memset(wqe, 0, sizeof *wqe);
  1117. wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
  1118. wqe->flowid_len16 = cpu_to_be32(
  1119. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1120. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1121. wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
  1122. wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
  1123. term = (struct terminate_message *)wqe->u.terminate.termmsg;
  1124. if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
  1125. term->layer_etype = qhp->attr.layer_etype;
  1126. term->ecode = qhp->attr.ecode;
  1127. } else
  1128. build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
  1129. c4iw_ofld_send(&qhp->rhp->rdev, skb);
  1130. }
  1131. /*
  1132. * Assumes qhp lock is held.
  1133. */
  1134. static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
  1135. struct c4iw_cq *schp)
  1136. {
  1137. int count;
  1138. int rq_flushed, sq_flushed;
  1139. unsigned long flag;
  1140. pr_debug("%s qhp %p rchp %p schp %p\n", __func__, qhp, rchp, schp);
  1141. /* locking hierarchy: cq lock first, then qp lock. */
  1142. spin_lock_irqsave(&rchp->lock, flag);
  1143. spin_lock(&qhp->lock);
  1144. if (qhp->wq.flushed) {
  1145. spin_unlock(&qhp->lock);
  1146. spin_unlock_irqrestore(&rchp->lock, flag);
  1147. return;
  1148. }
  1149. qhp->wq.flushed = 1;
  1150. c4iw_flush_hw_cq(rchp);
  1151. c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
  1152. rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
  1153. spin_unlock(&qhp->lock);
  1154. spin_unlock_irqrestore(&rchp->lock, flag);
  1155. /* locking hierarchy: cq lock first, then qp lock. */
  1156. spin_lock_irqsave(&schp->lock, flag);
  1157. spin_lock(&qhp->lock);
  1158. if (schp != rchp)
  1159. c4iw_flush_hw_cq(schp);
  1160. sq_flushed = c4iw_flush_sq(qhp);
  1161. spin_unlock(&qhp->lock);
  1162. spin_unlock_irqrestore(&schp->lock, flag);
  1163. if (schp == rchp) {
  1164. if (t4_clear_cq_armed(&rchp->cq) &&
  1165. (rq_flushed || sq_flushed)) {
  1166. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1167. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1168. rchp->ibcq.cq_context);
  1169. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1170. }
  1171. } else {
  1172. if (t4_clear_cq_armed(&rchp->cq) && rq_flushed) {
  1173. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1174. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1175. rchp->ibcq.cq_context);
  1176. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1177. }
  1178. if (t4_clear_cq_armed(&schp->cq) && sq_flushed) {
  1179. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1180. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1181. schp->ibcq.cq_context);
  1182. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1183. }
  1184. }
  1185. }
  1186. static void flush_qp(struct c4iw_qp *qhp)
  1187. {
  1188. struct c4iw_cq *rchp, *schp;
  1189. unsigned long flag;
  1190. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  1191. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  1192. t4_set_wq_in_error(&qhp->wq);
  1193. if (qhp->ibqp.uobject) {
  1194. t4_set_cq_in_error(&rchp->cq);
  1195. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1196. (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
  1197. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1198. if (schp != rchp) {
  1199. t4_set_cq_in_error(&schp->cq);
  1200. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1201. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1202. schp->ibcq.cq_context);
  1203. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1204. }
  1205. return;
  1206. }
  1207. __flush_qp(qhp, rchp, schp);
  1208. }
  1209. static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1210. struct c4iw_ep *ep)
  1211. {
  1212. struct fw_ri_wr *wqe;
  1213. int ret;
  1214. struct sk_buff *skb;
  1215. pr_debug("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid,
  1216. ep->hwtid);
  1217. skb = skb_dequeue(&ep->com.ep_skb_list);
  1218. if (WARN_ON(!skb))
  1219. return -ENOMEM;
  1220. set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
  1221. wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
  1222. memset(wqe, 0, sizeof *wqe);
  1223. wqe->op_compl = cpu_to_be32(
  1224. FW_WR_OP_V(FW_RI_INIT_WR) |
  1225. FW_WR_COMPL_F);
  1226. wqe->flowid_len16 = cpu_to_be32(
  1227. FW_WR_FLOWID_V(ep->hwtid) |
  1228. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1229. wqe->cookie = (uintptr_t)&ep->com.wr_wait;
  1230. wqe->u.fini.type = FW_RI_TYPE_FINI;
  1231. ret = c4iw_ofld_send(&rhp->rdev, skb);
  1232. if (ret)
  1233. goto out;
  1234. ret = c4iw_wait_for_reply(&rhp->rdev, &ep->com.wr_wait, qhp->ep->hwtid,
  1235. qhp->wq.sq.qid, __func__);
  1236. out:
  1237. pr_debug("%s ret %d\n", __func__, ret);
  1238. return ret;
  1239. }
  1240. static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
  1241. {
  1242. pr_debug("%s p2p_type = %d\n", __func__, p2p_type);
  1243. memset(&init->u, 0, sizeof init->u);
  1244. switch (p2p_type) {
  1245. case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
  1246. init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
  1247. init->u.write.stag_sink = cpu_to_be32(1);
  1248. init->u.write.to_sink = cpu_to_be64(1);
  1249. init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  1250. init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
  1251. sizeof(struct fw_ri_immd),
  1252. 16);
  1253. break;
  1254. case FW_RI_INIT_P2PTYPE_READ_REQ:
  1255. init->u.write.opcode = FW_RI_RDMA_READ_WR;
  1256. init->u.read.stag_src = cpu_to_be32(1);
  1257. init->u.read.to_src_lo = cpu_to_be32(1);
  1258. init->u.read.stag_sink = cpu_to_be32(1);
  1259. init->u.read.to_sink_lo = cpu_to_be32(1);
  1260. init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
  1261. break;
  1262. }
  1263. }
  1264. static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
  1265. {
  1266. struct fw_ri_wr *wqe;
  1267. int ret;
  1268. struct sk_buff *skb;
  1269. pr_debug("%s qhp %p qid 0x%x tid %u ird %u ord %u\n", __func__, qhp,
  1270. qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
  1271. skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
  1272. if (!skb) {
  1273. ret = -ENOMEM;
  1274. goto out;
  1275. }
  1276. ret = alloc_ird(rhp, qhp->attr.max_ird);
  1277. if (ret) {
  1278. qhp->attr.max_ird = 0;
  1279. kfree_skb(skb);
  1280. goto out;
  1281. }
  1282. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1283. wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
  1284. memset(wqe, 0, sizeof *wqe);
  1285. wqe->op_compl = cpu_to_be32(
  1286. FW_WR_OP_V(FW_RI_INIT_WR) |
  1287. FW_WR_COMPL_F);
  1288. wqe->flowid_len16 = cpu_to_be32(
  1289. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1290. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1291. wqe->cookie = (uintptr_t)&qhp->ep->com.wr_wait;
  1292. wqe->u.init.type = FW_RI_TYPE_INIT;
  1293. wqe->u.init.mpareqbit_p2ptype =
  1294. FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
  1295. FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
  1296. wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
  1297. if (qhp->attr.mpa_attr.recv_marker_enabled)
  1298. wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
  1299. if (qhp->attr.mpa_attr.xmit_marker_enabled)
  1300. wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
  1301. if (qhp->attr.mpa_attr.crc_enabled)
  1302. wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
  1303. wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
  1304. FW_RI_QP_RDMA_WRITE_ENABLE |
  1305. FW_RI_QP_BIND_ENABLE;
  1306. if (!qhp->ibqp.uobject)
  1307. wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
  1308. FW_RI_QP_STAG0_ENABLE;
  1309. wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
  1310. wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
  1311. wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
  1312. wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
  1313. wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
  1314. wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
  1315. wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
  1316. wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
  1317. wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
  1318. wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
  1319. wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
  1320. wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
  1321. wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
  1322. rhp->rdev.lldi.vr->rq.start);
  1323. if (qhp->attr.mpa_attr.initiator)
  1324. build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
  1325. ret = c4iw_ofld_send(&rhp->rdev, skb);
  1326. if (ret)
  1327. goto err1;
  1328. ret = c4iw_wait_for_reply(&rhp->rdev, &qhp->ep->com.wr_wait,
  1329. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1330. if (!ret)
  1331. goto out;
  1332. err1:
  1333. free_ird(rhp, qhp->attr.max_ird);
  1334. out:
  1335. pr_debug("%s ret %d\n", __func__, ret);
  1336. return ret;
  1337. }
  1338. int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1339. enum c4iw_qp_attr_mask mask,
  1340. struct c4iw_qp_attributes *attrs,
  1341. int internal)
  1342. {
  1343. int ret = 0;
  1344. struct c4iw_qp_attributes newattr = qhp->attr;
  1345. int disconnect = 0;
  1346. int terminate = 0;
  1347. int abort = 0;
  1348. int free = 0;
  1349. struct c4iw_ep *ep = NULL;
  1350. pr_debug("%s qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n",
  1351. __func__,
  1352. qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
  1353. (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
  1354. mutex_lock(&qhp->mutex);
  1355. /* Process attr changes if in IDLE */
  1356. if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
  1357. if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
  1358. ret = -EIO;
  1359. goto out;
  1360. }
  1361. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
  1362. newattr.enable_rdma_read = attrs->enable_rdma_read;
  1363. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
  1364. newattr.enable_rdma_write = attrs->enable_rdma_write;
  1365. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
  1366. newattr.enable_bind = attrs->enable_bind;
  1367. if (mask & C4IW_QP_ATTR_MAX_ORD) {
  1368. if (attrs->max_ord > c4iw_max_read_depth) {
  1369. ret = -EINVAL;
  1370. goto out;
  1371. }
  1372. newattr.max_ord = attrs->max_ord;
  1373. }
  1374. if (mask & C4IW_QP_ATTR_MAX_IRD) {
  1375. if (attrs->max_ird > cur_max_read_depth(rhp)) {
  1376. ret = -EINVAL;
  1377. goto out;
  1378. }
  1379. newattr.max_ird = attrs->max_ird;
  1380. }
  1381. qhp->attr = newattr;
  1382. }
  1383. if (mask & C4IW_QP_ATTR_SQ_DB) {
  1384. ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
  1385. goto out;
  1386. }
  1387. if (mask & C4IW_QP_ATTR_RQ_DB) {
  1388. ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
  1389. goto out;
  1390. }
  1391. if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
  1392. goto out;
  1393. if (qhp->attr.state == attrs->next_state)
  1394. goto out;
  1395. switch (qhp->attr.state) {
  1396. case C4IW_QP_STATE_IDLE:
  1397. switch (attrs->next_state) {
  1398. case C4IW_QP_STATE_RTS:
  1399. if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
  1400. ret = -EINVAL;
  1401. goto out;
  1402. }
  1403. if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
  1404. ret = -EINVAL;
  1405. goto out;
  1406. }
  1407. qhp->attr.mpa_attr = attrs->mpa_attr;
  1408. qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
  1409. qhp->ep = qhp->attr.llp_stream_handle;
  1410. set_state(qhp, C4IW_QP_STATE_RTS);
  1411. /*
  1412. * Ref the endpoint here and deref when we
  1413. * disassociate the endpoint from the QP. This
  1414. * happens in CLOSING->IDLE transition or *->ERROR
  1415. * transition.
  1416. */
  1417. c4iw_get_ep(&qhp->ep->com);
  1418. ret = rdma_init(rhp, qhp);
  1419. if (ret)
  1420. goto err;
  1421. break;
  1422. case C4IW_QP_STATE_ERROR:
  1423. set_state(qhp, C4IW_QP_STATE_ERROR);
  1424. flush_qp(qhp);
  1425. break;
  1426. default:
  1427. ret = -EINVAL;
  1428. goto out;
  1429. }
  1430. break;
  1431. case C4IW_QP_STATE_RTS:
  1432. switch (attrs->next_state) {
  1433. case C4IW_QP_STATE_CLOSING:
  1434. BUG_ON(kref_read(&qhp->ep->com.kref) < 2);
  1435. t4_set_wq_in_error(&qhp->wq);
  1436. set_state(qhp, C4IW_QP_STATE_CLOSING);
  1437. ep = qhp->ep;
  1438. if (!internal) {
  1439. abort = 0;
  1440. disconnect = 1;
  1441. c4iw_get_ep(&qhp->ep->com);
  1442. }
  1443. ret = rdma_fini(rhp, qhp, ep);
  1444. if (ret)
  1445. goto err;
  1446. break;
  1447. case C4IW_QP_STATE_TERMINATE:
  1448. t4_set_wq_in_error(&qhp->wq);
  1449. set_state(qhp, C4IW_QP_STATE_TERMINATE);
  1450. qhp->attr.layer_etype = attrs->layer_etype;
  1451. qhp->attr.ecode = attrs->ecode;
  1452. ep = qhp->ep;
  1453. if (!internal) {
  1454. c4iw_get_ep(&qhp->ep->com);
  1455. terminate = 1;
  1456. disconnect = 1;
  1457. } else {
  1458. terminate = qhp->attr.send_term;
  1459. ret = rdma_fini(rhp, qhp, ep);
  1460. if (ret)
  1461. goto err;
  1462. }
  1463. break;
  1464. case C4IW_QP_STATE_ERROR:
  1465. t4_set_wq_in_error(&qhp->wq);
  1466. set_state(qhp, C4IW_QP_STATE_ERROR);
  1467. if (!internal) {
  1468. abort = 1;
  1469. disconnect = 1;
  1470. ep = qhp->ep;
  1471. c4iw_get_ep(&qhp->ep->com);
  1472. }
  1473. goto err;
  1474. break;
  1475. default:
  1476. ret = -EINVAL;
  1477. goto out;
  1478. }
  1479. break;
  1480. case C4IW_QP_STATE_CLOSING:
  1481. /*
  1482. * Allow kernel users to move to ERROR for qp draining.
  1483. */
  1484. if (!internal && (qhp->ibqp.uobject || attrs->next_state !=
  1485. C4IW_QP_STATE_ERROR)) {
  1486. ret = -EINVAL;
  1487. goto out;
  1488. }
  1489. switch (attrs->next_state) {
  1490. case C4IW_QP_STATE_IDLE:
  1491. flush_qp(qhp);
  1492. set_state(qhp, C4IW_QP_STATE_IDLE);
  1493. qhp->attr.llp_stream_handle = NULL;
  1494. c4iw_put_ep(&qhp->ep->com);
  1495. qhp->ep = NULL;
  1496. wake_up(&qhp->wait);
  1497. break;
  1498. case C4IW_QP_STATE_ERROR:
  1499. goto err;
  1500. default:
  1501. ret = -EINVAL;
  1502. goto err;
  1503. }
  1504. break;
  1505. case C4IW_QP_STATE_ERROR:
  1506. if (attrs->next_state != C4IW_QP_STATE_IDLE) {
  1507. ret = -EINVAL;
  1508. goto out;
  1509. }
  1510. if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
  1511. ret = -EINVAL;
  1512. goto out;
  1513. }
  1514. set_state(qhp, C4IW_QP_STATE_IDLE);
  1515. break;
  1516. case C4IW_QP_STATE_TERMINATE:
  1517. if (!internal) {
  1518. ret = -EINVAL;
  1519. goto out;
  1520. }
  1521. goto err;
  1522. break;
  1523. default:
  1524. pr_err("%s in a bad state %d\n", __func__, qhp->attr.state);
  1525. ret = -EINVAL;
  1526. goto err;
  1527. break;
  1528. }
  1529. goto out;
  1530. err:
  1531. pr_debug("%s disassociating ep %p qpid 0x%x\n", __func__, qhp->ep,
  1532. qhp->wq.sq.qid);
  1533. /* disassociate the LLP connection */
  1534. qhp->attr.llp_stream_handle = NULL;
  1535. if (!ep)
  1536. ep = qhp->ep;
  1537. qhp->ep = NULL;
  1538. set_state(qhp, C4IW_QP_STATE_ERROR);
  1539. free = 1;
  1540. abort = 1;
  1541. BUG_ON(!ep);
  1542. flush_qp(qhp);
  1543. wake_up(&qhp->wait);
  1544. out:
  1545. mutex_unlock(&qhp->mutex);
  1546. if (terminate)
  1547. post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
  1548. /*
  1549. * If disconnect is 1, then we need to initiate a disconnect
  1550. * on the EP. This can be a normal close (RTS->CLOSING) or
  1551. * an abnormal close (RTS/CLOSING->ERROR).
  1552. */
  1553. if (disconnect) {
  1554. c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
  1555. GFP_KERNEL);
  1556. c4iw_put_ep(&ep->com);
  1557. }
  1558. /*
  1559. * If free is 1, then we've disassociated the EP from the QP
  1560. * and we need to dereference the EP.
  1561. */
  1562. if (free)
  1563. c4iw_put_ep(&ep->com);
  1564. pr_debug("%s exit state %d\n", __func__, qhp->attr.state);
  1565. return ret;
  1566. }
  1567. int c4iw_destroy_qp(struct ib_qp *ib_qp)
  1568. {
  1569. struct c4iw_dev *rhp;
  1570. struct c4iw_qp *qhp;
  1571. struct c4iw_qp_attributes attrs;
  1572. qhp = to_c4iw_qp(ib_qp);
  1573. rhp = qhp->rhp;
  1574. attrs.next_state = C4IW_QP_STATE_ERROR;
  1575. if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
  1576. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
  1577. else
  1578. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
  1579. wait_event(qhp->wait, !qhp->ep);
  1580. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1581. spin_lock_irq(&rhp->lock);
  1582. if (!list_empty(&qhp->db_fc_entry))
  1583. list_del_init(&qhp->db_fc_entry);
  1584. spin_unlock_irq(&rhp->lock);
  1585. free_ird(rhp, qhp->attr.max_ird);
  1586. c4iw_qp_rem_ref(ib_qp);
  1587. pr_debug("%s ib_qp %p qpid 0x%0x\n", __func__, ib_qp, qhp->wq.sq.qid);
  1588. return 0;
  1589. }
  1590. struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
  1591. struct ib_udata *udata)
  1592. {
  1593. struct c4iw_dev *rhp;
  1594. struct c4iw_qp *qhp;
  1595. struct c4iw_pd *php;
  1596. struct c4iw_cq *schp;
  1597. struct c4iw_cq *rchp;
  1598. struct c4iw_create_qp_resp uresp;
  1599. unsigned int sqsize, rqsize;
  1600. struct c4iw_ucontext *ucontext;
  1601. int ret;
  1602. struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
  1603. struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
  1604. pr_debug("%s ib_pd %p\n", __func__, pd);
  1605. if (attrs->qp_type != IB_QPT_RC)
  1606. return ERR_PTR(-EINVAL);
  1607. php = to_c4iw_pd(pd);
  1608. rhp = php->rhp;
  1609. schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
  1610. rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
  1611. if (!schp || !rchp)
  1612. return ERR_PTR(-EINVAL);
  1613. if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
  1614. return ERR_PTR(-EINVAL);
  1615. if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
  1616. return ERR_PTR(-E2BIG);
  1617. rqsize = attrs->cap.max_recv_wr + 1;
  1618. if (rqsize < 8)
  1619. rqsize = 8;
  1620. if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
  1621. return ERR_PTR(-E2BIG);
  1622. sqsize = attrs->cap.max_send_wr + 1;
  1623. if (sqsize < 8)
  1624. sqsize = 8;
  1625. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  1626. qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
  1627. if (!qhp)
  1628. return ERR_PTR(-ENOMEM);
  1629. qhp->wq.sq.size = sqsize;
  1630. qhp->wq.sq.memsize =
  1631. (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1632. sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
  1633. qhp->wq.sq.flush_cidx = -1;
  1634. qhp->wq.rq.size = rqsize;
  1635. qhp->wq.rq.memsize =
  1636. (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1637. sizeof(*qhp->wq.rq.queue);
  1638. if (ucontext) {
  1639. qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
  1640. qhp->wq.rq.memsize = roundup(qhp->wq.rq.memsize, PAGE_SIZE);
  1641. }
  1642. ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
  1643. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  1644. if (ret)
  1645. goto err1;
  1646. attrs->cap.max_recv_wr = rqsize - 1;
  1647. attrs->cap.max_send_wr = sqsize - 1;
  1648. attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1649. qhp->rhp = rhp;
  1650. qhp->attr.pd = php->pdid;
  1651. qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
  1652. qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
  1653. qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
  1654. qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
  1655. qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
  1656. qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
  1657. qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
  1658. qhp->attr.state = C4IW_QP_STATE_IDLE;
  1659. qhp->attr.next_state = C4IW_QP_STATE_IDLE;
  1660. qhp->attr.enable_rdma_read = 1;
  1661. qhp->attr.enable_rdma_write = 1;
  1662. qhp->attr.enable_bind = 1;
  1663. qhp->attr.max_ord = 0;
  1664. qhp->attr.max_ird = 0;
  1665. qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
  1666. spin_lock_init(&qhp->lock);
  1667. mutex_init(&qhp->mutex);
  1668. init_waitqueue_head(&qhp->wait);
  1669. kref_init(&qhp->kref);
  1670. INIT_WORK(&qhp->free_work, free_qp_work);
  1671. ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
  1672. if (ret)
  1673. goto err2;
  1674. if (udata) {
  1675. sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
  1676. if (!sq_key_mm) {
  1677. ret = -ENOMEM;
  1678. goto err3;
  1679. }
  1680. rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
  1681. if (!rq_key_mm) {
  1682. ret = -ENOMEM;
  1683. goto err4;
  1684. }
  1685. sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
  1686. if (!sq_db_key_mm) {
  1687. ret = -ENOMEM;
  1688. goto err5;
  1689. }
  1690. rq_db_key_mm = kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
  1691. if (!rq_db_key_mm) {
  1692. ret = -ENOMEM;
  1693. goto err6;
  1694. }
  1695. if (t4_sq_onchip(&qhp->wq.sq)) {
  1696. ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
  1697. GFP_KERNEL);
  1698. if (!ma_sync_key_mm) {
  1699. ret = -ENOMEM;
  1700. goto err7;
  1701. }
  1702. uresp.flags = C4IW_QPF_ONCHIP;
  1703. } else
  1704. uresp.flags = 0;
  1705. uresp.qid_mask = rhp->rdev.qpmask;
  1706. uresp.sqid = qhp->wq.sq.qid;
  1707. uresp.sq_size = qhp->wq.sq.size;
  1708. uresp.sq_memsize = qhp->wq.sq.memsize;
  1709. uresp.rqid = qhp->wq.rq.qid;
  1710. uresp.rq_size = qhp->wq.rq.size;
  1711. uresp.rq_memsize = qhp->wq.rq.memsize;
  1712. spin_lock(&ucontext->mmap_lock);
  1713. if (ma_sync_key_mm) {
  1714. uresp.ma_sync_key = ucontext->key;
  1715. ucontext->key += PAGE_SIZE;
  1716. } else {
  1717. uresp.ma_sync_key = 0;
  1718. }
  1719. uresp.sq_key = ucontext->key;
  1720. ucontext->key += PAGE_SIZE;
  1721. uresp.rq_key = ucontext->key;
  1722. ucontext->key += PAGE_SIZE;
  1723. uresp.sq_db_gts_key = ucontext->key;
  1724. ucontext->key += PAGE_SIZE;
  1725. uresp.rq_db_gts_key = ucontext->key;
  1726. ucontext->key += PAGE_SIZE;
  1727. spin_unlock(&ucontext->mmap_lock);
  1728. ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
  1729. if (ret)
  1730. goto err8;
  1731. sq_key_mm->key = uresp.sq_key;
  1732. sq_key_mm->addr = qhp->wq.sq.phys_addr;
  1733. sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
  1734. insert_mmap(ucontext, sq_key_mm);
  1735. rq_key_mm->key = uresp.rq_key;
  1736. rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
  1737. rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
  1738. insert_mmap(ucontext, rq_key_mm);
  1739. sq_db_key_mm->key = uresp.sq_db_gts_key;
  1740. sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
  1741. sq_db_key_mm->len = PAGE_SIZE;
  1742. insert_mmap(ucontext, sq_db_key_mm);
  1743. rq_db_key_mm->key = uresp.rq_db_gts_key;
  1744. rq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.rq.bar2_pa;
  1745. rq_db_key_mm->len = PAGE_SIZE;
  1746. insert_mmap(ucontext, rq_db_key_mm);
  1747. if (ma_sync_key_mm) {
  1748. ma_sync_key_mm->key = uresp.ma_sync_key;
  1749. ma_sync_key_mm->addr =
  1750. (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
  1751. PCIE_MA_SYNC_A) & PAGE_MASK;
  1752. ma_sync_key_mm->len = PAGE_SIZE;
  1753. insert_mmap(ucontext, ma_sync_key_mm);
  1754. }
  1755. c4iw_get_ucontext(ucontext);
  1756. qhp->ucontext = ucontext;
  1757. }
  1758. qhp->ibqp.qp_num = qhp->wq.sq.qid;
  1759. init_timer(&(qhp->timer));
  1760. INIT_LIST_HEAD(&qhp->db_fc_entry);
  1761. pr_debug("%s sq id %u size %u memsize %zu num_entries %u rq id %u size %u memsize %zu num_entries %u\n",
  1762. __func__,
  1763. qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
  1764. attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
  1765. qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
  1766. return &qhp->ibqp;
  1767. err8:
  1768. kfree(ma_sync_key_mm);
  1769. err7:
  1770. kfree(rq_db_key_mm);
  1771. err6:
  1772. kfree(sq_db_key_mm);
  1773. err5:
  1774. kfree(rq_key_mm);
  1775. err4:
  1776. kfree(sq_key_mm);
  1777. err3:
  1778. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1779. err2:
  1780. destroy_qp(&rhp->rdev, &qhp->wq,
  1781. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  1782. err1:
  1783. kfree(qhp);
  1784. return ERR_PTR(ret);
  1785. }
  1786. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1787. int attr_mask, struct ib_udata *udata)
  1788. {
  1789. struct c4iw_dev *rhp;
  1790. struct c4iw_qp *qhp;
  1791. enum c4iw_qp_attr_mask mask = 0;
  1792. struct c4iw_qp_attributes attrs;
  1793. pr_debug("%s ib_qp %p\n", __func__, ibqp);
  1794. /* iwarp does not support the RTR state */
  1795. if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
  1796. attr_mask &= ~IB_QP_STATE;
  1797. /* Make sure we still have something left to do */
  1798. if (!attr_mask)
  1799. return 0;
  1800. memset(&attrs, 0, sizeof attrs);
  1801. qhp = to_c4iw_qp(ibqp);
  1802. rhp = qhp->rhp;
  1803. attrs.next_state = c4iw_convert_state(attr->qp_state);
  1804. attrs.enable_rdma_read = (attr->qp_access_flags &
  1805. IB_ACCESS_REMOTE_READ) ? 1 : 0;
  1806. attrs.enable_rdma_write = (attr->qp_access_flags &
  1807. IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
  1808. attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
  1809. mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
  1810. mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
  1811. (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  1812. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  1813. C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
  1814. /*
  1815. * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
  1816. * ringing the queue db when we're in DB_FULL mode.
  1817. * Only allow this on T4 devices.
  1818. */
  1819. attrs.sq_db_inc = attr->sq_psn;
  1820. attrs.rq_db_inc = attr->rq_psn;
  1821. mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
  1822. mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
  1823. if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
  1824. (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
  1825. return -EINVAL;
  1826. return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
  1827. }
  1828. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
  1829. {
  1830. pr_debug("%s ib_dev %p qpn 0x%x\n", __func__, dev, qpn);
  1831. return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
  1832. }
  1833. int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1834. int attr_mask, struct ib_qp_init_attr *init_attr)
  1835. {
  1836. struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
  1837. memset(attr, 0, sizeof *attr);
  1838. memset(init_attr, 0, sizeof *init_attr);
  1839. attr->qp_state = to_ib_qp_state(qhp->attr.state);
  1840. init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
  1841. init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
  1842. init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
  1843. init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
  1844. init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1845. init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
  1846. return 0;
  1847. }