roce_hsi.h 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821
  1. /*
  2. * Broadcom NetXtreme-E RoCE driver.
  3. *
  4. * Copyright (c) 2016 - 2017, Broadcom. All rights reserved. The term
  5. * Broadcom refers to Broadcom Limited and/or its subsidiaries.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or without
  14. * modification, are permitted provided that the following conditions
  15. * are met:
  16. *
  17. * 1. Redistributions of source code must retain the above copyright
  18. * notice, this list of conditions and the following disclaimer.
  19. * 2. Redistributions in binary form must reproduce the above copyright
  20. * notice, this list of conditions and the following disclaimer in
  21. * the documentation and/or other materials provided with the
  22. * distribution.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS''
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  26. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  27. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS
  28. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  29. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  30. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  31. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  32. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  33. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  34. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  35. *
  36. * Description: RoCE HSI File - Autogenerated
  37. */
  38. #ifndef __BNXT_RE_HSI_H__
  39. #define __BNXT_RE_HSI_H__
  40. /* include bnxt_hsi.h from bnxt_en driver */
  41. #include "bnxt_hsi.h"
  42. /* CMP Door Bell Format (4 bytes) */
  43. struct cmpl_doorbell {
  44. __le32 key_mask_valid_idx;
  45. #define CMPL_DOORBELL_IDX_MASK 0xffffffUL
  46. #define CMPL_DOORBELL_IDX_SFT 0
  47. #define CMPL_DOORBELL_RESERVED_MASK 0x3000000UL
  48. #define CMPL_DOORBELL_RESERVED_SFT 24
  49. #define CMPL_DOORBELL_IDX_VALID 0x4000000UL
  50. #define CMPL_DOORBELL_MASK 0x8000000UL
  51. #define CMPL_DOORBELL_KEY_MASK 0xf0000000UL
  52. #define CMPL_DOORBELL_KEY_SFT 28
  53. #define CMPL_DOORBELL_KEY_CMPL (0x2UL << 28)
  54. };
  55. /* Status Door Bell Format (4 bytes) */
  56. struct status_doorbell {
  57. __le32 key_idx;
  58. #define STATUS_DOORBELL_IDX_MASK 0xffffffUL
  59. #define STATUS_DOORBELL_IDX_SFT 0
  60. #define STATUS_DOORBELL_RESERVED_MASK 0xf000000UL
  61. #define STATUS_DOORBELL_RESERVED_SFT 24
  62. #define STATUS_DOORBELL_KEY_MASK 0xf0000000UL
  63. #define STATUS_DOORBELL_KEY_SFT 28
  64. #define STATUS_DOORBELL_KEY_STAT (0x3UL << 28)
  65. };
  66. /* RoCE Host Structures */
  67. /* Doorbell Structures */
  68. /* 64b Doorbell Format (8 bytes) */
  69. struct dbr_dbr {
  70. __le32 index;
  71. #define DBR_DBR_INDEX_MASK 0xfffffUL
  72. #define DBR_DBR_INDEX_SFT 0
  73. #define DBR_DBR_RESERVED12_MASK 0xfff00000UL
  74. #define DBR_DBR_RESERVED12_SFT 20
  75. __le32 type_xid;
  76. #define DBR_DBR_XID_MASK 0xfffffUL
  77. #define DBR_DBR_XID_SFT 0
  78. #define DBR_DBR_RESERVED8_MASK 0xff00000UL
  79. #define DBR_DBR_RESERVED8_SFT 20
  80. #define DBR_DBR_TYPE_MASK 0xf0000000UL
  81. #define DBR_DBR_TYPE_SFT 28
  82. #define DBR_DBR_TYPE_SQ (0x0UL << 28)
  83. #define DBR_DBR_TYPE_RQ (0x1UL << 28)
  84. #define DBR_DBR_TYPE_SRQ (0x2UL << 28)
  85. #define DBR_DBR_TYPE_SRQ_ARM (0x3UL << 28)
  86. #define DBR_DBR_TYPE_CQ (0x4UL << 28)
  87. #define DBR_DBR_TYPE_CQ_ARMSE (0x5UL << 28)
  88. #define DBR_DBR_TYPE_CQ_ARMALL (0x6UL << 28)
  89. #define DBR_DBR_TYPE_CQ_ARMENA (0x7UL << 28)
  90. #define DBR_DBR_TYPE_SRQ_ARMENA (0x8UL << 28)
  91. #define DBR_DBR_TYPE_CQ_CUTOFF_ACK (0x9UL << 28)
  92. #define DBR_DBR_TYPE_NULL (0xfUL << 28)
  93. };
  94. /* 32b Doorbell Format (4 bytes) */
  95. struct dbr_dbr32 {
  96. __le32 type_abs_incr_xid;
  97. #define DBR_DBR32_XID_MASK 0xfffffUL
  98. #define DBR_DBR32_XID_SFT 0
  99. #define DBR_DBR32_RESERVED4_MASK 0xf00000UL
  100. #define DBR_DBR32_RESERVED4_SFT 20
  101. #define DBR_DBR32_INCR_MASK 0xf000000UL
  102. #define DBR_DBR32_INCR_SFT 24
  103. #define DBR_DBR32_ABS 0x10000000UL
  104. #define DBR_DBR32_TYPE_MASK 0xe0000000UL
  105. #define DBR_DBR32_TYPE_SFT 29
  106. #define DBR_DBR32_TYPE_SQ (0x0UL << 29)
  107. };
  108. /* SQ WQE Structures */
  109. /* Base SQ WQE (8 bytes) */
  110. struct sq_base {
  111. u8 wqe_type;
  112. #define SQ_BASE_WQE_TYPE_SEND 0x0UL
  113. #define SQ_BASE_WQE_TYPE_SEND_W_IMMEAD 0x1UL
  114. #define SQ_BASE_WQE_TYPE_SEND_W_INVALID 0x2UL
  115. #define SQ_BASE_WQE_TYPE_WRITE_WQE 0x4UL
  116. #define SQ_BASE_WQE_TYPE_WRITE_W_IMMEAD 0x5UL
  117. #define SQ_BASE_WQE_TYPE_READ_WQE 0x6UL
  118. #define SQ_BASE_WQE_TYPE_ATOMIC_CS 0x8UL
  119. #define SQ_BASE_WQE_TYPE_ATOMIC_FA 0xbUL
  120. #define SQ_BASE_WQE_TYPE_LOCAL_INVALID 0xcUL
  121. #define SQ_BASE_WQE_TYPE_FR_PMR 0xdUL
  122. #define SQ_BASE_WQE_TYPE_BIND 0xeUL
  123. u8 unused_0[7];
  124. };
  125. /* WQE SGE (16 bytes) */
  126. struct sq_sge {
  127. __le64 va_or_pa;
  128. __le32 l_key;
  129. __le32 size;
  130. };
  131. /* PSN Search Structure (8 bytes) */
  132. struct sq_psn_search {
  133. __le32 opcode_start_psn;
  134. #define SQ_PSN_SEARCH_START_PSN_MASK 0xffffffUL
  135. #define SQ_PSN_SEARCH_START_PSN_SFT 0
  136. #define SQ_PSN_SEARCH_OPCODE_MASK 0xff000000UL
  137. #define SQ_PSN_SEARCH_OPCODE_SFT 24
  138. __le32 flags_next_psn;
  139. #define SQ_PSN_SEARCH_NEXT_PSN_MASK 0xffffffUL
  140. #define SQ_PSN_SEARCH_NEXT_PSN_SFT 0
  141. #define SQ_PSN_SEARCH_FLAGS_MASK 0xff000000UL
  142. #define SQ_PSN_SEARCH_FLAGS_SFT 24
  143. };
  144. /* Send SQ WQE (40 bytes) */
  145. struct sq_send {
  146. u8 wqe_type;
  147. #define SQ_SEND_WQE_TYPE_SEND 0x0UL
  148. #define SQ_SEND_WQE_TYPE_SEND_W_IMMEAD 0x1UL
  149. #define SQ_SEND_WQE_TYPE_SEND_W_INVALID 0x2UL
  150. u8 flags;
  151. #define SQ_SEND_FLAGS_SIGNAL_COMP 0x1UL
  152. #define SQ_SEND_FLAGS_RD_OR_ATOMIC_FENCE 0x2UL
  153. #define SQ_SEND_FLAGS_UC_FENCE 0x4UL
  154. #define SQ_SEND_FLAGS_SE 0x8UL
  155. #define SQ_SEND_FLAGS_INLINE 0x10UL
  156. u8 wqe_size;
  157. u8 reserved8_1;
  158. __le32 inv_key_or_imm_data;
  159. __le32 length;
  160. __le32 q_key;
  161. __le32 dst_qp;
  162. #define SQ_SEND_DST_QP_MASK 0xffffffUL
  163. #define SQ_SEND_DST_QP_SFT 0
  164. #define SQ_SEND_RESERVED8_2_MASK 0xff000000UL
  165. #define SQ_SEND_RESERVED8_2_SFT 24
  166. __le32 avid;
  167. #define SQ_SEND_AVID_MASK 0xfffffUL
  168. #define SQ_SEND_AVID_SFT 0
  169. #define SQ_SEND_RESERVED_AVID_MASK 0xfff00000UL
  170. #define SQ_SEND_RESERVED_AVID_SFT 20
  171. __le64 reserved64;
  172. __le32 data[24];
  173. };
  174. /* Send Raw Ethernet and QP1 SQ WQE (40 bytes) */
  175. struct sq_send_raweth_qp1 {
  176. u8 wqe_type;
  177. #define SQ_SEND_RAWETH_QP1_WQE_TYPE_SEND 0x0UL
  178. u8 flags;
  179. #define SQ_SEND_RAWETH_QP1_FLAGS_SIGNAL_COMP 0x1UL
  180. #define SQ_SEND_RAWETH_QP1_FLAGS_RD_OR_ATOMIC_FENCE 0x2UL
  181. #define SQ_SEND_RAWETH_QP1_FLAGS_UC_FENCE 0x4UL
  182. #define SQ_SEND_RAWETH_QP1_FLAGS_SE 0x8UL
  183. #define SQ_SEND_RAWETH_QP1_FLAGS_INLINE 0x10UL
  184. u8 wqe_size;
  185. u8 reserved8;
  186. __le16 lflags;
  187. #define SQ_SEND_RAWETH_QP1_LFLAGS_TCP_UDP_CHKSUM 0x1UL
  188. #define SQ_SEND_RAWETH_QP1_LFLAGS_IP_CHKSUM 0x2UL
  189. #define SQ_SEND_RAWETH_QP1_LFLAGS_NOCRC 0x4UL
  190. #define SQ_SEND_RAWETH_QP1_LFLAGS_STAMP 0x8UL
  191. #define SQ_SEND_RAWETH_QP1_LFLAGS_T_IP_CHKSUM 0x10UL
  192. #define SQ_SEND_RAWETH_QP1_LFLAGS_RESERVED1_1 0x20UL
  193. #define SQ_SEND_RAWETH_QP1_LFLAGS_RESERVED1_2 0x40UL
  194. #define SQ_SEND_RAWETH_QP1_LFLAGS_RESERVED1_3 0x80UL
  195. #define SQ_SEND_RAWETH_QP1_LFLAGS_ROCE_CRC 0x100UL
  196. #define SQ_SEND_RAWETH_QP1_LFLAGS_FCOE_CRC 0x200UL
  197. __le16 cfa_action;
  198. __le32 length;
  199. __le32 reserved32_1;
  200. __le32 cfa_meta;
  201. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_VID_MASK 0xfffUL
  202. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_VID_SFT 0
  203. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_DE 0x1000UL
  204. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_PRI_MASK 0xe000UL
  205. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_PRI_SFT 13
  206. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_MASK 0x70000UL
  207. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_SFT 16
  208. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_TPID88A8 (0x0UL << 16)
  209. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_TPID8100 (0x1UL << 16)
  210. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_TPID9100 (0x2UL << 16)
  211. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_TPID9200 (0x3UL << 16)
  212. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_TPID9300 (0x4UL << 16)
  213. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_TPIDCFG (0x5UL << 16)
  214. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_LAST \
  215. SQ_SEND_RAWETH_QP1_CFA_META_VLAN_TPID_TPIDCFG
  216. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_RESERVED_MASK 0xff80000UL
  217. #define SQ_SEND_RAWETH_QP1_CFA_META_VLAN_RESERVED_SFT 19
  218. #define SQ_SEND_RAWETH_QP1_CFA_META_KEY_MASK 0xf0000000UL
  219. #define SQ_SEND_RAWETH_QP1_CFA_META_KEY_SFT 28
  220. #define SQ_SEND_RAWETH_QP1_CFA_META_KEY_NONE (0x0UL << 28)
  221. #define SQ_SEND_RAWETH_QP1_CFA_META_KEY_VLAN_TAG (0x1UL << 28)
  222. #define SQ_SEND_RAWETH_QP1_CFA_META_KEY_LAST \
  223. SQ_SEND_RAWETH_QP1_CFA_META_KEY_VLAN_TAG
  224. __le32 reserved32_2;
  225. __le64 reserved64;
  226. __le32 data[24];
  227. };
  228. /* RDMA SQ WQE (40 bytes) */
  229. struct sq_rdma {
  230. u8 wqe_type;
  231. #define SQ_RDMA_WQE_TYPE_WRITE_WQE 0x4UL
  232. #define SQ_RDMA_WQE_TYPE_WRITE_W_IMMEAD 0x5UL
  233. #define SQ_RDMA_WQE_TYPE_READ_WQE 0x6UL
  234. u8 flags;
  235. #define SQ_RDMA_FLAGS_SIGNAL_COMP 0x1UL
  236. #define SQ_RDMA_FLAGS_RD_OR_ATOMIC_FENCE 0x2UL
  237. #define SQ_RDMA_FLAGS_UC_FENCE 0x4UL
  238. #define SQ_RDMA_FLAGS_SE 0x8UL
  239. #define SQ_RDMA_FLAGS_INLINE 0x10UL
  240. u8 wqe_size;
  241. u8 reserved8;
  242. __le32 imm_data;
  243. __le32 length;
  244. __le32 reserved32_1;
  245. __le64 remote_va;
  246. __le32 remote_key;
  247. __le32 reserved32_2;
  248. __le32 data[24];
  249. };
  250. /* Atomic SQ WQE (40 bytes) */
  251. struct sq_atomic {
  252. u8 wqe_type;
  253. #define SQ_ATOMIC_WQE_TYPE_ATOMIC_CS 0x8UL
  254. #define SQ_ATOMIC_WQE_TYPE_ATOMIC_FA 0xbUL
  255. u8 flags;
  256. #define SQ_ATOMIC_FLAGS_SIGNAL_COMP 0x1UL
  257. #define SQ_ATOMIC_FLAGS_RD_OR_ATOMIC_FENCE 0x2UL
  258. #define SQ_ATOMIC_FLAGS_UC_FENCE 0x4UL
  259. #define SQ_ATOMIC_FLAGS_SE 0x8UL
  260. #define SQ_ATOMIC_FLAGS_INLINE 0x10UL
  261. __le16 reserved16;
  262. __le32 remote_key;
  263. __le64 remote_va;
  264. __le64 swap_data;
  265. __le64 cmp_data;
  266. __le32 data[24];
  267. };
  268. /* Local Invalidate SQ WQE (40 bytes) */
  269. struct sq_localinvalidate {
  270. u8 wqe_type;
  271. #define SQ_LOCALINVALIDATE_WQE_TYPE_LOCAL_INVALID 0xcUL
  272. u8 flags;
  273. #define SQ_LOCALINVALIDATE_FLAGS_SIGNAL_COMP 0x1UL
  274. #define SQ_LOCALINVALIDATE_FLAGS_RD_OR_ATOMIC_FENCE 0x2UL
  275. #define SQ_LOCALINVALIDATE_FLAGS_UC_FENCE 0x4UL
  276. #define SQ_LOCALINVALIDATE_FLAGS_SE 0x8UL
  277. #define SQ_LOCALINVALIDATE_FLAGS_INLINE 0x10UL
  278. __le16 reserved16;
  279. __le32 inv_l_key;
  280. __le64 reserved64;
  281. __le32 reserved128[4];
  282. __le32 data[24];
  283. };
  284. /* FR-PMR SQ WQE (40 bytes) */
  285. struct sq_fr_pmr {
  286. u8 wqe_type;
  287. #define SQ_FR_PMR_WQE_TYPE_FR_PMR 0xdUL
  288. u8 flags;
  289. #define SQ_FR_PMR_FLAGS_SIGNAL_COMP 0x1UL
  290. #define SQ_FR_PMR_FLAGS_RD_OR_ATOMIC_FENCE 0x2UL
  291. #define SQ_FR_PMR_FLAGS_UC_FENCE 0x4UL
  292. #define SQ_FR_PMR_FLAGS_SE 0x8UL
  293. #define SQ_FR_PMR_FLAGS_INLINE 0x10UL
  294. u8 access_cntl;
  295. #define SQ_FR_PMR_ACCESS_CNTL_LOCAL_WRITE 0x1UL
  296. #define SQ_FR_PMR_ACCESS_CNTL_REMOTE_READ 0x2UL
  297. #define SQ_FR_PMR_ACCESS_CNTL_REMOTE_WRITE 0x4UL
  298. #define SQ_FR_PMR_ACCESS_CNTL_REMOTE_ATOMIC 0x8UL
  299. #define SQ_FR_PMR_ACCESS_CNTL_WINDOW_BIND 0x10UL
  300. u8 zero_based_page_size_log;
  301. #define SQ_FR_PMR_PAGE_SIZE_LOG_MASK 0x1fUL
  302. #define SQ_FR_PMR_PAGE_SIZE_LOG_SFT 0
  303. #define SQ_FR_PMR_PAGE_SIZE_LOG_PGSZ_4K 0x0UL
  304. #define SQ_FR_PMR_PAGE_SIZE_LOG_PGSZ_8K 0x1UL
  305. #define SQ_FR_PMR_PAGE_SIZE_LOG_PGSZ_64K 0x4UL
  306. #define SQ_FR_PMR_PAGE_SIZE_LOG_PGSZ_256K 0x6UL
  307. #define SQ_FR_PMR_PAGE_SIZE_LOG_PGSZ_1M 0x8UL
  308. #define SQ_FR_PMR_PAGE_SIZE_LOG_PGSZ_2M 0x9UL
  309. #define SQ_FR_PMR_PAGE_SIZE_LOG_PGSZ_4M 0xaUL
  310. #define SQ_FR_PMR_PAGE_SIZE_LOG_PGSZ_1G 0x12UL
  311. #define SQ_FR_PMR_ZERO_BASED 0x20UL
  312. #define SQ_FR_PMR_RESERVED2_MASK 0xc0UL
  313. #define SQ_FR_PMR_RESERVED2_SFT 6
  314. __le32 l_key;
  315. u8 length[5];
  316. u8 reserved8_1;
  317. u8 reserved8_2;
  318. u8 numlevels_pbl_page_size_log;
  319. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_MASK 0x1fUL
  320. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_SFT 0
  321. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_PGSZ_4K 0x0UL
  322. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_PGSZ_8K 0x1UL
  323. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_PGSZ_64K 0x4UL
  324. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_PGSZ_256K 0x6UL
  325. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_PGSZ_1M 0x8UL
  326. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_PGSZ_2M 0x9UL
  327. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_PGSZ_4M 0xaUL
  328. #define SQ_FR_PMR_PBL_PAGE_SIZE_LOG_PGSZ_1G 0x12UL
  329. #define SQ_FR_PMR_RESERVED1 0x20UL
  330. #define SQ_FR_PMR_NUMLEVELS_MASK 0xc0UL
  331. #define SQ_FR_PMR_NUMLEVELS_SFT 6
  332. #define SQ_FR_PMR_NUMLEVELS_PHYSICAL (0x0UL << 6)
  333. #define SQ_FR_PMR_NUMLEVELS_LAYER1 (0x1UL << 6)
  334. #define SQ_FR_PMR_NUMLEVELS_LAYER2 (0x2UL << 6)
  335. __le64 pblptr;
  336. __le64 va;
  337. __le32 data[24];
  338. };
  339. /* Bind SQ WQE (40 bytes) */
  340. struct sq_bind {
  341. u8 wqe_type;
  342. #define SQ_BIND_WQE_TYPE_BIND 0xeUL
  343. u8 flags;
  344. #define SQ_BIND_FLAGS_SIGNAL_COMP 0x1UL
  345. #define SQ_BIND_FLAGS_RD_OR_ATOMIC_FENCE 0x2UL
  346. #define SQ_BIND_FLAGS_UC_FENCE 0x4UL
  347. #define SQ_BIND_FLAGS_SE 0x8UL
  348. #define SQ_BIND_FLAGS_INLINE 0x10UL
  349. u8 access_cntl;
  350. #define SQ_BIND_ACCESS_CNTL_LOCAL_WRITE 0x1UL
  351. #define SQ_BIND_ACCESS_CNTL_REMOTE_READ 0x2UL
  352. #define SQ_BIND_ACCESS_CNTL_REMOTE_WRITE 0x4UL
  353. #define SQ_BIND_ACCESS_CNTL_REMOTE_ATOMIC 0x8UL
  354. #define SQ_BIND_ACCESS_CNTL_WINDOW_BIND 0x10UL
  355. u8 reserved8_1;
  356. u8 mw_type_zero_based;
  357. #define SQ_BIND_ZERO_BASED 0x1UL
  358. #define SQ_BIND_MW_TYPE 0x2UL
  359. #define SQ_BIND_MW_TYPE_TYPE1 (0x0UL << 1)
  360. #define SQ_BIND_MW_TYPE_TYPE2 (0x1UL << 1)
  361. #define SQ_BIND_RESERVED6_MASK 0xfcUL
  362. #define SQ_BIND_RESERVED6_SFT 2
  363. u8 reserved8_2;
  364. __le16 reserved16;
  365. __le32 parent_l_key;
  366. __le32 l_key;
  367. __le64 va;
  368. u8 length[5];
  369. u8 data_reserved24[99];
  370. #define SQ_BIND_RESERVED24_MASK 0xffffff00UL
  371. #define SQ_BIND_RESERVED24_SFT 8
  372. #define SQ_BIND_DATA_MASK 0xffffffffUL
  373. #define SQ_BIND_DATA_SFT 0
  374. };
  375. /* RQ/SRQ WQE Structures */
  376. /* RQ/SRQ WQE (40 bytes) */
  377. struct rq_wqe {
  378. u8 wqe_type;
  379. #define RQ_WQE_WQE_TYPE_RCV 0x80UL
  380. u8 flags;
  381. u8 wqe_size;
  382. u8 reserved8;
  383. __le32 reserved32;
  384. __le32 wr_id[2];
  385. #define RQ_WQE_WR_ID_MASK 0xfffffUL
  386. #define RQ_WQE_WR_ID_SFT 0
  387. #define RQ_WQE_RESERVED44_MASK 0xfff00000UL
  388. #define RQ_WQE_RESERVED44_SFT 20
  389. __le32 reserved128[4];
  390. __le32 data[24];
  391. };
  392. /* CQ CQE Structures */
  393. /* Base CQE (32 bytes) */
  394. struct cq_base {
  395. __le64 reserved64_1;
  396. __le64 reserved64_2;
  397. __le64 reserved64_3;
  398. u8 cqe_type_toggle;
  399. #define CQ_BASE_TOGGLE 0x1UL
  400. #define CQ_BASE_CQE_TYPE_MASK 0x1eUL
  401. #define CQ_BASE_CQE_TYPE_SFT 1
  402. #define CQ_BASE_CQE_TYPE_REQ (0x0UL << 1)
  403. #define CQ_BASE_CQE_TYPE_RES_RC (0x1UL << 1)
  404. #define CQ_BASE_CQE_TYPE_RES_UD (0x2UL << 1)
  405. #define CQ_BASE_CQE_TYPE_RES_RAWETH_QP1 (0x3UL << 1)
  406. #define CQ_BASE_CQE_TYPE_TERMINAL (0xeUL << 1)
  407. #define CQ_BASE_CQE_TYPE_CUT_OFF (0xfUL << 1)
  408. #define CQ_BASE_RESERVED3_MASK 0xe0UL
  409. #define CQ_BASE_RESERVED3_SFT 5
  410. u8 status;
  411. __le16 reserved16;
  412. __le32 reserved32;
  413. };
  414. /* Requester CQ CQE (32 bytes) */
  415. struct cq_req {
  416. __le64 qp_handle;
  417. __le16 sq_cons_idx;
  418. __le16 reserved16_1;
  419. __le32 reserved32_2;
  420. __le64 reserved64;
  421. u8 cqe_type_toggle;
  422. #define CQ_REQ_TOGGLE 0x1UL
  423. #define CQ_REQ_CQE_TYPE_MASK 0x1eUL
  424. #define CQ_REQ_CQE_TYPE_SFT 1
  425. #define CQ_REQ_CQE_TYPE_REQ (0x0UL << 1)
  426. #define CQ_REQ_RESERVED3_MASK 0xe0UL
  427. #define CQ_REQ_RESERVED3_SFT 5
  428. u8 status;
  429. #define CQ_REQ_STATUS_OK 0x0UL
  430. #define CQ_REQ_STATUS_BAD_RESPONSE_ERR 0x1UL
  431. #define CQ_REQ_STATUS_LOCAL_LENGTH_ERR 0x2UL
  432. #define CQ_REQ_STATUS_LOCAL_QP_OPERATION_ERR 0x3UL
  433. #define CQ_REQ_STATUS_LOCAL_PROTECTION_ERR 0x4UL
  434. #define CQ_REQ_STATUS_MEMORY_MGT_OPERATION_ERR 0x5UL
  435. #define CQ_REQ_STATUS_REMOTE_INVALID_REQUEST_ERR 0x6UL
  436. #define CQ_REQ_STATUS_REMOTE_ACCESS_ERR 0x7UL
  437. #define CQ_REQ_STATUS_REMOTE_OPERATION_ERR 0x8UL
  438. #define CQ_REQ_STATUS_RNR_NAK_RETRY_CNT_ERR 0x9UL
  439. #define CQ_REQ_STATUS_TRANSPORT_RETRY_CNT_ERR 0xaUL
  440. #define CQ_REQ_STATUS_WORK_REQUEST_FLUSHED_ERR 0xbUL
  441. __le16 reserved16_2;
  442. __le32 reserved32_1;
  443. };
  444. /* Responder RC CQE (32 bytes) */
  445. struct cq_res_rc {
  446. __le32 length;
  447. __le32 imm_data_or_inv_r_key;
  448. __le64 qp_handle;
  449. __le64 mr_handle;
  450. u8 cqe_type_toggle;
  451. #define CQ_RES_RC_TOGGLE 0x1UL
  452. #define CQ_RES_RC_CQE_TYPE_MASK 0x1eUL
  453. #define CQ_RES_RC_CQE_TYPE_SFT 1
  454. #define CQ_RES_RC_CQE_TYPE_RES_RC (0x1UL << 1)
  455. #define CQ_RES_RC_RESERVED3_MASK 0xe0UL
  456. #define CQ_RES_RC_RESERVED3_SFT 5
  457. u8 status;
  458. #define CQ_RES_RC_STATUS_OK 0x0UL
  459. #define CQ_RES_RC_STATUS_LOCAL_ACCESS_ERROR 0x1UL
  460. #define CQ_RES_RC_STATUS_LOCAL_LENGTH_ERR 0x2UL
  461. #define CQ_RES_RC_STATUS_LOCAL_PROTECTION_ERR 0x3UL
  462. #define CQ_RES_RC_STATUS_LOCAL_QP_OPERATION_ERR 0x4UL
  463. #define CQ_RES_RC_STATUS_MEMORY_MGT_OPERATION_ERR 0x5UL
  464. #define CQ_RES_RC_STATUS_REMOTE_INVALID_REQUEST_ERR 0x6UL
  465. #define CQ_RES_RC_STATUS_WORK_REQUEST_FLUSHED_ERR 0x7UL
  466. #define CQ_RES_RC_STATUS_HW_FLUSH_ERR 0x8UL
  467. __le16 flags;
  468. #define CQ_RES_RC_FLAGS_SRQ 0x1UL
  469. #define CQ_RES_RC_FLAGS_SRQ_RQ (0x0UL << 0)
  470. #define CQ_RES_RC_FLAGS_SRQ_SRQ (0x1UL << 0)
  471. #define CQ_RES_RC_FLAGS_SRQ_LAST CQ_RES_RC_FLAGS_SRQ_SRQ
  472. #define CQ_RES_RC_FLAGS_IMM 0x2UL
  473. #define CQ_RES_RC_FLAGS_INV 0x4UL
  474. #define CQ_RES_RC_FLAGS_RDMA 0x8UL
  475. #define CQ_RES_RC_FLAGS_RDMA_SEND (0x0UL << 3)
  476. #define CQ_RES_RC_FLAGS_RDMA_RDMA_WRITE (0x1UL << 3)
  477. #define CQ_RES_RC_FLAGS_RDMA_LAST CQ_RES_RC_FLAGS_RDMA_RDMA_WRITE
  478. __le32 srq_or_rq_wr_id;
  479. #define CQ_RES_RC_SRQ_OR_RQ_WR_ID_MASK 0xfffffUL
  480. #define CQ_RES_RC_SRQ_OR_RQ_WR_ID_SFT 0
  481. #define CQ_RES_RC_RESERVED12_MASK 0xfff00000UL
  482. #define CQ_RES_RC_RESERVED12_SFT 20
  483. };
  484. /* Responder UD CQE (32 bytes) */
  485. struct cq_res_ud {
  486. __le32 length;
  487. #define CQ_RES_UD_LENGTH_MASK 0x3fffUL
  488. #define CQ_RES_UD_LENGTH_SFT 0
  489. #define CQ_RES_UD_RESERVED18_MASK 0xffffc000UL
  490. #define CQ_RES_UD_RESERVED18_SFT 14
  491. __le32 imm_data;
  492. __le64 qp_handle;
  493. __le16 src_mac[3];
  494. __le16 src_qp_low;
  495. u8 cqe_type_toggle;
  496. #define CQ_RES_UD_TOGGLE 0x1UL
  497. #define CQ_RES_UD_CQE_TYPE_MASK 0x1eUL
  498. #define CQ_RES_UD_CQE_TYPE_SFT 1
  499. #define CQ_RES_UD_CQE_TYPE_RES_UD (0x2UL << 1)
  500. #define CQ_RES_UD_RESERVED3_MASK 0xe0UL
  501. #define CQ_RES_UD_RESERVED3_SFT 5
  502. u8 status;
  503. #define CQ_RES_UD_STATUS_OK 0x0UL
  504. #define CQ_RES_UD_STATUS_LOCAL_ACCESS_ERROR 0x1UL
  505. #define CQ_RES_UD_STATUS_HW_LOCAL_LENGTH_ERR 0x2UL
  506. #define CQ_RES_UD_STATUS_LOCAL_PROTECTION_ERR 0x3UL
  507. #define CQ_RES_UD_STATUS_LOCAL_QP_OPERATION_ERR 0x4UL
  508. #define CQ_RES_UD_STATUS_MEMORY_MGT_OPERATION_ERR 0x5UL
  509. #define CQ_RES_UD_STATUS_WORK_REQUEST_FLUSHED_ERR 0x7UL
  510. #define CQ_RES_UD_STATUS_HW_FLUSH_ERR 0x8UL
  511. __le16 flags;
  512. #define CQ_RES_UD_FLAGS_SRQ 0x1UL
  513. #define CQ_RES_UD_FLAGS_SRQ_RQ (0x0UL << 0)
  514. #define CQ_RES_UD_FLAGS_SRQ_SRQ (0x1UL << 0)
  515. #define CQ_RES_UD_FLAGS_SRQ_LAST CQ_RES_UD_FLAGS_SRQ_SRQ
  516. #define CQ_RES_UD_FLAGS_IMM 0x2UL
  517. #define CQ_RES_UD_FLAGS_ROCE_IP_VER_MASK 0xcUL
  518. #define CQ_RES_UD_FLAGS_ROCE_IP_VER_SFT 2
  519. #define CQ_RES_UD_FLAGS_ROCE_IP_VER_V1 (0x0UL << 2)
  520. #define CQ_RES_UD_FLAGS_ROCE_IP_VER_V2IPV4 (0x2UL << 2)
  521. #define CQ_RES_UD_FLAGS_ROCE_IP_VER_V2IPV6 (0x3UL << 2)
  522. #define CQ_RES_UD_FLAGS_ROCE_IP_VER_LAST \
  523. CQ_RES_UD_FLAGS_ROCE_IP_VER_V2IPV6
  524. __le32 src_qp_high_srq_or_rq_wr_id;
  525. #define CQ_RES_UD_SRQ_OR_RQ_WR_ID_MASK 0xfffffUL
  526. #define CQ_RES_UD_SRQ_OR_RQ_WR_ID_SFT 0
  527. #define CQ_RES_UD_RESERVED4_MASK 0xf00000UL
  528. #define CQ_RES_UD_RESERVED4_SFT 20
  529. #define CQ_RES_UD_SRC_QP_HIGH_MASK 0xff000000UL
  530. #define CQ_RES_UD_SRC_QP_HIGH_SFT 24
  531. };
  532. /* Responder RawEth and QP1 CQE (32 bytes) */
  533. struct cq_res_raweth_qp1 {
  534. __le16 length;
  535. #define CQ_RES_RAWETH_QP1_LENGTH_MASK 0x3fffUL
  536. #define CQ_RES_RAWETH_QP1_LENGTH_SFT 0
  537. #define CQ_RES_RAWETH_QP1_RESERVED2_MASK 0xc000UL
  538. #define CQ_RES_RAWETH_QP1_RESERVED2_SFT 14
  539. __le16 raweth_qp1_flags;
  540. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ERROR 0x1UL
  541. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_RESERVED5_1_MASK 0x3eUL
  542. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_RESERVED5_1_SFT 1
  543. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_MASK 0x3c0UL
  544. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_SFT 6
  545. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_NOT_KNOWN (0x0UL << 6)
  546. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_IP (0x1UL << 6)
  547. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_TCP (0x2UL << 6)
  548. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_UDP (0x3UL << 6)
  549. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_FCOE (0x4UL << 6)
  550. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_ROCE (0x5UL << 6)
  551. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_ICMP (0x7UL << 6)
  552. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_PTP_WO_TIMESTAMP \
  553. (0x8UL << 6)
  554. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_PTP_W_TIMESTAMP \
  555. (0x9UL << 6)
  556. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_LAST \
  557. CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_ITYPE_PTP_W_TIMESTAMP
  558. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_MASK 0x3ffUL
  559. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS_SFT 0
  560. #define CQ_RES_RAWETH_QP1_RESERVED6_MASK 0xfc00UL
  561. #define CQ_RES_RAWETH_QP1_RESERVED6_SFT 10
  562. __le16 raweth_qp1_errors;
  563. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_RESERVED4_MASK 0xfUL
  564. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_RESERVED4_SFT 0
  565. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_IP_CS_ERROR 0x10UL
  566. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_L4_CS_ERROR 0x20UL
  567. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_IP_CS_ERROR 0x40UL
  568. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_L4_CS_ERROR 0x80UL
  569. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_CRC_ERROR 0x100UL
  570. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_MASK 0xe00UL
  571. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_SFT 9
  572. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_NO_ERROR \
  573. (0x0UL << 9)
  574. #define \
  575. CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_T_L3_BAD_VERSION \
  576. (0x1UL << 9)
  577. #define \
  578. CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_T_L3_BAD_HDR_LEN \
  579. (0x2UL << 9)
  580. #define \
  581. CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_TUNNEL_TOTAL_ERROR \
  582. (0x3UL << 9)
  583. #define \
  584. CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_T_IP_TOTAL_ERROR \
  585. (0x4UL << 9)
  586. #define \
  587. CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_T_UDP_TOTAL_ERROR \
  588. (0x5UL << 9)
  589. #define \
  590. CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL \
  591. (0x6UL << 9)
  592. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_LAST \
  593. CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL
  594. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_MASK 0xf000UL
  595. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_SFT 12
  596. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_NO_ERROR \
  597. (0x0UL << 12)
  598. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_L3_BAD_VERSION \
  599. (0x1UL << 12)
  600. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_L3_BAD_HDR_LEN \
  601. (0x2UL << 12)
  602. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_L3_BAD_TTL \
  603. (0x3UL << 12)
  604. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_IP_TOTAL_ERROR \
  605. (0x4UL << 12)
  606. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_UDP_TOTAL_ERROR \
  607. (0x5UL << 12)
  608. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN \
  609. (0x6UL << 12)
  610. #define \
  611. CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN_TOO_SMALL\
  612. (0x7UL << 12)
  613. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN \
  614. (0x8UL << 12)
  615. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_LAST \
  616. CQ_RES_RAWETH_QP1_RAWETH_QP1_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN
  617. __le16 raweth_qp1_cfa_code;
  618. __le64 qp_handle;
  619. __le32 raweth_qp1_flags2;
  620. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_IP_CS_CALC 0x1UL
  621. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_L4_CS_CALC 0x2UL
  622. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_T_IP_CS_CALC 0x4UL
  623. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_T_L4_CS_CALC 0x8UL
  624. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_META_FORMAT_MASK 0xf0UL
  625. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_META_FORMAT_SFT 4
  626. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_META_FORMAT_NONE \
  627. (0x0UL << 4)
  628. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_META_FORMAT_VLAN \
  629. (0x1UL << 4)
  630. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_META_FORMAT_LAST\
  631. CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_META_FORMAT_VLAN
  632. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_FLAGS2_IP_TYPE 0x100UL
  633. __le32 raweth_qp1_metadata;
  634. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_VID_MASK 0xfffUL
  635. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_VID_SFT 0
  636. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_DE 0x1000UL
  637. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_PRI_MASK 0xe000UL
  638. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_PRI_SFT 13
  639. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_TPID_MASK 0xffff0000UL
  640. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_METADATA_TPID_SFT 16
  641. u8 cqe_type_toggle;
  642. #define CQ_RES_RAWETH_QP1_TOGGLE 0x1UL
  643. #define CQ_RES_RAWETH_QP1_CQE_TYPE_MASK 0x1eUL
  644. #define CQ_RES_RAWETH_QP1_CQE_TYPE_SFT 1
  645. #define CQ_RES_RAWETH_QP1_CQE_TYPE_RES_RAWETH_QP1 (0x3UL << 1)
  646. #define CQ_RES_RAWETH_QP1_RESERVED3_MASK 0xe0UL
  647. #define CQ_RES_RAWETH_QP1_RESERVED3_SFT 5
  648. u8 status;
  649. #define CQ_RES_RAWETH_QP1_STATUS_OK 0x0UL
  650. #define CQ_RES_RAWETH_QP1_STATUS_LOCAL_ACCESS_ERROR 0x1UL
  651. #define CQ_RES_RAWETH_QP1_STATUS_HW_LOCAL_LENGTH_ERR 0x2UL
  652. #define CQ_RES_RAWETH_QP1_STATUS_LOCAL_PROTECTION_ERR 0x3UL
  653. #define CQ_RES_RAWETH_QP1_STATUS_LOCAL_QP_OPERATION_ERR 0x4UL
  654. #define CQ_RES_RAWETH_QP1_STATUS_MEMORY_MGT_OPERATION_ERR 0x5UL
  655. #define CQ_RES_RAWETH_QP1_STATUS_WORK_REQUEST_FLUSHED_ERR 0x7UL
  656. #define CQ_RES_RAWETH_QP1_STATUS_HW_FLUSH_ERR 0x8UL
  657. __le16 flags;
  658. #define CQ_RES_RAWETH_QP1_FLAGS_SRQ 0x1UL
  659. #define CQ_RES_RAWETH_QP1_FLAGS_SRQ_RQ 0x0UL
  660. #define CQ_RES_RAWETH_QP1_FLAGS_SRQ_SRQ 0x1UL
  661. #define CQ_RES_RAWETH_QP1_FLAGS_SRQ_LAST \
  662. CQ_RES_RAWETH_QP1_FLAGS_SRQ_SRQ
  663. __le32 raweth_qp1_payload_offset_srq_or_rq_wr_id;
  664. #define CQ_RES_RAWETH_QP1_SRQ_OR_RQ_WR_ID_MASK 0xfffffUL
  665. #define CQ_RES_RAWETH_QP1_SRQ_OR_RQ_WR_ID_SFT 0
  666. #define CQ_RES_RAWETH_QP1_RESERVED4_MASK 0xf00000UL
  667. #define CQ_RES_RAWETH_QP1_RESERVED4_SFT 20
  668. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_PAYLOAD_OFFSET_MASK 0xff000000UL
  669. #define CQ_RES_RAWETH_QP1_RAWETH_QP1_PAYLOAD_OFFSET_SFT 24
  670. };
  671. /* Terminal CQE (32 bytes) */
  672. struct cq_terminal {
  673. __le64 qp_handle;
  674. __le16 sq_cons_idx;
  675. __le16 rq_cons_idx;
  676. __le32 reserved32_1;
  677. __le64 reserved64_3;
  678. u8 cqe_type_toggle;
  679. #define CQ_TERMINAL_TOGGLE 0x1UL
  680. #define CQ_TERMINAL_CQE_TYPE_MASK 0x1eUL
  681. #define CQ_TERMINAL_CQE_TYPE_SFT 1
  682. #define CQ_TERMINAL_CQE_TYPE_TERMINAL (0xeUL << 1)
  683. #define CQ_TERMINAL_RESERVED3_MASK 0xe0UL
  684. #define CQ_TERMINAL_RESERVED3_SFT 5
  685. u8 status;
  686. #define CQ_TERMINAL_STATUS_OK 0x0UL
  687. __le16 reserved16;
  688. __le32 reserved32_2;
  689. };
  690. /* Cutoff CQE (32 bytes) */
  691. struct cq_cutoff {
  692. __le64 reserved64_1;
  693. __le64 reserved64_2;
  694. __le64 reserved64_3;
  695. u8 cqe_type_toggle;
  696. #define CQ_CUTOFF_TOGGLE 0x1UL
  697. #define CQ_CUTOFF_CQE_TYPE_MASK 0x1eUL
  698. #define CQ_CUTOFF_CQE_TYPE_SFT 1
  699. #define CQ_CUTOFF_CQE_TYPE_CUT_OFF (0xfUL << 1)
  700. #define CQ_CUTOFF_RESERVED3_MASK 0xe0UL
  701. #define CQ_CUTOFF_RESERVED3_SFT 5
  702. u8 status;
  703. #define CQ_CUTOFF_STATUS_OK 0x0UL
  704. __le16 reserved16;
  705. __le32 reserved32;
  706. };
  707. /* Notification Queue (NQ) Structures */
  708. /* Base NQ Record (16 bytes) */
  709. struct nq_base {
  710. __le16 info10_type;
  711. #define NQ_BASE_TYPE_MASK 0x3fUL
  712. #define NQ_BASE_TYPE_SFT 0
  713. #define NQ_BASE_TYPE_CQ_NOTIFICATION 0x30UL
  714. #define NQ_BASE_TYPE_SRQ_EVENT 0x32UL
  715. #define NQ_BASE_TYPE_DBQ_EVENT 0x34UL
  716. #define NQ_BASE_TYPE_QP_EVENT 0x38UL
  717. #define NQ_BASE_TYPE_FUNC_EVENT 0x3aUL
  718. #define NQ_BASE_INFO10_MASK 0xffc0UL
  719. #define NQ_BASE_INFO10_SFT 6
  720. __le16 info16;
  721. __le32 info32;
  722. __le32 info63_v[2];
  723. #define NQ_BASE_V 0x1UL
  724. #define NQ_BASE_INFO63_MASK 0xfffffffeUL
  725. #define NQ_BASE_INFO63_SFT 1
  726. };
  727. /* Completion Queue Notification (16 bytes) */
  728. struct nq_cn {
  729. __le16 type;
  730. #define NQ_CN_TYPE_MASK 0x3fUL
  731. #define NQ_CN_TYPE_SFT 0
  732. #define NQ_CN_TYPE_CQ_NOTIFICATION 0x30UL
  733. #define NQ_CN_RESERVED9_MASK 0xffc0UL
  734. #define NQ_CN_RESERVED9_SFT 6
  735. __le16 reserved16;
  736. __le32 cq_handle_low;
  737. __le32 v;
  738. #define NQ_CN_V 0x1UL
  739. #define NQ_CN_RESERVED31_MASK 0xfffffffeUL
  740. #define NQ_CN_RESERVED31_SFT 1
  741. __le32 cq_handle_high;
  742. };
  743. /* SRQ Event Notification (16 bytes) */
  744. struct nq_srq_event {
  745. u8 type;
  746. #define NQ_SRQ_EVENT_TYPE_MASK 0x3fUL
  747. #define NQ_SRQ_EVENT_TYPE_SFT 0
  748. #define NQ_SRQ_EVENT_TYPE_SRQ_EVENT 0x32UL
  749. #define NQ_SRQ_EVENT_RESERVED1_MASK 0xc0UL
  750. #define NQ_SRQ_EVENT_RESERVED1_SFT 6
  751. u8 event;
  752. #define NQ_SRQ_EVENT_EVENT_SRQ_THRESHOLD_EVENT 0x1UL
  753. __le16 reserved16;
  754. __le32 srq_handle_low;
  755. __le32 v;
  756. #define NQ_SRQ_EVENT_V 0x1UL
  757. #define NQ_SRQ_EVENT_RESERVED31_MASK 0xfffffffeUL
  758. #define NQ_SRQ_EVENT_RESERVED31_SFT 1
  759. __le32 srq_handle_high;
  760. };
  761. /* DBQ Async Event Notification (16 bytes) */
  762. struct nq_dbq_event {
  763. u8 type;
  764. #define NQ_DBQ_EVENT_TYPE_MASK 0x3fUL
  765. #define NQ_DBQ_EVENT_TYPE_SFT 0
  766. #define NQ_DBQ_EVENT_TYPE_DBQ_EVENT 0x34UL
  767. #define NQ_DBQ_EVENT_RESERVED1_MASK 0xc0UL
  768. #define NQ_DBQ_EVENT_RESERVED1_SFT 6
  769. u8 event;
  770. #define NQ_DBQ_EVENT_EVENT_DBQ_THRESHOLD_EVENT 0x1UL
  771. __le16 db_pfid;
  772. #define NQ_DBQ_EVENT_DB_PFID_MASK 0xfUL
  773. #define NQ_DBQ_EVENT_DB_PFID_SFT 0
  774. #define NQ_DBQ_EVENT_RESERVED12_MASK 0xfff0UL
  775. #define NQ_DBQ_EVENT_RESERVED12_SFT 4
  776. __le32 db_dpi;
  777. #define NQ_DBQ_EVENT_DB_DPI_MASK 0xfffffUL
  778. #define NQ_DBQ_EVENT_DB_DPI_SFT 0
  779. #define NQ_DBQ_EVENT_RESERVED12_2_MASK 0xfff00000UL
  780. #define NQ_DBQ_EVENT_RESERVED12_2_SFT 20
  781. __le32 v;
  782. #define NQ_DBQ_EVENT_V 0x1UL
  783. #define NQ_DBQ_EVENT_RESERVED32_MASK 0xfffffffeUL
  784. #define NQ_DBQ_EVENT_RESERVED32_SFT 1
  785. __le32 db_type_db_xid;
  786. #define NQ_DBQ_EVENT_DB_XID_MASK 0xfffffUL
  787. #define NQ_DBQ_EVENT_DB_XID_SFT 0
  788. #define NQ_DBQ_EVENT_RESERVED8_MASK 0xff00000UL
  789. #define NQ_DBQ_EVENT_RESERVED8_SFT 20
  790. #define NQ_DBQ_EVENT_DB_TYPE_MASK 0xf0000000UL
  791. #define NQ_DBQ_EVENT_DB_TYPE_SFT 28
  792. };
  793. /* Read Request/Response Queue Structures */
  794. /* Input Read Request Queue (IRRQ) Message (32 bytes) */
  795. struct xrrq_irrq {
  796. __le16 credits_type;
  797. #define XRRQ_IRRQ_TYPE 0x1UL
  798. #define XRRQ_IRRQ_TYPE_READ_REQ 0x0UL
  799. #define XRRQ_IRRQ_TYPE_ATOMIC_REQ 0x1UL
  800. #define XRRQ_IRRQ_RESERVED10_MASK 0x7feUL
  801. #define XRRQ_IRRQ_RESERVED10_SFT 1
  802. #define XRRQ_IRRQ_CREDITS_MASK 0xf800UL
  803. #define XRRQ_IRRQ_CREDITS_SFT 11
  804. __le16 reserved16;
  805. __le32 reserved32;
  806. __le32 psn;
  807. #define XRRQ_IRRQ_PSN_MASK 0xffffffUL
  808. #define XRRQ_IRRQ_PSN_SFT 0
  809. #define XRRQ_IRRQ_RESERVED8_1_MASK 0xff000000UL
  810. #define XRRQ_IRRQ_RESERVED8_1_SFT 24
  811. __le32 msn;
  812. #define XRRQ_IRRQ_MSN_MASK 0xffffffUL
  813. #define XRRQ_IRRQ_MSN_SFT 0
  814. #define XRRQ_IRRQ_RESERVED8_2_MASK 0xff000000UL
  815. #define XRRQ_IRRQ_RESERVED8_2_SFT 24
  816. __le64 va_or_atomic_result;
  817. __le32 rdma_r_key;
  818. __le32 length;
  819. };
  820. /* Output Read Request Queue (ORRQ) Message (32 bytes) */
  821. struct xrrq_orrq {
  822. __le16 num_sges_type;
  823. #define XRRQ_ORRQ_TYPE 0x1UL
  824. #define XRRQ_ORRQ_TYPE_READ_REQ 0x0UL
  825. #define XRRQ_ORRQ_TYPE_ATOMIC_REQ 0x1UL
  826. #define XRRQ_ORRQ_RESERVED10_MASK 0x7feUL
  827. #define XRRQ_ORRQ_RESERVED10_SFT 1
  828. #define XRRQ_ORRQ_NUM_SGES_MASK 0xf800UL
  829. #define XRRQ_ORRQ_NUM_SGES_SFT 11
  830. __le16 reserved16;
  831. __le32 length;
  832. __le32 psn;
  833. #define XRRQ_ORRQ_PSN_MASK 0xffffffUL
  834. #define XRRQ_ORRQ_PSN_SFT 0
  835. #define XRRQ_ORRQ_RESERVED8_1_MASK 0xff000000UL
  836. #define XRRQ_ORRQ_RESERVED8_1_SFT 24
  837. __le32 end_psn;
  838. #define XRRQ_ORRQ_END_PSN_MASK 0xffffffUL
  839. #define XRRQ_ORRQ_END_PSN_SFT 0
  840. #define XRRQ_ORRQ_RESERVED8_2_MASK 0xff000000UL
  841. #define XRRQ_ORRQ_RESERVED8_2_SFT 24
  842. __le64 first_sge_phy_or_sing_sge_va;
  843. __le32 single_sge_l_key;
  844. __le32 single_sge_size;
  845. };
  846. /* Page Buffer List Memory Structures (PBL) */
  847. /* Page Table Entry (PTE) (8 bytes) */
  848. struct ptu_pte {
  849. __le32 page_next_to_last_last_valid[2];
  850. #define PTU_PTE_VALID 0x1UL
  851. #define PTU_PTE_LAST 0x2UL
  852. #define PTU_PTE_NEXT_TO_LAST 0x4UL
  853. #define PTU_PTE_PAGE_MASK 0xfffff000UL
  854. #define PTU_PTE_PAGE_SFT 12
  855. };
  856. /* Page Directory Entry (PDE) (8 bytes) */
  857. struct ptu_pde {
  858. __le32 page_valid[2];
  859. #define PTU_PDE_VALID 0x1UL
  860. #define PTU_PDE_PAGE_MASK 0xfffff000UL
  861. #define PTU_PDE_PAGE_SFT 12
  862. };
  863. /* RoCE Fastpath Host Structures */
  864. /* Command Queue (CMDQ) Interface */
  865. /* Init CMDQ (16 bytes) */
  866. struct cmdq_init {
  867. __le64 cmdq_pbl;
  868. __le16 cmdq_size_cmdq_lvl;
  869. #define CMDQ_INIT_CMDQ_LVL_MASK 0x3UL
  870. #define CMDQ_INIT_CMDQ_LVL_SFT 0
  871. #define CMDQ_INIT_CMDQ_SIZE_MASK 0xfffcUL
  872. #define CMDQ_INIT_CMDQ_SIZE_SFT 2
  873. __le16 creq_ring_id;
  874. __le32 prod_idx;
  875. };
  876. /* Update CMDQ producer index (16 bytes) */
  877. struct cmdq_update {
  878. __le64 reserved64;
  879. __le32 reserved32;
  880. __le32 prod_idx;
  881. };
  882. /* CMDQ common header structure (16 bytes) */
  883. struct cmdq_base {
  884. u8 opcode;
  885. #define CMDQ_BASE_OPCODE_CREATE_QP 0x1UL
  886. #define CMDQ_BASE_OPCODE_DESTROY_QP 0x2UL
  887. #define CMDQ_BASE_OPCODE_MODIFY_QP 0x3UL
  888. #define CMDQ_BASE_OPCODE_QUERY_QP 0x4UL
  889. #define CMDQ_BASE_OPCODE_CREATE_SRQ 0x5UL
  890. #define CMDQ_BASE_OPCODE_DESTROY_SRQ 0x6UL
  891. #define CMDQ_BASE_OPCODE_QUERY_SRQ 0x8UL
  892. #define CMDQ_BASE_OPCODE_CREATE_CQ 0x9UL
  893. #define CMDQ_BASE_OPCODE_DESTROY_CQ 0xaUL
  894. #define CMDQ_BASE_OPCODE_RESIZE_CQ 0xcUL
  895. #define CMDQ_BASE_OPCODE_ALLOCATE_MRW 0xdUL
  896. #define CMDQ_BASE_OPCODE_DEALLOCATE_KEY 0xeUL
  897. #define CMDQ_BASE_OPCODE_REGISTER_MR 0xfUL
  898. #define CMDQ_BASE_OPCODE_DEREGISTER_MR 0x10UL
  899. #define CMDQ_BASE_OPCODE_ADD_GID 0x11UL
  900. #define CMDQ_BASE_OPCODE_DELETE_GID 0x12UL
  901. #define CMDQ_BASE_OPCODE_MODIFY_GID 0x17UL
  902. #define CMDQ_BASE_OPCODE_QUERY_GID 0x18UL
  903. #define CMDQ_BASE_OPCODE_CREATE_QP1 0x13UL
  904. #define CMDQ_BASE_OPCODE_DESTROY_QP1 0x14UL
  905. #define CMDQ_BASE_OPCODE_CREATE_AH 0x15UL
  906. #define CMDQ_BASE_OPCODE_DESTROY_AH 0x16UL
  907. #define CMDQ_BASE_OPCODE_INITIALIZE_FW 0x80UL
  908. #define CMDQ_BASE_OPCODE_DEINITIALIZE_FW 0x81UL
  909. #define CMDQ_BASE_OPCODE_STOP_FUNC 0x82UL
  910. #define CMDQ_BASE_OPCODE_QUERY_FUNC 0x83UL
  911. #define CMDQ_BASE_OPCODE_SET_FUNC_RESOURCES 0x84UL
  912. #define CMDQ_BASE_OPCODE_READ_CONTEXT 0x85UL
  913. #define CMDQ_BASE_OPCODE_VF_BACKCHANNEL_REQUEST 0x86UL
  914. #define CMDQ_BASE_OPCODE_READ_VF_MEMORY 0x87UL
  915. #define CMDQ_BASE_OPCODE_COMPLETE_VF_REQUEST 0x88UL
  916. #define CMDQ_BASE_OPCODE_EXTEND_CONTEXT_ARRRAY 0x89UL
  917. #define CMDQ_BASE_OPCODE_MAP_TC_TO_COS 0x8aUL
  918. #define CMDQ_BASE_OPCODE_QUERY_VERSION 0x8bUL
  919. #define CMDQ_BASE_OPCODE_MODIFY_CC 0x8cUL
  920. #define CMDQ_BASE_OPCODE_QUERY_CC 0x8dUL
  921. u8 cmd_size;
  922. __le16 flags;
  923. __le16 cookie;
  924. u8 resp_size;
  925. u8 reserved8;
  926. __le64 resp_addr;
  927. };
  928. /* Create QP command (96 bytes) */
  929. struct cmdq_create_qp {
  930. u8 opcode;
  931. #define CMDQ_CREATE_QP_OPCODE_CREATE_QP 0x1UL
  932. u8 cmd_size;
  933. __le16 flags;
  934. __le16 cookie;
  935. u8 resp_size;
  936. u8 reserved8;
  937. __le64 resp_addr;
  938. __le64 qp_handle;
  939. __le32 qp_flags;
  940. #define CMDQ_CREATE_QP_QP_FLAGS_SRQ_USED 0x1UL
  941. #define CMDQ_CREATE_QP_QP_FLAGS_FORCE_COMPLETION 0x2UL
  942. #define CMDQ_CREATE_QP_QP_FLAGS_RESERVED_LKEY_ENABLE 0x4UL
  943. #define CMDQ_CREATE_QP_QP_FLAGS_FR_PMR_ENABLED 0x8UL
  944. u8 type;
  945. #define CMDQ_CREATE_QP_TYPE_RC 0x2UL
  946. #define CMDQ_CREATE_QP_TYPE_UD 0x4UL
  947. #define CMDQ_CREATE_QP_TYPE_RAW_ETHERTYPE 0x6UL
  948. u8 sq_pg_size_sq_lvl;
  949. #define CMDQ_CREATE_QP_SQ_LVL_MASK 0xfUL
  950. #define CMDQ_CREATE_QP_SQ_LVL_SFT 0
  951. #define CMDQ_CREATE_QP_SQ_LVL_LVL_0 0x0UL
  952. #define CMDQ_CREATE_QP_SQ_LVL_LVL_1 0x1UL
  953. #define CMDQ_CREATE_QP_SQ_LVL_LVL_2 0x2UL
  954. #define CMDQ_CREATE_QP_SQ_PG_SIZE_MASK 0xf0UL
  955. #define CMDQ_CREATE_QP_SQ_PG_SIZE_SFT 4
  956. #define CMDQ_CREATE_QP_SQ_PG_SIZE_PG_4K (0x0UL << 4)
  957. #define CMDQ_CREATE_QP_SQ_PG_SIZE_PG_8K (0x1UL << 4)
  958. #define CMDQ_CREATE_QP_SQ_PG_SIZE_PG_64K (0x2UL << 4)
  959. #define CMDQ_CREATE_QP_SQ_PG_SIZE_PG_2M (0x3UL << 4)
  960. #define CMDQ_CREATE_QP_SQ_PG_SIZE_PG_8M (0x4UL << 4)
  961. #define CMDQ_CREATE_QP_SQ_PG_SIZE_PG_1G (0x5UL << 4)
  962. u8 rq_pg_size_rq_lvl;
  963. #define CMDQ_CREATE_QP_RQ_LVL_MASK 0xfUL
  964. #define CMDQ_CREATE_QP_RQ_LVL_SFT 0
  965. #define CMDQ_CREATE_QP_RQ_LVL_LVL_0 0x0UL
  966. #define CMDQ_CREATE_QP_RQ_LVL_LVL_1 0x1UL
  967. #define CMDQ_CREATE_QP_RQ_LVL_LVL_2 0x2UL
  968. #define CMDQ_CREATE_QP_RQ_PG_SIZE_MASK 0xf0UL
  969. #define CMDQ_CREATE_QP_RQ_PG_SIZE_SFT 4
  970. #define CMDQ_CREATE_QP_RQ_PG_SIZE_PG_4K (0x0UL << 4)
  971. #define CMDQ_CREATE_QP_RQ_PG_SIZE_PG_8K (0x1UL << 4)
  972. #define CMDQ_CREATE_QP_RQ_PG_SIZE_PG_64K (0x2UL << 4)
  973. #define CMDQ_CREATE_QP_RQ_PG_SIZE_PG_2M (0x3UL << 4)
  974. #define CMDQ_CREATE_QP_RQ_PG_SIZE_PG_8M (0x4UL << 4)
  975. #define CMDQ_CREATE_QP_RQ_PG_SIZE_PG_1G (0x5UL << 4)
  976. u8 unused_0;
  977. __le32 dpi;
  978. __le32 sq_size;
  979. __le32 rq_size;
  980. __le16 sq_fwo_sq_sge;
  981. #define CMDQ_CREATE_QP_SQ_SGE_MASK 0xfUL
  982. #define CMDQ_CREATE_QP_SQ_SGE_SFT 0
  983. #define CMDQ_CREATE_QP_SQ_FWO_MASK 0xfff0UL
  984. #define CMDQ_CREATE_QP_SQ_FWO_SFT 4
  985. __le16 rq_fwo_rq_sge;
  986. #define CMDQ_CREATE_QP_RQ_SGE_MASK 0xfUL
  987. #define CMDQ_CREATE_QP_RQ_SGE_SFT 0
  988. #define CMDQ_CREATE_QP_RQ_FWO_MASK 0xfff0UL
  989. #define CMDQ_CREATE_QP_RQ_FWO_SFT 4
  990. __le32 scq_cid;
  991. __le32 rcq_cid;
  992. __le32 srq_cid;
  993. __le32 pd_id;
  994. __le64 sq_pbl;
  995. __le64 rq_pbl;
  996. __le64 irrq_addr;
  997. __le64 orrq_addr;
  998. };
  999. /* Destroy QP command (24 bytes) */
  1000. struct cmdq_destroy_qp {
  1001. u8 opcode;
  1002. #define CMDQ_DESTROY_QP_OPCODE_DESTROY_QP 0x2UL
  1003. u8 cmd_size;
  1004. __le16 flags;
  1005. __le16 cookie;
  1006. u8 resp_size;
  1007. u8 reserved8;
  1008. __le64 resp_addr;
  1009. __le32 qp_cid;
  1010. __le32 unused_0;
  1011. };
  1012. /* Modify QP command (112 bytes) */
  1013. struct cmdq_modify_qp {
  1014. u8 opcode;
  1015. #define CMDQ_MODIFY_QP_OPCODE_MODIFY_QP 0x3UL
  1016. u8 cmd_size;
  1017. __le16 flags;
  1018. __le16 cookie;
  1019. u8 resp_size;
  1020. u8 reserved8;
  1021. __le64 resp_addr;
  1022. __le32 modify_mask;
  1023. #define CMDQ_MODIFY_QP_MODIFY_MASK_STATE 0x1UL
  1024. #define CMDQ_MODIFY_QP_MODIFY_MASK_EN_SQD_ASYNC_NOTIFY 0x2UL
  1025. #define CMDQ_MODIFY_QP_MODIFY_MASK_ACCESS 0x4UL
  1026. #define CMDQ_MODIFY_QP_MODIFY_MASK_PKEY 0x8UL
  1027. #define CMDQ_MODIFY_QP_MODIFY_MASK_QKEY 0x10UL
  1028. #define CMDQ_MODIFY_QP_MODIFY_MASK_DGID 0x20UL
  1029. #define CMDQ_MODIFY_QP_MODIFY_MASK_FLOW_LABEL 0x40UL
  1030. #define CMDQ_MODIFY_QP_MODIFY_MASK_SGID_INDEX 0x80UL
  1031. #define CMDQ_MODIFY_QP_MODIFY_MASK_HOP_LIMIT 0x100UL
  1032. #define CMDQ_MODIFY_QP_MODIFY_MASK_TRAFFIC_CLASS 0x200UL
  1033. #define CMDQ_MODIFY_QP_MODIFY_MASK_DEST_MAC 0x400UL
  1034. #define CMDQ_MODIFY_QP_MODIFY_MASK_PATH_MTU 0x1000UL
  1035. #define CMDQ_MODIFY_QP_MODIFY_MASK_TIMEOUT 0x2000UL
  1036. #define CMDQ_MODIFY_QP_MODIFY_MASK_RETRY_CNT 0x4000UL
  1037. #define CMDQ_MODIFY_QP_MODIFY_MASK_RNR_RETRY 0x8000UL
  1038. #define CMDQ_MODIFY_QP_MODIFY_MASK_RQ_PSN 0x10000UL
  1039. #define CMDQ_MODIFY_QP_MODIFY_MASK_MAX_RD_ATOMIC 0x20000UL
  1040. #define CMDQ_MODIFY_QP_MODIFY_MASK_MIN_RNR_TIMER 0x40000UL
  1041. #define CMDQ_MODIFY_QP_MODIFY_MASK_SQ_PSN 0x80000UL
  1042. #define CMDQ_MODIFY_QP_MODIFY_MASK_MAX_DEST_RD_ATOMIC 0x100000UL
  1043. #define CMDQ_MODIFY_QP_MODIFY_MASK_SQ_SIZE 0x200000UL
  1044. #define CMDQ_MODIFY_QP_MODIFY_MASK_RQ_SIZE 0x400000UL
  1045. #define CMDQ_MODIFY_QP_MODIFY_MASK_SQ_SGE 0x800000UL
  1046. #define CMDQ_MODIFY_QP_MODIFY_MASK_RQ_SGE 0x1000000UL
  1047. #define CMDQ_MODIFY_QP_MODIFY_MASK_MAX_INLINE_DATA 0x2000000UL
  1048. #define CMDQ_MODIFY_QP_MODIFY_MASK_DEST_QP_ID 0x4000000UL
  1049. #define CMDQ_MODIFY_QP_MODIFY_MASK_SRC_MAC 0x8000000UL
  1050. #define CMDQ_MODIFY_QP_MODIFY_MASK_VLAN_ID 0x10000000UL
  1051. #define CMDQ_MODIFY_QP_MODIFY_MASK_ENABLE_CC 0x20000000UL
  1052. #define CMDQ_MODIFY_QP_MODIFY_MASK_TOS_ECN 0x40000000UL
  1053. #define CMDQ_MODIFY_QP_MODIFY_MASK_TOS_DSCP 0x80000000UL
  1054. __le32 qp_cid;
  1055. u8 network_type_en_sqd_async_notify_new_state;
  1056. #define CMDQ_MODIFY_QP_NEW_STATE_MASK 0xfUL
  1057. #define CMDQ_MODIFY_QP_NEW_STATE_SFT 0
  1058. #define CMDQ_MODIFY_QP_NEW_STATE_RESET 0x0UL
  1059. #define CMDQ_MODIFY_QP_NEW_STATE_INIT 0x1UL
  1060. #define CMDQ_MODIFY_QP_NEW_STATE_RTR 0x2UL
  1061. #define CMDQ_MODIFY_QP_NEW_STATE_RTS 0x3UL
  1062. #define CMDQ_MODIFY_QP_NEW_STATE_SQD 0x4UL
  1063. #define CMDQ_MODIFY_QP_NEW_STATE_SQE 0x5UL
  1064. #define CMDQ_MODIFY_QP_NEW_STATE_ERR 0x6UL
  1065. #define CMDQ_MODIFY_QP_EN_SQD_ASYNC_NOTIFY 0x10UL
  1066. #define CMDQ_MODIFY_QP_NETWORK_TYPE_MASK 0xc0UL
  1067. #define CMDQ_MODIFY_QP_NETWORK_TYPE_SFT 6
  1068. #define CMDQ_MODIFY_QP_NETWORK_TYPE_ROCEV1 (0x0UL << 6)
  1069. #define CMDQ_MODIFY_QP_NETWORK_TYPE_ROCEV2_IPV4 (0x2UL << 6)
  1070. #define CMDQ_MODIFY_QP_NETWORK_TYPE_ROCEV2_IPV6 (0x3UL << 6)
  1071. u8 access;
  1072. #define CMDQ_MODIFY_QP_ACCESS_LOCAL_WRITE 0x1UL
  1073. #define CMDQ_MODIFY_QP_ACCESS_REMOTE_WRITE 0x2UL
  1074. #define CMDQ_MODIFY_QP_ACCESS_REMOTE_READ 0x4UL
  1075. #define CMDQ_MODIFY_QP_ACCESS_REMOTE_ATOMIC 0x8UL
  1076. __le16 pkey;
  1077. __le32 qkey;
  1078. __le32 dgid[4];
  1079. __le32 flow_label;
  1080. __le16 sgid_index;
  1081. u8 hop_limit;
  1082. u8 traffic_class;
  1083. __le16 dest_mac[3];
  1084. u8 tos_dscp_tos_ecn;
  1085. #define CMDQ_MODIFY_QP_TOS_ECN_MASK 0x3UL
  1086. #define CMDQ_MODIFY_QP_TOS_ECN_SFT 0
  1087. #define CMDQ_MODIFY_QP_TOS_DSCP_MASK 0xfcUL
  1088. #define CMDQ_MODIFY_QP_TOS_DSCP_SFT 2
  1089. u8 path_mtu;
  1090. #define CMDQ_MODIFY_QP_PATH_MTU_MASK 0xf0UL
  1091. #define CMDQ_MODIFY_QP_PATH_MTU_SFT 4
  1092. #define CMDQ_MODIFY_QP_PATH_MTU_MTU_256 (0x0UL << 4)
  1093. #define CMDQ_MODIFY_QP_PATH_MTU_MTU_512 (0x1UL << 4)
  1094. #define CMDQ_MODIFY_QP_PATH_MTU_MTU_1024 (0x2UL << 4)
  1095. #define CMDQ_MODIFY_QP_PATH_MTU_MTU_2048 (0x3UL << 4)
  1096. #define CMDQ_MODIFY_QP_PATH_MTU_MTU_4096 (0x4UL << 4)
  1097. #define CMDQ_MODIFY_QP_PATH_MTU_MTU_8192 (0x5UL << 4)
  1098. u8 timeout;
  1099. u8 retry_cnt;
  1100. u8 rnr_retry;
  1101. u8 min_rnr_timer;
  1102. __le32 rq_psn;
  1103. __le32 sq_psn;
  1104. u8 max_rd_atomic;
  1105. u8 max_dest_rd_atomic;
  1106. __le16 enable_cc;
  1107. #define CMDQ_MODIFY_QP_ENABLE_CC 0x1UL
  1108. __le32 sq_size;
  1109. __le32 rq_size;
  1110. __le16 sq_sge;
  1111. __le16 rq_sge;
  1112. __le32 max_inline_data;
  1113. __le32 dest_qp_id;
  1114. __le32 unused_3;
  1115. __le16 src_mac[3];
  1116. __le16 vlan_pcp_vlan_dei_vlan_id;
  1117. #define CMDQ_MODIFY_QP_VLAN_ID_MASK 0xfffUL
  1118. #define CMDQ_MODIFY_QP_VLAN_ID_SFT 0
  1119. #define CMDQ_MODIFY_QP_VLAN_DEI 0x1000UL
  1120. #define CMDQ_MODIFY_QP_VLAN_PCP_MASK 0xe000UL
  1121. #define CMDQ_MODIFY_QP_VLAN_PCP_SFT 13
  1122. };
  1123. /* Query QP command (24 bytes) */
  1124. struct cmdq_query_qp {
  1125. u8 opcode;
  1126. #define CMDQ_QUERY_QP_OPCODE_QUERY_QP 0x4UL
  1127. u8 cmd_size;
  1128. __le16 flags;
  1129. __le16 cookie;
  1130. u8 resp_size;
  1131. u8 reserved8;
  1132. __le64 resp_addr;
  1133. __le32 qp_cid;
  1134. __le32 unused_0;
  1135. };
  1136. /* Create SRQ command (48 bytes) */
  1137. struct cmdq_create_srq {
  1138. u8 opcode;
  1139. #define CMDQ_CREATE_SRQ_OPCODE_CREATE_SRQ 0x5UL
  1140. u8 cmd_size;
  1141. __le16 flags;
  1142. __le16 cookie;
  1143. u8 resp_size;
  1144. u8 reserved8;
  1145. __le64 resp_addr;
  1146. __le64 srq_handle;
  1147. __le16 pg_size_lvl;
  1148. #define CMDQ_CREATE_SRQ_LVL_MASK 0x3UL
  1149. #define CMDQ_CREATE_SRQ_LVL_SFT 0
  1150. #define CMDQ_CREATE_SRQ_LVL_LVL_0 0x0UL
  1151. #define CMDQ_CREATE_SRQ_LVL_LVL_1 0x1UL
  1152. #define CMDQ_CREATE_SRQ_LVL_LVL_2 0x2UL
  1153. #define CMDQ_CREATE_SRQ_PG_SIZE_MASK 0x1cUL
  1154. #define CMDQ_CREATE_SRQ_PG_SIZE_SFT 2
  1155. #define CMDQ_CREATE_SRQ_PG_SIZE_PG_4K (0x0UL << 2)
  1156. #define CMDQ_CREATE_SRQ_PG_SIZE_PG_8K (0x1UL << 2)
  1157. #define CMDQ_CREATE_SRQ_PG_SIZE_PG_64K (0x2UL << 2)
  1158. #define CMDQ_CREATE_SRQ_PG_SIZE_PG_2M (0x3UL << 2)
  1159. #define CMDQ_CREATE_SRQ_PG_SIZE_PG_8M (0x4UL << 2)
  1160. #define CMDQ_CREATE_SRQ_PG_SIZE_PG_1G (0x5UL << 2)
  1161. __le16 eventq_id;
  1162. #define CMDQ_CREATE_SRQ_EVENTQ_ID_MASK 0xfffUL
  1163. #define CMDQ_CREATE_SRQ_EVENTQ_ID_SFT 0
  1164. __le16 srq_size;
  1165. __le16 srq_fwo;
  1166. __le32 dpi;
  1167. __le32 pd_id;
  1168. __le64 pbl;
  1169. };
  1170. /* Destroy SRQ command (24 bytes) */
  1171. struct cmdq_destroy_srq {
  1172. u8 opcode;
  1173. #define CMDQ_DESTROY_SRQ_OPCODE_DESTROY_SRQ 0x6UL
  1174. u8 cmd_size;
  1175. __le16 flags;
  1176. __le16 cookie;
  1177. u8 resp_size;
  1178. u8 reserved8;
  1179. __le64 resp_addr;
  1180. __le32 srq_cid;
  1181. __le32 unused_0;
  1182. };
  1183. /* Query SRQ command (24 bytes) */
  1184. struct cmdq_query_srq {
  1185. u8 opcode;
  1186. #define CMDQ_QUERY_SRQ_OPCODE_QUERY_SRQ 0x8UL
  1187. u8 cmd_size;
  1188. __le16 flags;
  1189. __le16 cookie;
  1190. u8 resp_size;
  1191. u8 reserved8;
  1192. __le64 resp_addr;
  1193. __le32 srq_cid;
  1194. __le32 unused_0;
  1195. };
  1196. /* Create CQ command (48 bytes) */
  1197. struct cmdq_create_cq {
  1198. u8 opcode;
  1199. #define CMDQ_CREATE_CQ_OPCODE_CREATE_CQ 0x9UL
  1200. u8 cmd_size;
  1201. __le16 flags;
  1202. __le16 cookie;
  1203. u8 resp_size;
  1204. u8 reserved8;
  1205. __le64 resp_addr;
  1206. __le64 cq_handle;
  1207. __le32 pg_size_lvl;
  1208. #define CMDQ_CREATE_CQ_LVL_MASK 0x3UL
  1209. #define CMDQ_CREATE_CQ_LVL_SFT 0
  1210. #define CMDQ_CREATE_CQ_LVL_LVL_0 0x0UL
  1211. #define CMDQ_CREATE_CQ_LVL_LVL_1 0x1UL
  1212. #define CMDQ_CREATE_CQ_LVL_LVL_2 0x2UL
  1213. #define CMDQ_CREATE_CQ_PG_SIZE_MASK 0x1cUL
  1214. #define CMDQ_CREATE_CQ_PG_SIZE_SFT 2
  1215. #define CMDQ_CREATE_CQ_PG_SIZE_PG_4K (0x0UL << 2)
  1216. #define CMDQ_CREATE_CQ_PG_SIZE_PG_8K (0x1UL << 2)
  1217. #define CMDQ_CREATE_CQ_PG_SIZE_PG_64K (0x2UL << 2)
  1218. #define CMDQ_CREATE_CQ_PG_SIZE_PG_2M (0x3UL << 2)
  1219. #define CMDQ_CREATE_CQ_PG_SIZE_PG_8M (0x4UL << 2)
  1220. #define CMDQ_CREATE_CQ_PG_SIZE_PG_1G (0x5UL << 2)
  1221. __le32 cq_fco_cnq_id;
  1222. #define CMDQ_CREATE_CQ_CNQ_ID_MASK 0xfffUL
  1223. #define CMDQ_CREATE_CQ_CNQ_ID_SFT 0
  1224. #define CMDQ_CREATE_CQ_CQ_FCO_MASK 0xfffff000UL
  1225. #define CMDQ_CREATE_CQ_CQ_FCO_SFT 12
  1226. __le32 dpi;
  1227. __le32 cq_size;
  1228. __le64 pbl;
  1229. };
  1230. /* Destroy CQ command (24 bytes) */
  1231. struct cmdq_destroy_cq {
  1232. u8 opcode;
  1233. #define CMDQ_DESTROY_CQ_OPCODE_DESTROY_CQ 0xaUL
  1234. u8 cmd_size;
  1235. __le16 flags;
  1236. __le16 cookie;
  1237. u8 resp_size;
  1238. u8 reserved8;
  1239. __le64 resp_addr;
  1240. __le32 cq_cid;
  1241. __le32 unused_0;
  1242. };
  1243. /* Resize CQ command (40 bytes) */
  1244. struct cmdq_resize_cq {
  1245. u8 opcode;
  1246. #define CMDQ_RESIZE_CQ_OPCODE_RESIZE_CQ 0xcUL
  1247. u8 cmd_size;
  1248. __le16 flags;
  1249. __le16 cookie;
  1250. u8 resp_size;
  1251. u8 reserved8;
  1252. __le64 resp_addr;
  1253. __le32 cq_cid;
  1254. __le32 new_cq_size_pg_size_lvl;
  1255. #define CMDQ_RESIZE_CQ_LVL_MASK 0x3UL
  1256. #define CMDQ_RESIZE_CQ_LVL_SFT 0
  1257. #define CMDQ_RESIZE_CQ_LVL_LVL_0 0x0UL
  1258. #define CMDQ_RESIZE_CQ_LVL_LVL_1 0x1UL
  1259. #define CMDQ_RESIZE_CQ_LVL_LVL_2 0x2UL
  1260. #define CMDQ_RESIZE_CQ_PG_SIZE_MASK 0x1cUL
  1261. #define CMDQ_RESIZE_CQ_PG_SIZE_SFT 2
  1262. #define CMDQ_RESIZE_CQ_PG_SIZE_PG_4K (0x0UL << 2)
  1263. #define CMDQ_RESIZE_CQ_PG_SIZE_PG_8K (0x1UL << 2)
  1264. #define CMDQ_RESIZE_CQ_PG_SIZE_PG_64K (0x2UL << 2)
  1265. #define CMDQ_RESIZE_CQ_PG_SIZE_PG_2M (0x3UL << 2)
  1266. #define CMDQ_RESIZE_CQ_PG_SIZE_PG_8M (0x4UL << 2)
  1267. #define CMDQ_RESIZE_CQ_PG_SIZE_PG_1G (0x5UL << 2)
  1268. #define CMDQ_RESIZE_CQ_NEW_CQ_SIZE_MASK 0x1fffe0UL
  1269. #define CMDQ_RESIZE_CQ_NEW_CQ_SIZE_SFT 5
  1270. __le64 new_pbl;
  1271. __le32 new_cq_fco;
  1272. __le32 unused_2;
  1273. };
  1274. /* Allocate MRW command (32 bytes) */
  1275. struct cmdq_allocate_mrw {
  1276. u8 opcode;
  1277. #define CMDQ_ALLOCATE_MRW_OPCODE_ALLOCATE_MRW 0xdUL
  1278. u8 cmd_size;
  1279. __le16 flags;
  1280. __le16 cookie;
  1281. u8 resp_size;
  1282. u8 reserved8;
  1283. __le64 resp_addr;
  1284. __le64 mrw_handle;
  1285. u8 mrw_flags;
  1286. #define CMDQ_ALLOCATE_MRW_MRW_FLAGS_MASK 0xfUL
  1287. #define CMDQ_ALLOCATE_MRW_MRW_FLAGS_SFT 0
  1288. #define CMDQ_ALLOCATE_MRW_MRW_FLAGS_MR 0x0UL
  1289. #define CMDQ_ALLOCATE_MRW_MRW_FLAGS_PMR 0x1UL
  1290. #define CMDQ_ALLOCATE_MRW_MRW_FLAGS_MW_TYPE1 0x2UL
  1291. #define CMDQ_ALLOCATE_MRW_MRW_FLAGS_MW_TYPE2A 0x3UL
  1292. #define CMDQ_ALLOCATE_MRW_MRW_FLAGS_MW_TYPE2B 0x4UL
  1293. u8 access;
  1294. #define CMDQ_ALLOCATE_MRW_ACCESS_RESERVED_MASK 0x1fUL
  1295. #define CMDQ_ALLOCATE_MRW_ACCESS_RESERVED_SFT 0
  1296. #define CMDQ_ALLOCATE_MRW_ACCESS_CONSUMER_OWNED_KEY 0x20UL
  1297. __le16 unused_1;
  1298. __le32 pd_id;
  1299. };
  1300. /* De-allocate key command (24 bytes) */
  1301. struct cmdq_deallocate_key {
  1302. u8 opcode;
  1303. #define CMDQ_DEALLOCATE_KEY_OPCODE_DEALLOCATE_KEY 0xeUL
  1304. u8 cmd_size;
  1305. __le16 flags;
  1306. __le16 cookie;
  1307. u8 resp_size;
  1308. u8 reserved8;
  1309. __le64 resp_addr;
  1310. u8 mrw_flags;
  1311. #define CMDQ_DEALLOCATE_KEY_MRW_FLAGS_MASK 0xfUL
  1312. #define CMDQ_DEALLOCATE_KEY_MRW_FLAGS_SFT 0
  1313. #define CMDQ_DEALLOCATE_KEY_MRW_FLAGS_MR 0x0UL
  1314. #define CMDQ_DEALLOCATE_KEY_MRW_FLAGS_PMR 0x1UL
  1315. #define CMDQ_DEALLOCATE_KEY_MRW_FLAGS_MW_TYPE1 0x2UL
  1316. #define CMDQ_DEALLOCATE_KEY_MRW_FLAGS_MW_TYPE2A 0x3UL
  1317. #define CMDQ_DEALLOCATE_KEY_MRW_FLAGS_MW_TYPE2B 0x4UL
  1318. u8 unused_1[3];
  1319. __le32 key;
  1320. };
  1321. /* Register MR command (48 bytes) */
  1322. struct cmdq_register_mr {
  1323. u8 opcode;
  1324. #define CMDQ_REGISTER_MR_OPCODE_REGISTER_MR 0xfUL
  1325. u8 cmd_size;
  1326. __le16 flags;
  1327. __le16 cookie;
  1328. u8 resp_size;
  1329. u8 reserved8;
  1330. __le64 resp_addr;
  1331. u8 log2_pg_size_lvl;
  1332. #define CMDQ_REGISTER_MR_LVL_MASK 0x3UL
  1333. #define CMDQ_REGISTER_MR_LVL_SFT 0
  1334. #define CMDQ_REGISTER_MR_LVL_LVL_0 0x0UL
  1335. #define CMDQ_REGISTER_MR_LVL_LVL_1 0x1UL
  1336. #define CMDQ_REGISTER_MR_LVL_LVL_2 0x2UL
  1337. #define CMDQ_REGISTER_MR_LOG2_PG_SIZE_MASK 0x7cUL
  1338. #define CMDQ_REGISTER_MR_LOG2_PG_SIZE_SFT 2
  1339. u8 access;
  1340. #define CMDQ_REGISTER_MR_ACCESS_LOCAL_WRITE 0x1UL
  1341. #define CMDQ_REGISTER_MR_ACCESS_REMOTE_READ 0x2UL
  1342. #define CMDQ_REGISTER_MR_ACCESS_REMOTE_WRITE 0x4UL
  1343. #define CMDQ_REGISTER_MR_ACCESS_REMOTE_ATOMIC 0x8UL
  1344. #define CMDQ_REGISTER_MR_ACCESS_MW_BIND 0x10UL
  1345. #define CMDQ_REGISTER_MR_ACCESS_ZERO_BASED 0x20UL
  1346. __le16 unused_1;
  1347. __le32 key;
  1348. __le64 pbl;
  1349. __le64 va;
  1350. __le64 mr_size;
  1351. };
  1352. /* Deregister MR command (24 bytes) */
  1353. struct cmdq_deregister_mr {
  1354. u8 opcode;
  1355. #define CMDQ_DEREGISTER_MR_OPCODE_DEREGISTER_MR 0x10UL
  1356. u8 cmd_size;
  1357. __le16 flags;
  1358. __le16 cookie;
  1359. u8 resp_size;
  1360. u8 reserved8;
  1361. __le64 resp_addr;
  1362. __le32 lkey;
  1363. __le32 unused_0;
  1364. };
  1365. /* Add GID command (48 bytes) */
  1366. struct cmdq_add_gid {
  1367. u8 opcode;
  1368. #define CMDQ_ADD_GID_OPCODE_ADD_GID 0x11UL
  1369. u8 cmd_size;
  1370. __le16 flags;
  1371. __le16 cookie;
  1372. u8 resp_size;
  1373. u8 reserved8;
  1374. __le64 resp_addr;
  1375. __be32 gid[4];
  1376. __be16 src_mac[3];
  1377. __le16 vlan;
  1378. #define CMDQ_ADD_GID_VLAN_VLAN_ID_MASK 0xfffUL
  1379. #define CMDQ_ADD_GID_VLAN_VLAN_ID_SFT 0
  1380. #define CMDQ_ADD_GID_VLAN_TPID_MASK 0x7000UL
  1381. #define CMDQ_ADD_GID_VLAN_TPID_SFT 12
  1382. #define CMDQ_ADD_GID_VLAN_TPID_TPID_88A8 (0x0UL << 12)
  1383. #define CMDQ_ADD_GID_VLAN_TPID_TPID_8100 (0x1UL << 12)
  1384. #define CMDQ_ADD_GID_VLAN_TPID_TPID_9100 (0x2UL << 12)
  1385. #define CMDQ_ADD_GID_VLAN_TPID_TPID_9200 (0x3UL << 12)
  1386. #define CMDQ_ADD_GID_VLAN_TPID_TPID_9300 (0x4UL << 12)
  1387. #define CMDQ_ADD_GID_VLAN_TPID_TPID_CFG1 (0x5UL << 12)
  1388. #define CMDQ_ADD_GID_VLAN_TPID_TPID_CFG2 (0x6UL << 12)
  1389. #define CMDQ_ADD_GID_VLAN_TPID_TPID_CFG3 (0x7UL << 12)
  1390. #define CMDQ_ADD_GID_VLAN_TPID_LAST CMDQ_ADD_GID_VLAN_TPID_TPID_CFG3
  1391. #define CMDQ_ADD_GID_VLAN_VLAN_EN 0x8000UL
  1392. __le16 ipid;
  1393. __le16 stats_ctx;
  1394. #define CMDQ_ADD_GID_STATS_CTX_STATS_CTX_ID_MASK 0x7fffUL
  1395. #define CMDQ_ADD_GID_STATS_CTX_STATS_CTX_ID_SFT 0
  1396. #define CMDQ_ADD_GID_STATS_CTX_STATS_CTX_VALID 0x8000UL
  1397. __le32 unused_0;
  1398. };
  1399. /* Delete GID command (24 bytes) */
  1400. struct cmdq_delete_gid {
  1401. u8 opcode;
  1402. #define CMDQ_DELETE_GID_OPCODE_DELETE_GID 0x12UL
  1403. u8 cmd_size;
  1404. __le16 flags;
  1405. __le16 cookie;
  1406. u8 resp_size;
  1407. u8 reserved8;
  1408. __le64 resp_addr;
  1409. __le16 gid_index;
  1410. __le16 unused_0;
  1411. __le32 unused_1;
  1412. };
  1413. /* Modify GID command (48 bytes) */
  1414. struct cmdq_modify_gid {
  1415. u8 opcode;
  1416. #define CMDQ_MODIFY_GID_OPCODE_MODIFY_GID 0x17UL
  1417. u8 cmd_size;
  1418. __le16 flags;
  1419. __le16 cookie;
  1420. u8 resp_size;
  1421. u8 reserved8;
  1422. __le64 resp_addr;
  1423. __le32 gid[4];
  1424. __le16 src_mac[3];
  1425. __le16 vlan;
  1426. #define CMDQ_MODIFY_GID_VLAN_VLAN_ID_MASK 0xfffUL
  1427. #define CMDQ_MODIFY_GID_VLAN_VLAN_ID_SFT 0
  1428. #define CMDQ_MODIFY_GID_VLAN_TPID_MASK 0x7000UL
  1429. #define CMDQ_MODIFY_GID_VLAN_TPID_SFT 12
  1430. #define CMDQ_MODIFY_GID_VLAN_TPID_TPID_88A8 (0x0UL << 12)
  1431. #define CMDQ_MODIFY_GID_VLAN_TPID_TPID_8100 (0x1UL << 12)
  1432. #define CMDQ_MODIFY_GID_VLAN_TPID_TPID_9100 (0x2UL << 12)
  1433. #define CMDQ_MODIFY_GID_VLAN_TPID_TPID_9200 (0x3UL << 12)
  1434. #define CMDQ_MODIFY_GID_VLAN_TPID_TPID_9300 (0x4UL << 12)
  1435. #define CMDQ_MODIFY_GID_VLAN_TPID_TPID_CFG1 (0x5UL << 12)
  1436. #define CMDQ_MODIFY_GID_VLAN_TPID_TPID_CFG2 (0x6UL << 12)
  1437. #define CMDQ_MODIFY_GID_VLAN_TPID_TPID_CFG3 (0x7UL << 12)
  1438. #define CMDQ_MODIFY_GID_VLAN_TPID_LAST \
  1439. CMDQ_MODIFY_GID_VLAN_TPID_TPID_CFG3
  1440. #define CMDQ_MODIFY_GID_VLAN_VLAN_EN 0x8000UL
  1441. __le16 ipid;
  1442. __le16 gid_index;
  1443. __le16 stats_ctx;
  1444. #define CMDQ_MODIFY_GID_STATS_CTX_STATS_CTX_ID_MASK 0x7fffUL
  1445. #define CMDQ_MODIFY_GID_STATS_CTX_STATS_CTX_ID_SFT 0
  1446. #define CMDQ_MODIFY_GID_STATS_CTX_STATS_CTX_VALID 0x8000UL
  1447. __le16 unused_0;
  1448. };
  1449. /* Query GID command (24 bytes) */
  1450. struct cmdq_query_gid {
  1451. u8 opcode;
  1452. #define CMDQ_QUERY_GID_OPCODE_QUERY_GID 0x18UL
  1453. u8 cmd_size;
  1454. __le16 flags;
  1455. __le16 cookie;
  1456. u8 resp_size;
  1457. u8 reserved8;
  1458. __le64 resp_addr;
  1459. __le16 gid_index;
  1460. __le16 unused_0;
  1461. __le32 unused_1;
  1462. };
  1463. /* Create QP1 command (80 bytes) */
  1464. struct cmdq_create_qp1 {
  1465. u8 opcode;
  1466. #define CMDQ_CREATE_QP1_OPCODE_CREATE_QP1 0x13UL
  1467. u8 cmd_size;
  1468. __le16 flags;
  1469. __le16 cookie;
  1470. u8 resp_size;
  1471. u8 reserved8;
  1472. __le64 resp_addr;
  1473. __le64 qp_handle;
  1474. __le32 qp_flags;
  1475. #define CMDQ_CREATE_QP1_QP_FLAGS_SRQ_USED 0x1UL
  1476. #define CMDQ_CREATE_QP1_QP_FLAGS_FORCE_COMPLETION 0x2UL
  1477. #define CMDQ_CREATE_QP1_QP_FLAGS_RESERVED_LKEY_ENABLE 0x4UL
  1478. u8 type;
  1479. #define CMDQ_CREATE_QP1_TYPE_GSI 0x1UL
  1480. u8 sq_pg_size_sq_lvl;
  1481. #define CMDQ_CREATE_QP1_SQ_LVL_MASK 0xfUL
  1482. #define CMDQ_CREATE_QP1_SQ_LVL_SFT 0
  1483. #define CMDQ_CREATE_QP1_SQ_LVL_LVL_0 0x0UL
  1484. #define CMDQ_CREATE_QP1_SQ_LVL_LVL_1 0x1UL
  1485. #define CMDQ_CREATE_QP1_SQ_LVL_LVL_2 0x2UL
  1486. #define CMDQ_CREATE_QP1_SQ_PG_SIZE_MASK 0xf0UL
  1487. #define CMDQ_CREATE_QP1_SQ_PG_SIZE_SFT 4
  1488. #define CMDQ_CREATE_QP1_SQ_PG_SIZE_PG_4K (0x0UL << 4)
  1489. #define CMDQ_CREATE_QP1_SQ_PG_SIZE_PG_8K (0x1UL << 4)
  1490. #define CMDQ_CREATE_QP1_SQ_PG_SIZE_PG_64K (0x2UL << 4)
  1491. #define CMDQ_CREATE_QP1_SQ_PG_SIZE_PG_2M (0x3UL << 4)
  1492. #define CMDQ_CREATE_QP1_SQ_PG_SIZE_PG_8M (0x4UL << 4)
  1493. #define CMDQ_CREATE_QP1_SQ_PG_SIZE_PG_1G (0x5UL << 4)
  1494. u8 rq_pg_size_rq_lvl;
  1495. #define CMDQ_CREATE_QP1_RQ_LVL_MASK 0xfUL
  1496. #define CMDQ_CREATE_QP1_RQ_LVL_SFT 0
  1497. #define CMDQ_CREATE_QP1_RQ_LVL_LVL_0 0x0UL
  1498. #define CMDQ_CREATE_QP1_RQ_LVL_LVL_1 0x1UL
  1499. #define CMDQ_CREATE_QP1_RQ_LVL_LVL_2 0x2UL
  1500. #define CMDQ_CREATE_QP1_RQ_PG_SIZE_MASK 0xf0UL
  1501. #define CMDQ_CREATE_QP1_RQ_PG_SIZE_SFT 4
  1502. #define CMDQ_CREATE_QP1_RQ_PG_SIZE_PG_4K (0x0UL << 4)
  1503. #define CMDQ_CREATE_QP1_RQ_PG_SIZE_PG_8K (0x1UL << 4)
  1504. #define CMDQ_CREATE_QP1_RQ_PG_SIZE_PG_64K (0x2UL << 4)
  1505. #define CMDQ_CREATE_QP1_RQ_PG_SIZE_PG_2M (0x3UL << 4)
  1506. #define CMDQ_CREATE_QP1_RQ_PG_SIZE_PG_8M (0x4UL << 4)
  1507. #define CMDQ_CREATE_QP1_RQ_PG_SIZE_PG_1G (0x5UL << 4)
  1508. u8 unused_0;
  1509. __le32 dpi;
  1510. __le32 sq_size;
  1511. __le32 rq_size;
  1512. __le16 sq_fwo_sq_sge;
  1513. #define CMDQ_CREATE_QP1_SQ_SGE_MASK 0xfUL
  1514. #define CMDQ_CREATE_QP1_SQ_SGE_SFT 0
  1515. #define CMDQ_CREATE_QP1_SQ_FWO_MASK 0xfff0UL
  1516. #define CMDQ_CREATE_QP1_SQ_FWO_SFT 4
  1517. __le16 rq_fwo_rq_sge;
  1518. #define CMDQ_CREATE_QP1_RQ_SGE_MASK 0xfUL
  1519. #define CMDQ_CREATE_QP1_RQ_SGE_SFT 0
  1520. #define CMDQ_CREATE_QP1_RQ_FWO_MASK 0xfff0UL
  1521. #define CMDQ_CREATE_QP1_RQ_FWO_SFT 4
  1522. __le32 scq_cid;
  1523. __le32 rcq_cid;
  1524. __le32 srq_cid;
  1525. __le32 pd_id;
  1526. __le64 sq_pbl;
  1527. __le64 rq_pbl;
  1528. };
  1529. /* Destroy QP1 command (24 bytes) */
  1530. struct cmdq_destroy_qp1 {
  1531. u8 opcode;
  1532. #define CMDQ_DESTROY_QP1_OPCODE_DESTROY_QP1 0x14UL
  1533. u8 cmd_size;
  1534. __le16 flags;
  1535. __le16 cookie;
  1536. u8 resp_size;
  1537. u8 reserved8;
  1538. __le64 resp_addr;
  1539. __le32 qp1_cid;
  1540. __le32 unused_0;
  1541. };
  1542. /* Create AH command (64 bytes) */
  1543. struct cmdq_create_ah {
  1544. u8 opcode;
  1545. #define CMDQ_CREATE_AH_OPCODE_CREATE_AH 0x15UL
  1546. u8 cmd_size;
  1547. __le16 flags;
  1548. __le16 cookie;
  1549. u8 resp_size;
  1550. u8 reserved8;
  1551. __le64 resp_addr;
  1552. __le64 ah_handle;
  1553. __le32 dgid[4];
  1554. u8 type;
  1555. #define CMDQ_CREATE_AH_TYPE_V1 0x0UL
  1556. #define CMDQ_CREATE_AH_TYPE_V2IPV4 0x2UL
  1557. #define CMDQ_CREATE_AH_TYPE_V2IPV6 0x3UL
  1558. u8 hop_limit;
  1559. __le16 sgid_index;
  1560. __le32 dest_vlan_id_flow_label;
  1561. #define CMDQ_CREATE_AH_FLOW_LABEL_MASK 0xfffffUL
  1562. #define CMDQ_CREATE_AH_FLOW_LABEL_SFT 0
  1563. #define CMDQ_CREATE_AH_DEST_VLAN_ID_MASK 0xfff00000UL
  1564. #define CMDQ_CREATE_AH_DEST_VLAN_ID_SFT 20
  1565. __le32 pd_id;
  1566. __le32 unused_0;
  1567. __le16 dest_mac[3];
  1568. u8 traffic_class;
  1569. u8 unused_1;
  1570. };
  1571. /* Destroy AH command (24 bytes) */
  1572. struct cmdq_destroy_ah {
  1573. u8 opcode;
  1574. #define CMDQ_DESTROY_AH_OPCODE_DESTROY_AH 0x16UL
  1575. u8 cmd_size;
  1576. __le16 flags;
  1577. __le16 cookie;
  1578. u8 resp_size;
  1579. u8 reserved8;
  1580. __le64 resp_addr;
  1581. __le32 ah_cid;
  1582. __le32 unused_0;
  1583. };
  1584. /* Initialize Firmware command (112 bytes) */
  1585. struct cmdq_initialize_fw {
  1586. u8 opcode;
  1587. #define CMDQ_INITIALIZE_FW_OPCODE_INITIALIZE_FW 0x80UL
  1588. u8 cmd_size;
  1589. __le16 flags;
  1590. __le16 cookie;
  1591. u8 resp_size;
  1592. u8 reserved8;
  1593. __le64 resp_addr;
  1594. u8 qpc_pg_size_qpc_lvl;
  1595. #define CMDQ_INITIALIZE_FW_QPC_LVL_MASK 0xfUL
  1596. #define CMDQ_INITIALIZE_FW_QPC_LVL_SFT 0
  1597. #define CMDQ_INITIALIZE_FW_QPC_LVL_LVL_0 0x0UL
  1598. #define CMDQ_INITIALIZE_FW_QPC_LVL_LVL_1 0x1UL
  1599. #define CMDQ_INITIALIZE_FW_QPC_LVL_LVL_2 0x2UL
  1600. #define CMDQ_INITIALIZE_FW_QPC_PG_SIZE_MASK 0xf0UL
  1601. #define CMDQ_INITIALIZE_FW_QPC_PG_SIZE_SFT 4
  1602. #define CMDQ_INITIALIZE_FW_QPC_PG_SIZE_PG_4K (0x0UL << 4)
  1603. #define CMDQ_INITIALIZE_FW_QPC_PG_SIZE_PG_8K (0x1UL << 4)
  1604. #define CMDQ_INITIALIZE_FW_QPC_PG_SIZE_PG_64K (0x2UL << 4)
  1605. #define CMDQ_INITIALIZE_FW_QPC_PG_SIZE_PG_2M (0x3UL << 4)
  1606. #define CMDQ_INITIALIZE_FW_QPC_PG_SIZE_PG_8M (0x4UL << 4)
  1607. #define CMDQ_INITIALIZE_FW_QPC_PG_SIZE_PG_1G (0x5UL << 4)
  1608. u8 mrw_pg_size_mrw_lvl;
  1609. #define CMDQ_INITIALIZE_FW_MRW_LVL_MASK 0xfUL
  1610. #define CMDQ_INITIALIZE_FW_MRW_LVL_SFT 0
  1611. #define CMDQ_INITIALIZE_FW_MRW_LVL_LVL_0 0x0UL
  1612. #define CMDQ_INITIALIZE_FW_MRW_LVL_LVL_1 0x1UL
  1613. #define CMDQ_INITIALIZE_FW_MRW_LVL_LVL_2 0x2UL
  1614. #define CMDQ_INITIALIZE_FW_MRW_PG_SIZE_MASK 0xf0UL
  1615. #define CMDQ_INITIALIZE_FW_MRW_PG_SIZE_SFT 4
  1616. #define CMDQ_INITIALIZE_FW_MRW_PG_SIZE_PG_4K (0x0UL << 4)
  1617. #define CMDQ_INITIALIZE_FW_MRW_PG_SIZE_PG_8K (0x1UL << 4)
  1618. #define CMDQ_INITIALIZE_FW_MRW_PG_SIZE_PG_64K (0x2UL << 4)
  1619. #define CMDQ_INITIALIZE_FW_MRW_PG_SIZE_PG_2M (0x3UL << 4)
  1620. #define CMDQ_INITIALIZE_FW_MRW_PG_SIZE_PG_8M (0x4UL << 4)
  1621. #define CMDQ_INITIALIZE_FW_MRW_PG_SIZE_PG_1G (0x5UL << 4)
  1622. u8 srq_pg_size_srq_lvl;
  1623. #define CMDQ_INITIALIZE_FW_SRQ_LVL_MASK 0xfUL
  1624. #define CMDQ_INITIALIZE_FW_SRQ_LVL_SFT 0
  1625. #define CMDQ_INITIALIZE_FW_SRQ_LVL_LVL_0 0x0UL
  1626. #define CMDQ_INITIALIZE_FW_SRQ_LVL_LVL_1 0x1UL
  1627. #define CMDQ_INITIALIZE_FW_SRQ_LVL_LVL_2 0x2UL
  1628. #define CMDQ_INITIALIZE_FW_SRQ_PG_SIZE_MASK 0xf0UL
  1629. #define CMDQ_INITIALIZE_FW_SRQ_PG_SIZE_SFT 4
  1630. #define CMDQ_INITIALIZE_FW_SRQ_PG_SIZE_PG_4K (0x0UL << 4)
  1631. #define CMDQ_INITIALIZE_FW_SRQ_PG_SIZE_PG_8K (0x1UL << 4)
  1632. #define CMDQ_INITIALIZE_FW_SRQ_PG_SIZE_PG_64K (0x2UL << 4)
  1633. #define CMDQ_INITIALIZE_FW_SRQ_PG_SIZE_PG_2M (0x3UL << 4)
  1634. #define CMDQ_INITIALIZE_FW_SRQ_PG_SIZE_PG_8M (0x4UL << 4)
  1635. #define CMDQ_INITIALIZE_FW_SRQ_PG_SIZE_PG_1G (0x5UL << 4)
  1636. u8 cq_pg_size_cq_lvl;
  1637. #define CMDQ_INITIALIZE_FW_CQ_LVL_MASK 0xfUL
  1638. #define CMDQ_INITIALIZE_FW_CQ_LVL_SFT 0
  1639. #define CMDQ_INITIALIZE_FW_CQ_LVL_LVL_0 0x0UL
  1640. #define CMDQ_INITIALIZE_FW_CQ_LVL_LVL_1 0x1UL
  1641. #define CMDQ_INITIALIZE_FW_CQ_LVL_LVL_2 0x2UL
  1642. #define CMDQ_INITIALIZE_FW_CQ_PG_SIZE_MASK 0xf0UL
  1643. #define CMDQ_INITIALIZE_FW_CQ_PG_SIZE_SFT 4
  1644. #define CMDQ_INITIALIZE_FW_CQ_PG_SIZE_PG_4K (0x0UL << 4)
  1645. #define CMDQ_INITIALIZE_FW_CQ_PG_SIZE_PG_8K (0x1UL << 4)
  1646. #define CMDQ_INITIALIZE_FW_CQ_PG_SIZE_PG_64K (0x2UL << 4)
  1647. #define CMDQ_INITIALIZE_FW_CQ_PG_SIZE_PG_2M (0x3UL << 4)
  1648. #define CMDQ_INITIALIZE_FW_CQ_PG_SIZE_PG_8M (0x4UL << 4)
  1649. #define CMDQ_INITIALIZE_FW_CQ_PG_SIZE_PG_1G (0x5UL << 4)
  1650. u8 tqm_pg_size_tqm_lvl;
  1651. #define CMDQ_INITIALIZE_FW_TQM_LVL_MASK 0xfUL
  1652. #define CMDQ_INITIALIZE_FW_TQM_LVL_SFT 0
  1653. #define CMDQ_INITIALIZE_FW_TQM_LVL_LVL_0 0x0UL
  1654. #define CMDQ_INITIALIZE_FW_TQM_LVL_LVL_1 0x1UL
  1655. #define CMDQ_INITIALIZE_FW_TQM_LVL_LVL_2 0x2UL
  1656. #define CMDQ_INITIALIZE_FW_TQM_PG_SIZE_MASK 0xf0UL
  1657. #define CMDQ_INITIALIZE_FW_TQM_PG_SIZE_SFT 4
  1658. #define CMDQ_INITIALIZE_FW_TQM_PG_SIZE_PG_4K (0x0UL << 4)
  1659. #define CMDQ_INITIALIZE_FW_TQM_PG_SIZE_PG_8K (0x1UL << 4)
  1660. #define CMDQ_INITIALIZE_FW_TQM_PG_SIZE_PG_64K (0x2UL << 4)
  1661. #define CMDQ_INITIALIZE_FW_TQM_PG_SIZE_PG_2M (0x3UL << 4)
  1662. #define CMDQ_INITIALIZE_FW_TQM_PG_SIZE_PG_8M (0x4UL << 4)
  1663. #define CMDQ_INITIALIZE_FW_TQM_PG_SIZE_PG_1G (0x5UL << 4)
  1664. u8 tim_pg_size_tim_lvl;
  1665. #define CMDQ_INITIALIZE_FW_TIM_LVL_MASK 0xfUL
  1666. #define CMDQ_INITIALIZE_FW_TIM_LVL_SFT 0
  1667. #define CMDQ_INITIALIZE_FW_TIM_LVL_LVL_0 0x0UL
  1668. #define CMDQ_INITIALIZE_FW_TIM_LVL_LVL_1 0x1UL
  1669. #define CMDQ_INITIALIZE_FW_TIM_LVL_LVL_2 0x2UL
  1670. #define CMDQ_INITIALIZE_FW_TIM_PG_SIZE_MASK 0xf0UL
  1671. #define CMDQ_INITIALIZE_FW_TIM_PG_SIZE_SFT 4
  1672. #define CMDQ_INITIALIZE_FW_TIM_PG_SIZE_PG_4K (0x0UL << 4)
  1673. #define CMDQ_INITIALIZE_FW_TIM_PG_SIZE_PG_8K (0x1UL << 4)
  1674. #define CMDQ_INITIALIZE_FW_TIM_PG_SIZE_PG_64K (0x2UL << 4)
  1675. #define CMDQ_INITIALIZE_FW_TIM_PG_SIZE_PG_2M (0x3UL << 4)
  1676. #define CMDQ_INITIALIZE_FW_TIM_PG_SIZE_PG_8M (0x4UL << 4)
  1677. #define CMDQ_INITIALIZE_FW_TIM_PG_SIZE_PG_1G (0x5UL << 4)
  1678. __le16 reserved16;
  1679. __le64 qpc_page_dir;
  1680. __le64 mrw_page_dir;
  1681. __le64 srq_page_dir;
  1682. __le64 cq_page_dir;
  1683. __le64 tqm_page_dir;
  1684. __le64 tim_page_dir;
  1685. __le32 number_of_qp;
  1686. __le32 number_of_mrw;
  1687. __le32 number_of_srq;
  1688. __le32 number_of_cq;
  1689. __le32 max_qp_per_vf;
  1690. __le32 max_mrw_per_vf;
  1691. __le32 max_srq_per_vf;
  1692. __le32 max_cq_per_vf;
  1693. __le32 max_gid_per_vf;
  1694. __le32 stat_ctx_id;
  1695. };
  1696. /* De-initialize Firmware command (16 bytes) */
  1697. struct cmdq_deinitialize_fw {
  1698. u8 opcode;
  1699. #define CMDQ_DEINITIALIZE_FW_OPCODE_DEINITIALIZE_FW 0x81UL
  1700. u8 cmd_size;
  1701. __le16 flags;
  1702. __le16 cookie;
  1703. u8 resp_size;
  1704. u8 reserved8;
  1705. __le64 resp_addr;
  1706. };
  1707. /* Stop function command (16 bytes) */
  1708. struct cmdq_stop_func {
  1709. u8 opcode;
  1710. #define CMDQ_STOP_FUNC_OPCODE_STOP_FUNC 0x82UL
  1711. u8 cmd_size;
  1712. __le16 flags;
  1713. __le16 cookie;
  1714. u8 resp_size;
  1715. u8 reserved8;
  1716. __le64 resp_addr;
  1717. };
  1718. /* Query function command (16 bytes) */
  1719. struct cmdq_query_func {
  1720. u8 opcode;
  1721. #define CMDQ_QUERY_FUNC_OPCODE_QUERY_FUNC 0x83UL
  1722. u8 cmd_size;
  1723. __le16 flags;
  1724. __le16 cookie;
  1725. u8 resp_size;
  1726. u8 reserved8;
  1727. __le64 resp_addr;
  1728. };
  1729. /* Set function resources command (16 bytes) */
  1730. struct cmdq_set_func_resources {
  1731. u8 opcode;
  1732. #define CMDQ_SET_FUNC_RESOURCES_OPCODE_SET_FUNC_RESOURCES 0x84UL
  1733. u8 cmd_size;
  1734. __le16 flags;
  1735. __le16 cookie;
  1736. u8 resp_size;
  1737. u8 reserved8;
  1738. __le64 resp_addr;
  1739. };
  1740. /* Read hardware resource context command (24 bytes) */
  1741. struct cmdq_read_context {
  1742. u8 opcode;
  1743. #define CMDQ_READ_CONTEXT_OPCODE_READ_CONTEXT 0x85UL
  1744. u8 cmd_size;
  1745. __le16 flags;
  1746. __le16 cookie;
  1747. u8 resp_size;
  1748. u8 reserved8;
  1749. __le64 resp_addr;
  1750. __le32 type_xid;
  1751. #define CMDQ_READ_CONTEXT_XID_MASK 0xffffffUL
  1752. #define CMDQ_READ_CONTEXT_XID_SFT 0
  1753. #define CMDQ_READ_CONTEXT_TYPE_MASK 0xff000000UL
  1754. #define CMDQ_READ_CONTEXT_TYPE_SFT 24
  1755. #define CMDQ_READ_CONTEXT_TYPE_QPC (0x0UL << 24)
  1756. #define CMDQ_READ_CONTEXT_TYPE_CQ (0x1UL << 24)
  1757. #define CMDQ_READ_CONTEXT_TYPE_MRW (0x2UL << 24)
  1758. #define CMDQ_READ_CONTEXT_TYPE_SRQ (0x3UL << 24)
  1759. __le32 unused_0;
  1760. };
  1761. /* Map TC to COS. Can only be issued from a PF (24 bytes) */
  1762. struct cmdq_map_tc_to_cos {
  1763. u8 opcode;
  1764. #define CMDQ_MAP_TC_TO_COS_OPCODE_MAP_TC_TO_COS 0x8aUL
  1765. u8 cmd_size;
  1766. __le16 flags;
  1767. __le16 cookie;
  1768. u8 resp_size;
  1769. u8 reserved8;
  1770. __le64 resp_addr;
  1771. __le16 cos0;
  1772. #define CMDQ_MAP_TC_TO_COS_COS0_NO_CHANGE 0xffffUL
  1773. __le16 cos1;
  1774. #define CMDQ_MAP_TC_TO_COS_COS1_DISABLE 0x8000UL
  1775. #define CMDQ_MAP_TC_TO_COS_COS1_NO_CHANGE 0xffffUL
  1776. __le32 unused_0;
  1777. };
  1778. /* Query version command (16 bytes) */
  1779. struct cmdq_query_version {
  1780. u8 opcode;
  1781. #define CMDQ_QUERY_VERSION_OPCODE_QUERY_VERSION 0x8bUL
  1782. u8 cmd_size;
  1783. __le16 flags;
  1784. __le16 cookie;
  1785. u8 resp_size;
  1786. u8 reserved8;
  1787. __le64 resp_addr;
  1788. };
  1789. /* Command-Response Event Queue (CREQ) Structures */
  1790. /* Base CREQ Record (16 bytes) */
  1791. struct creq_base {
  1792. u8 type;
  1793. #define CREQ_BASE_TYPE_MASK 0x3fUL
  1794. #define CREQ_BASE_TYPE_SFT 0
  1795. #define CREQ_BASE_TYPE_QP_EVENT 0x38UL
  1796. #define CREQ_BASE_TYPE_FUNC_EVENT 0x3aUL
  1797. #define CREQ_BASE_RESERVED2_MASK 0xc0UL
  1798. #define CREQ_BASE_RESERVED2_SFT 6
  1799. u8 reserved56[7];
  1800. u8 v;
  1801. #define CREQ_BASE_V 0x1UL
  1802. #define CREQ_BASE_RESERVED7_MASK 0xfeUL
  1803. #define CREQ_BASE_RESERVED7_SFT 1
  1804. u8 event;
  1805. __le16 reserved48[3];
  1806. };
  1807. /* RoCE Function Async Event Notification (16 bytes) */
  1808. struct creq_func_event {
  1809. u8 type;
  1810. #define CREQ_FUNC_EVENT_TYPE_MASK 0x3fUL
  1811. #define CREQ_FUNC_EVENT_TYPE_SFT 0
  1812. #define CREQ_FUNC_EVENT_TYPE_FUNC_EVENT 0x3aUL
  1813. #define CREQ_FUNC_EVENT_RESERVED2_MASK 0xc0UL
  1814. #define CREQ_FUNC_EVENT_RESERVED2_SFT 6
  1815. u8 reserved56[7];
  1816. u8 v;
  1817. #define CREQ_FUNC_EVENT_V 0x1UL
  1818. #define CREQ_FUNC_EVENT_RESERVED7_MASK 0xfeUL
  1819. #define CREQ_FUNC_EVENT_RESERVED7_SFT 1
  1820. u8 event;
  1821. #define CREQ_FUNC_EVENT_EVENT_TX_WQE_ERROR 0x1UL
  1822. #define CREQ_FUNC_EVENT_EVENT_TX_DATA_ERROR 0x2UL
  1823. #define CREQ_FUNC_EVENT_EVENT_RX_WQE_ERROR 0x3UL
  1824. #define CREQ_FUNC_EVENT_EVENT_RX_DATA_ERROR 0x4UL
  1825. #define CREQ_FUNC_EVENT_EVENT_CQ_ERROR 0x5UL
  1826. #define CREQ_FUNC_EVENT_EVENT_TQM_ERROR 0x6UL
  1827. #define CREQ_FUNC_EVENT_EVENT_CFCQ_ERROR 0x7UL
  1828. #define CREQ_FUNC_EVENT_EVENT_CFCS_ERROR 0x8UL
  1829. #define CREQ_FUNC_EVENT_EVENT_CFCC_ERROR 0x9UL
  1830. #define CREQ_FUNC_EVENT_EVENT_CFCM_ERROR 0xaUL
  1831. #define CREQ_FUNC_EVENT_EVENT_TIM_ERROR 0xbUL
  1832. #define CREQ_FUNC_EVENT_EVENT_VF_COMM_REQUEST 0x80UL
  1833. #define CREQ_FUNC_EVENT_EVENT_RESOURCE_EXHAUSTED 0x81UL
  1834. __le16 reserved48[3];
  1835. };
  1836. /* RoCE Slowpath Command Completion (16 bytes) */
  1837. struct creq_qp_event {
  1838. u8 type;
  1839. #define CREQ_QP_EVENT_TYPE_MASK 0x3fUL
  1840. #define CREQ_QP_EVENT_TYPE_SFT 0
  1841. #define CREQ_QP_EVENT_TYPE_QP_EVENT 0x38UL
  1842. #define CREQ_QP_EVENT_RESERVED2_MASK 0xc0UL
  1843. #define CREQ_QP_EVENT_RESERVED2_SFT 6
  1844. u8 status;
  1845. __le16 cookie;
  1846. __le32 reserved32;
  1847. u8 v;
  1848. #define CREQ_QP_EVENT_V 0x1UL
  1849. #define CREQ_QP_EVENT_RESERVED7_MASK 0xfeUL
  1850. #define CREQ_QP_EVENT_RESERVED7_SFT 1
  1851. u8 event;
  1852. #define CREQ_QP_EVENT_EVENT_CREATE_QP 0x1UL
  1853. #define CREQ_QP_EVENT_EVENT_DESTROY_QP 0x2UL
  1854. #define CREQ_QP_EVENT_EVENT_MODIFY_QP 0x3UL
  1855. #define CREQ_QP_EVENT_EVENT_QUERY_QP 0x4UL
  1856. #define CREQ_QP_EVENT_EVENT_CREATE_SRQ 0x5UL
  1857. #define CREQ_QP_EVENT_EVENT_DESTROY_SRQ 0x6UL
  1858. #define CREQ_QP_EVENT_EVENT_QUERY_SRQ 0x8UL
  1859. #define CREQ_QP_EVENT_EVENT_CREATE_CQ 0x9UL
  1860. #define CREQ_QP_EVENT_EVENT_DESTROY_CQ 0xaUL
  1861. #define CREQ_QP_EVENT_EVENT_RESIZE_CQ 0xcUL
  1862. #define CREQ_QP_EVENT_EVENT_ALLOCATE_MRW 0xdUL
  1863. #define CREQ_QP_EVENT_EVENT_DEALLOCATE_KEY 0xeUL
  1864. #define CREQ_QP_EVENT_EVENT_REGISTER_MR 0xfUL
  1865. #define CREQ_QP_EVENT_EVENT_DEREGISTER_MR 0x10UL
  1866. #define CREQ_QP_EVENT_EVENT_ADD_GID 0x11UL
  1867. #define CREQ_QP_EVENT_EVENT_DELETE_GID 0x12UL
  1868. #define CREQ_QP_EVENT_EVENT_MODIFY_GID 0x17UL
  1869. #define CREQ_QP_EVENT_EVENT_QUERY_GID 0x18UL
  1870. #define CREQ_QP_EVENT_EVENT_CREATE_QP1 0x13UL
  1871. #define CREQ_QP_EVENT_EVENT_DESTROY_QP1 0x14UL
  1872. #define CREQ_QP_EVENT_EVENT_CREATE_AH 0x15UL
  1873. #define CREQ_QP_EVENT_EVENT_DESTROY_AH 0x16UL
  1874. #define CREQ_QP_EVENT_EVENT_INITIALIZE_FW 0x80UL
  1875. #define CREQ_QP_EVENT_EVENT_DEINITIALIZE_FW 0x81UL
  1876. #define CREQ_QP_EVENT_EVENT_STOP_FUNC 0x82UL
  1877. #define CREQ_QP_EVENT_EVENT_QUERY_FUNC 0x83UL
  1878. #define CREQ_QP_EVENT_EVENT_SET_FUNC_RESOURCES 0x84UL
  1879. #define CREQ_QP_EVENT_EVENT_MAP_TC_TO_COS 0x8aUL
  1880. #define CREQ_QP_EVENT_EVENT_QUERY_VERSION 0x8bUL
  1881. #define CREQ_QP_EVENT_EVENT_MODIFY_CC 0x8cUL
  1882. #define CREQ_QP_EVENT_EVENT_QUERY_CC 0x8dUL
  1883. #define CREQ_QP_EVENT_EVENT_QP_ERROR_NOTIFICATION 0xc0UL
  1884. __le16 reserved48[3];
  1885. };
  1886. /* Create QP command response (16 bytes) */
  1887. struct creq_create_qp_resp {
  1888. u8 type;
  1889. #define CREQ_CREATE_QP_RESP_TYPE_MASK 0x3fUL
  1890. #define CREQ_CREATE_QP_RESP_TYPE_SFT 0
  1891. #define CREQ_CREATE_QP_RESP_TYPE_QP_EVENT 0x38UL
  1892. #define CREQ_CREATE_QP_RESP_RESERVED2_MASK 0xc0UL
  1893. #define CREQ_CREATE_QP_RESP_RESERVED2_SFT 6
  1894. u8 status;
  1895. __le16 cookie;
  1896. __le32 xid;
  1897. u8 v;
  1898. #define CREQ_CREATE_QP_RESP_V 0x1UL
  1899. #define CREQ_CREATE_QP_RESP_RESERVED7_MASK 0xfeUL
  1900. #define CREQ_CREATE_QP_RESP_RESERVED7_SFT 1
  1901. u8 event;
  1902. #define CREQ_CREATE_QP_RESP_EVENT_CREATE_QP 0x1UL
  1903. __le16 reserved48[3];
  1904. };
  1905. /* Destroy QP command response (16 bytes) */
  1906. struct creq_destroy_qp_resp {
  1907. u8 type;
  1908. #define CREQ_DESTROY_QP_RESP_TYPE_MASK 0x3fUL
  1909. #define CREQ_DESTROY_QP_RESP_TYPE_SFT 0
  1910. #define CREQ_DESTROY_QP_RESP_TYPE_QP_EVENT 0x38UL
  1911. #define CREQ_DESTROY_QP_RESP_RESERVED2_MASK 0xc0UL
  1912. #define CREQ_DESTROY_QP_RESP_RESERVED2_SFT 6
  1913. u8 status;
  1914. __le16 cookie;
  1915. __le32 xid;
  1916. u8 v;
  1917. #define CREQ_DESTROY_QP_RESP_V 0x1UL
  1918. #define CREQ_DESTROY_QP_RESP_RESERVED7_MASK 0xfeUL
  1919. #define CREQ_DESTROY_QP_RESP_RESERVED7_SFT 1
  1920. u8 event;
  1921. #define CREQ_DESTROY_QP_RESP_EVENT_DESTROY_QP 0x2UL
  1922. __le16 reserved48[3];
  1923. };
  1924. /* Modify QP command response (16 bytes) */
  1925. struct creq_modify_qp_resp {
  1926. u8 type;
  1927. #define CREQ_MODIFY_QP_RESP_TYPE_MASK 0x3fUL
  1928. #define CREQ_MODIFY_QP_RESP_TYPE_SFT 0
  1929. #define CREQ_MODIFY_QP_RESP_TYPE_QP_EVENT 0x38UL
  1930. #define CREQ_MODIFY_QP_RESP_RESERVED2_MASK 0xc0UL
  1931. #define CREQ_MODIFY_QP_RESP_RESERVED2_SFT 6
  1932. u8 status;
  1933. __le16 cookie;
  1934. __le32 xid;
  1935. u8 v;
  1936. #define CREQ_MODIFY_QP_RESP_V 0x1UL
  1937. #define CREQ_MODIFY_QP_RESP_RESERVED7_MASK 0xfeUL
  1938. #define CREQ_MODIFY_QP_RESP_RESERVED7_SFT 1
  1939. u8 event;
  1940. #define CREQ_MODIFY_QP_RESP_EVENT_MODIFY_QP 0x3UL
  1941. __le16 reserved48[3];
  1942. };
  1943. /* Query QP command response (16 bytes) */
  1944. struct creq_query_qp_resp {
  1945. u8 type;
  1946. #define CREQ_QUERY_QP_RESP_TYPE_MASK 0x3fUL
  1947. #define CREQ_QUERY_QP_RESP_TYPE_SFT 0
  1948. #define CREQ_QUERY_QP_RESP_TYPE_QP_EVENT 0x38UL
  1949. #define CREQ_QUERY_QP_RESP_RESERVED2_MASK 0xc0UL
  1950. #define CREQ_QUERY_QP_RESP_RESERVED2_SFT 6
  1951. u8 status;
  1952. __le16 cookie;
  1953. __le32 size;
  1954. u8 v;
  1955. #define CREQ_QUERY_QP_RESP_V 0x1UL
  1956. #define CREQ_QUERY_QP_RESP_RESERVED7_MASK 0xfeUL
  1957. #define CREQ_QUERY_QP_RESP_RESERVED7_SFT 1
  1958. u8 event;
  1959. #define CREQ_QUERY_QP_RESP_EVENT_QUERY_QP 0x4UL
  1960. __le16 reserved48[3];
  1961. };
  1962. /* Query QP command response side buffer structure (104 bytes) */
  1963. struct creq_query_qp_resp_sb {
  1964. u8 opcode;
  1965. #define CREQ_QUERY_QP_RESP_SB_OPCODE_QUERY_QP 0x4UL
  1966. u8 status;
  1967. __le16 cookie;
  1968. __le16 flags;
  1969. u8 resp_size;
  1970. u8 reserved8;
  1971. __le32 xid;
  1972. u8 en_sqd_async_notify_state;
  1973. #define CREQ_QUERY_QP_RESP_SB_STATE_MASK 0xfUL
  1974. #define CREQ_QUERY_QP_RESP_SB_STATE_SFT 0
  1975. #define CREQ_QUERY_QP_RESP_SB_STATE_RESET 0x0UL
  1976. #define CREQ_QUERY_QP_RESP_SB_STATE_INIT 0x1UL
  1977. #define CREQ_QUERY_QP_RESP_SB_STATE_RTR 0x2UL
  1978. #define CREQ_QUERY_QP_RESP_SB_STATE_RTS 0x3UL
  1979. #define CREQ_QUERY_QP_RESP_SB_STATE_SQD 0x4UL
  1980. #define CREQ_QUERY_QP_RESP_SB_STATE_SQE 0x5UL
  1981. #define CREQ_QUERY_QP_RESP_SB_STATE_ERR 0x6UL
  1982. #define CREQ_QUERY_QP_RESP_SB_EN_SQD_ASYNC_NOTIFY 0x10UL
  1983. u8 access;
  1984. #define CREQ_QUERY_QP_RESP_SB_ACCESS_LOCAL_WRITE 0x1UL
  1985. #define CREQ_QUERY_QP_RESP_SB_ACCESS_REMOTE_WRITE 0x2UL
  1986. #define CREQ_QUERY_QP_RESP_SB_ACCESS_REMOTE_READ 0x4UL
  1987. #define CREQ_QUERY_QP_RESP_SB_ACCESS_REMOTE_ATOMIC 0x8UL
  1988. __le16 pkey;
  1989. __le32 qkey;
  1990. __le32 reserved32;
  1991. __le32 dgid[4];
  1992. __le32 flow_label;
  1993. __le16 sgid_index;
  1994. u8 hop_limit;
  1995. u8 traffic_class;
  1996. __le16 dest_mac[3];
  1997. __le16 path_mtu_dest_vlan_id;
  1998. #define CREQ_QUERY_QP_RESP_SB_DEST_VLAN_ID_MASK 0xfffUL
  1999. #define CREQ_QUERY_QP_RESP_SB_DEST_VLAN_ID_SFT 0
  2000. #define CREQ_QUERY_QP_RESP_SB_PATH_MTU_MASK 0xf000UL
  2001. #define CREQ_QUERY_QP_RESP_SB_PATH_MTU_SFT 12
  2002. #define CREQ_QUERY_QP_RESP_SB_PATH_MTU_MTU_256 (0x0UL << 12)
  2003. #define CREQ_QUERY_QP_RESP_SB_PATH_MTU_MTU_512 (0x1UL << 12)
  2004. #define CREQ_QUERY_QP_RESP_SB_PATH_MTU_MTU_1024 (0x2UL << 12)
  2005. #define CREQ_QUERY_QP_RESP_SB_PATH_MTU_MTU_2048 (0x3UL << 12)
  2006. #define CREQ_QUERY_QP_RESP_SB_PATH_MTU_MTU_4096 (0x4UL << 12)
  2007. #define CREQ_QUERY_QP_RESP_SB_PATH_MTU_MTU_8192 (0x5UL << 12)
  2008. u8 timeout;
  2009. u8 retry_cnt;
  2010. u8 rnr_retry;
  2011. u8 min_rnr_timer;
  2012. __le32 rq_psn;
  2013. __le32 sq_psn;
  2014. u8 max_rd_atomic;
  2015. u8 max_dest_rd_atomic;
  2016. u8 tos_dscp_tos_ecn;
  2017. #define CREQ_QUERY_QP_RESP_SB_TOS_ECN_MASK 0x3UL
  2018. #define CREQ_QUERY_QP_RESP_SB_TOS_ECN_SFT 0
  2019. #define CREQ_QUERY_QP_RESP_SB_TOS_DSCP_MASK 0xfcUL
  2020. #define CREQ_QUERY_QP_RESP_SB_TOS_DSCP_SFT 2
  2021. u8 enable_cc;
  2022. #define CREQ_QUERY_QP_RESP_SB_ENABLE_CC 0x1UL
  2023. #define CREQ_QUERY_QP_RESP_SB_RESERVED7_MASK 0xfeUL
  2024. #define CREQ_QUERY_QP_RESP_SB_RESERVED7_SFT 1
  2025. __le32 sq_size;
  2026. __le32 rq_size;
  2027. __le16 sq_sge;
  2028. __le16 rq_sge;
  2029. __le32 max_inline_data;
  2030. __le32 dest_qp_id;
  2031. __le32 unused_1;
  2032. __le16 src_mac[3];
  2033. __le16 vlan_pcp_vlan_dei_vlan_id;
  2034. #define CREQ_QUERY_QP_RESP_SB_VLAN_ID_MASK 0xfffUL
  2035. #define CREQ_QUERY_QP_RESP_SB_VLAN_ID_SFT 0
  2036. #define CREQ_QUERY_QP_RESP_SB_VLAN_DEI 0x1000UL
  2037. #define CREQ_QUERY_QP_RESP_SB_VLAN_PCP_MASK 0xe000UL
  2038. #define CREQ_QUERY_QP_RESP_SB_VLAN_PCP_SFT 13
  2039. };
  2040. /* Create SRQ command response (16 bytes) */
  2041. struct creq_create_srq_resp {
  2042. u8 type;
  2043. #define CREQ_CREATE_SRQ_RESP_TYPE_MASK 0x3fUL
  2044. #define CREQ_CREATE_SRQ_RESP_TYPE_SFT 0
  2045. #define CREQ_CREATE_SRQ_RESP_TYPE_QP_EVENT 0x38UL
  2046. #define CREQ_CREATE_SRQ_RESP_RESERVED2_MASK 0xc0UL
  2047. #define CREQ_CREATE_SRQ_RESP_RESERVED2_SFT 6
  2048. u8 status;
  2049. __le16 cookie;
  2050. __le32 xid;
  2051. u8 v;
  2052. #define CREQ_CREATE_SRQ_RESP_V 0x1UL
  2053. #define CREQ_CREATE_SRQ_RESP_RESERVED7_MASK 0xfeUL
  2054. #define CREQ_CREATE_SRQ_RESP_RESERVED7_SFT 1
  2055. u8 event;
  2056. #define CREQ_CREATE_SRQ_RESP_EVENT_CREATE_SRQ 0x5UL
  2057. __le16 reserved48[3];
  2058. };
  2059. /* Destroy SRQ command response (16 bytes) */
  2060. struct creq_destroy_srq_resp {
  2061. u8 type;
  2062. #define CREQ_DESTROY_SRQ_RESP_TYPE_MASK 0x3fUL
  2063. #define CREQ_DESTROY_SRQ_RESP_TYPE_SFT 0
  2064. #define CREQ_DESTROY_SRQ_RESP_TYPE_QP_EVENT 0x38UL
  2065. #define CREQ_DESTROY_SRQ_RESP_RESERVED2_MASK 0xc0UL
  2066. #define CREQ_DESTROY_SRQ_RESP_RESERVED2_SFT 6
  2067. u8 status;
  2068. __le16 cookie;
  2069. __le32 xid;
  2070. u8 v;
  2071. #define CREQ_DESTROY_SRQ_RESP_V 0x1UL
  2072. #define CREQ_DESTROY_SRQ_RESP_RESERVED7_MASK 0xfeUL
  2073. #define CREQ_DESTROY_SRQ_RESP_RESERVED7_SFT 1
  2074. u8 event;
  2075. #define CREQ_DESTROY_SRQ_RESP_EVENT_DESTROY_SRQ 0x6UL
  2076. __le16 enable_for_arm[3];
  2077. #define CREQ_DESTROY_SRQ_RESP_ENABLE_FOR_ARM_MASK 0x30000UL
  2078. #define CREQ_DESTROY_SRQ_RESP_ENABLE_FOR_ARM_SFT 16
  2079. #define CREQ_DESTROY_SRQ_RESP_RESERVED46_MASK 0xfffc0000UL
  2080. #define CREQ_DESTROY_SRQ_RESP_RESERVED46_SFT 18
  2081. };
  2082. /* Query SRQ command response (16 bytes) */
  2083. struct creq_query_srq_resp {
  2084. u8 type;
  2085. #define CREQ_QUERY_SRQ_RESP_TYPE_MASK 0x3fUL
  2086. #define CREQ_QUERY_SRQ_RESP_TYPE_SFT 0
  2087. #define CREQ_QUERY_SRQ_RESP_TYPE_QP_EVENT 0x38UL
  2088. #define CREQ_QUERY_SRQ_RESP_RESERVED2_MASK 0xc0UL
  2089. #define CREQ_QUERY_SRQ_RESP_RESERVED2_SFT 6
  2090. u8 status;
  2091. __le16 cookie;
  2092. __le32 size;
  2093. u8 v;
  2094. #define CREQ_QUERY_SRQ_RESP_V 0x1UL
  2095. #define CREQ_QUERY_SRQ_RESP_RESERVED7_MASK 0xfeUL
  2096. #define CREQ_QUERY_SRQ_RESP_RESERVED7_SFT 1
  2097. u8 event;
  2098. #define CREQ_QUERY_SRQ_RESP_EVENT_QUERY_SRQ 0x8UL
  2099. __le16 reserved48[3];
  2100. };
  2101. /* Query SRQ command response side buffer structure (24 bytes) */
  2102. struct creq_query_srq_resp_sb {
  2103. u8 opcode;
  2104. #define CREQ_QUERY_SRQ_RESP_SB_OPCODE_QUERY_SRQ 0x8UL
  2105. u8 status;
  2106. __le16 cookie;
  2107. __le16 flags;
  2108. u8 resp_size;
  2109. u8 reserved8;
  2110. __le32 xid;
  2111. __le16 srq_limit;
  2112. __le16 reserved16;
  2113. __le32 data[4];
  2114. };
  2115. /* Create CQ command Response (16 bytes) */
  2116. struct creq_create_cq_resp {
  2117. u8 type;
  2118. #define CREQ_CREATE_CQ_RESP_TYPE_MASK 0x3fUL
  2119. #define CREQ_CREATE_CQ_RESP_TYPE_SFT 0
  2120. #define CREQ_CREATE_CQ_RESP_TYPE_QP_EVENT 0x38UL
  2121. #define CREQ_CREATE_CQ_RESP_RESERVED2_MASK 0xc0UL
  2122. #define CREQ_CREATE_CQ_RESP_RESERVED2_SFT 6
  2123. u8 status;
  2124. __le16 cookie;
  2125. __le32 xid;
  2126. u8 v;
  2127. #define CREQ_CREATE_CQ_RESP_V 0x1UL
  2128. #define CREQ_CREATE_CQ_RESP_RESERVED7_MASK 0xfeUL
  2129. #define CREQ_CREATE_CQ_RESP_RESERVED7_SFT 1
  2130. u8 event;
  2131. #define CREQ_CREATE_CQ_RESP_EVENT_CREATE_CQ 0x9UL
  2132. __le16 reserved48[3];
  2133. };
  2134. /* Destroy CQ command response (16 bytes) */
  2135. struct creq_destroy_cq_resp {
  2136. u8 type;
  2137. #define CREQ_DESTROY_CQ_RESP_TYPE_MASK 0x3fUL
  2138. #define CREQ_DESTROY_CQ_RESP_TYPE_SFT 0
  2139. #define CREQ_DESTROY_CQ_RESP_TYPE_QP_EVENT 0x38UL
  2140. #define CREQ_DESTROY_CQ_RESP_RESERVED2_MASK 0xc0UL
  2141. #define CREQ_DESTROY_CQ_RESP_RESERVED2_SFT 6
  2142. u8 status;
  2143. __le16 cookie;
  2144. __le32 xid;
  2145. u8 v;
  2146. #define CREQ_DESTROY_CQ_RESP_V 0x1UL
  2147. #define CREQ_DESTROY_CQ_RESP_RESERVED7_MASK 0xfeUL
  2148. #define CREQ_DESTROY_CQ_RESP_RESERVED7_SFT 1
  2149. u8 event;
  2150. #define CREQ_DESTROY_CQ_RESP_EVENT_DESTROY_CQ 0xaUL
  2151. __le16 cq_arm_lvl;
  2152. #define CREQ_DESTROY_CQ_RESP_CQ_ARM_LVL_MASK 0x3UL
  2153. #define CREQ_DESTROY_CQ_RESP_CQ_ARM_LVL_SFT 0
  2154. #define CREQ_DESTROY_CQ_RESP_RESERVED14_MASK 0xfffcUL
  2155. #define CREQ_DESTROY_CQ_RESP_RESERVED14_SFT 2
  2156. __le16 total_cnq_events;
  2157. __le16 reserved16;
  2158. };
  2159. /* Resize CQ command response (16 bytes) */
  2160. struct creq_resize_cq_resp {
  2161. u8 type;
  2162. #define CREQ_RESIZE_CQ_RESP_TYPE_MASK 0x3fUL
  2163. #define CREQ_RESIZE_CQ_RESP_TYPE_SFT 0
  2164. #define CREQ_RESIZE_CQ_RESP_TYPE_QP_EVENT 0x38UL
  2165. #define CREQ_RESIZE_CQ_RESP_RESERVED2_MASK 0xc0UL
  2166. #define CREQ_RESIZE_CQ_RESP_RESERVED2_SFT 6
  2167. u8 status;
  2168. __le16 cookie;
  2169. __le32 xid;
  2170. u8 v;
  2171. #define CREQ_RESIZE_CQ_RESP_V 0x1UL
  2172. #define CREQ_RESIZE_CQ_RESP_RESERVED7_MASK 0xfeUL
  2173. #define CREQ_RESIZE_CQ_RESP_RESERVED7_SFT 1
  2174. u8 event;
  2175. #define CREQ_RESIZE_CQ_RESP_EVENT_RESIZE_CQ 0xcUL
  2176. __le16 reserved48[3];
  2177. };
  2178. /* Allocate MRW command response (16 bytes) */
  2179. struct creq_allocate_mrw_resp {
  2180. u8 type;
  2181. #define CREQ_ALLOCATE_MRW_RESP_TYPE_MASK 0x3fUL
  2182. #define CREQ_ALLOCATE_MRW_RESP_TYPE_SFT 0
  2183. #define CREQ_ALLOCATE_MRW_RESP_TYPE_QP_EVENT 0x38UL
  2184. #define CREQ_ALLOCATE_MRW_RESP_RESERVED2_MASK 0xc0UL
  2185. #define CREQ_ALLOCATE_MRW_RESP_RESERVED2_SFT 6
  2186. u8 status;
  2187. __le16 cookie;
  2188. __le32 xid;
  2189. u8 v;
  2190. #define CREQ_ALLOCATE_MRW_RESP_V 0x1UL
  2191. #define CREQ_ALLOCATE_MRW_RESP_RESERVED7_MASK 0xfeUL
  2192. #define CREQ_ALLOCATE_MRW_RESP_RESERVED7_SFT 1
  2193. u8 event;
  2194. #define CREQ_ALLOCATE_MRW_RESP_EVENT_ALLOCATE_MRW 0xdUL
  2195. __le16 reserved48[3];
  2196. };
  2197. /* De-allocate key command response (16 bytes) */
  2198. struct creq_deallocate_key_resp {
  2199. u8 type;
  2200. #define CREQ_DEALLOCATE_KEY_RESP_TYPE_MASK 0x3fUL
  2201. #define CREQ_DEALLOCATE_KEY_RESP_TYPE_SFT 0
  2202. #define CREQ_DEALLOCATE_KEY_RESP_TYPE_QP_EVENT 0x38UL
  2203. #define CREQ_DEALLOCATE_KEY_RESP_RESERVED2_MASK 0xc0UL
  2204. #define CREQ_DEALLOCATE_KEY_RESP_RESERVED2_SFT 6
  2205. u8 status;
  2206. __le16 cookie;
  2207. __le32 xid;
  2208. u8 v;
  2209. #define CREQ_DEALLOCATE_KEY_RESP_V 0x1UL
  2210. #define CREQ_DEALLOCATE_KEY_RESP_RESERVED7_MASK 0xfeUL
  2211. #define CREQ_DEALLOCATE_KEY_RESP_RESERVED7_SFT 1
  2212. u8 event;
  2213. #define CREQ_DEALLOCATE_KEY_RESP_EVENT_DEALLOCATE_KEY 0xeUL
  2214. __le16 reserved16;
  2215. __le32 bound_window_info;
  2216. };
  2217. /* Register MR command response (16 bytes) */
  2218. struct creq_register_mr_resp {
  2219. u8 type;
  2220. #define CREQ_REGISTER_MR_RESP_TYPE_MASK 0x3fUL
  2221. #define CREQ_REGISTER_MR_RESP_TYPE_SFT 0
  2222. #define CREQ_REGISTER_MR_RESP_TYPE_QP_EVENT 0x38UL
  2223. #define CREQ_REGISTER_MR_RESP_RESERVED2_MASK 0xc0UL
  2224. #define CREQ_REGISTER_MR_RESP_RESERVED2_SFT 6
  2225. u8 status;
  2226. __le16 cookie;
  2227. __le32 xid;
  2228. u8 v;
  2229. #define CREQ_REGISTER_MR_RESP_V 0x1UL
  2230. #define CREQ_REGISTER_MR_RESP_RESERVED7_MASK 0xfeUL
  2231. #define CREQ_REGISTER_MR_RESP_RESERVED7_SFT 1
  2232. u8 event;
  2233. #define CREQ_REGISTER_MR_RESP_EVENT_REGISTER_MR 0xfUL
  2234. __le16 reserved48[3];
  2235. };
  2236. /* Deregister MR command response (16 bytes) */
  2237. struct creq_deregister_mr_resp {
  2238. u8 type;
  2239. #define CREQ_DEREGISTER_MR_RESP_TYPE_MASK 0x3fUL
  2240. #define CREQ_DEREGISTER_MR_RESP_TYPE_SFT 0
  2241. #define CREQ_DEREGISTER_MR_RESP_TYPE_QP_EVENT 0x38UL
  2242. #define CREQ_DEREGISTER_MR_RESP_RESERVED2_MASK 0xc0UL
  2243. #define CREQ_DEREGISTER_MR_RESP_RESERVED2_SFT 6
  2244. u8 status;
  2245. __le16 cookie;
  2246. __le32 xid;
  2247. u8 v;
  2248. #define CREQ_DEREGISTER_MR_RESP_V 0x1UL
  2249. #define CREQ_DEREGISTER_MR_RESP_RESERVED7_MASK 0xfeUL
  2250. #define CREQ_DEREGISTER_MR_RESP_RESERVED7_SFT 1
  2251. u8 event;
  2252. #define CREQ_DEREGISTER_MR_RESP_EVENT_DEREGISTER_MR 0x10UL
  2253. __le16 reserved16;
  2254. __le32 bound_windows;
  2255. };
  2256. /* Add GID command response (16 bytes) */
  2257. struct creq_add_gid_resp {
  2258. u8 type;
  2259. #define CREQ_ADD_GID_RESP_TYPE_MASK 0x3fUL
  2260. #define CREQ_ADD_GID_RESP_TYPE_SFT 0
  2261. #define CREQ_ADD_GID_RESP_TYPE_QP_EVENT 0x38UL
  2262. #define CREQ_ADD_GID_RESP_RESERVED2_MASK 0xc0UL
  2263. #define CREQ_ADD_GID_RESP_RESERVED2_SFT 6
  2264. u8 status;
  2265. __le16 cookie;
  2266. __le32 xid;
  2267. u8 v;
  2268. #define CREQ_ADD_GID_RESP_V 0x1UL
  2269. #define CREQ_ADD_GID_RESP_RESERVED7_MASK 0xfeUL
  2270. #define CREQ_ADD_GID_RESP_RESERVED7_SFT 1
  2271. u8 event;
  2272. #define CREQ_ADD_GID_RESP_EVENT_ADD_GID 0x11UL
  2273. __le16 reserved48[3];
  2274. };
  2275. /* Delete GID command response (16 bytes) */
  2276. struct creq_delete_gid_resp {
  2277. u8 type;
  2278. #define CREQ_DELETE_GID_RESP_TYPE_MASK 0x3fUL
  2279. #define CREQ_DELETE_GID_RESP_TYPE_SFT 0
  2280. #define CREQ_DELETE_GID_RESP_TYPE_QP_EVENT 0x38UL
  2281. #define CREQ_DELETE_GID_RESP_RESERVED2_MASK 0xc0UL
  2282. #define CREQ_DELETE_GID_RESP_RESERVED2_SFT 6
  2283. u8 status;
  2284. __le16 cookie;
  2285. __le32 xid;
  2286. u8 v;
  2287. #define CREQ_DELETE_GID_RESP_V 0x1UL
  2288. #define CREQ_DELETE_GID_RESP_RESERVED7_MASK 0xfeUL
  2289. #define CREQ_DELETE_GID_RESP_RESERVED7_SFT 1
  2290. u8 event;
  2291. #define CREQ_DELETE_GID_RESP_EVENT_DELETE_GID 0x12UL
  2292. __le16 reserved48[3];
  2293. };
  2294. /* Modify GID command response (16 bytes) */
  2295. struct creq_modify_gid_resp {
  2296. u8 type;
  2297. #define CREQ_MODIFY_GID_RESP_TYPE_MASK 0x3fUL
  2298. #define CREQ_MODIFY_GID_RESP_TYPE_SFT 0
  2299. #define CREQ_MODIFY_GID_RESP_TYPE_QP_EVENT 0x38UL
  2300. #define CREQ_MODIFY_GID_RESP_RESERVED2_MASK 0xc0UL
  2301. #define CREQ_MODIFY_GID_RESP_RESERVED2_SFT 6
  2302. u8 status;
  2303. __le16 cookie;
  2304. __le32 xid;
  2305. u8 v;
  2306. #define CREQ_MODIFY_GID_RESP_V 0x1UL
  2307. #define CREQ_MODIFY_GID_RESP_RESERVED7_MASK 0xfeUL
  2308. #define CREQ_MODIFY_GID_RESP_RESERVED7_SFT 1
  2309. u8 event;
  2310. #define CREQ_MODIFY_GID_RESP_EVENT_ADD_GID 0x11UL
  2311. __le16 reserved48[3];
  2312. };
  2313. /* Query GID command response (16 bytes) */
  2314. struct creq_query_gid_resp {
  2315. u8 type;
  2316. #define CREQ_QUERY_GID_RESP_TYPE_MASK 0x3fUL
  2317. #define CREQ_QUERY_GID_RESP_TYPE_SFT 0
  2318. #define CREQ_QUERY_GID_RESP_TYPE_QP_EVENT 0x38UL
  2319. #define CREQ_QUERY_GID_RESP_RESERVED2_MASK 0xc0UL
  2320. #define CREQ_QUERY_GID_RESP_RESERVED2_SFT 6
  2321. u8 status;
  2322. __le16 cookie;
  2323. __le32 size;
  2324. u8 v;
  2325. #define CREQ_QUERY_GID_RESP_V 0x1UL
  2326. #define CREQ_QUERY_GID_RESP_RESERVED7_MASK 0xfeUL
  2327. #define CREQ_QUERY_GID_RESP_RESERVED7_SFT 1
  2328. u8 event;
  2329. #define CREQ_QUERY_GID_RESP_EVENT_QUERY_GID 0x18UL
  2330. __le16 reserved48[3];
  2331. };
  2332. /* Query GID command response side buffer structure (40 bytes) */
  2333. struct creq_query_gid_resp_sb {
  2334. u8 opcode;
  2335. #define CREQ_QUERY_GID_RESP_SB_OPCODE_QUERY_GID 0x18UL
  2336. u8 status;
  2337. __le16 cookie;
  2338. __le16 flags;
  2339. u8 resp_size;
  2340. u8 reserved8;
  2341. __le32 gid[4];
  2342. __le16 src_mac[3];
  2343. __le16 vlan;
  2344. #define CREQ_QUERY_GID_RESP_SB_VLAN_VLAN_ID_MASK 0xfffUL
  2345. #define CREQ_QUERY_GID_RESP_SB_VLAN_VLAN_ID_SFT 0
  2346. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_MASK 0x7000UL
  2347. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_SFT 12
  2348. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_TPID_88A8 (0x0UL << 12)
  2349. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_TPID_8100 (0x1UL << 12)
  2350. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_TPID_9100 (0x2UL << 12)
  2351. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_TPID_9200 (0x3UL << 12)
  2352. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_TPID_9300 (0x4UL << 12)
  2353. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_TPID_CFG1 (0x5UL << 12)
  2354. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_TPID_CFG2 (0x6UL << 12)
  2355. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_TPID_CFG3 (0x7UL << 12)
  2356. #define CREQ_QUERY_GID_RESP_SB_VLAN_TPID_LAST \
  2357. CREQ_QUERY_GID_RESP_SB_VLAN_TPID_TPID_CFG3
  2358. #define CREQ_QUERY_GID_RESP_SB_VLAN_VLAN_EN 0x8000UL
  2359. __le16 ipid;
  2360. __le16 gid_index;
  2361. __le32 unused_0;
  2362. };
  2363. /* Create QP1 command response (16 bytes) */
  2364. struct creq_create_qp1_resp {
  2365. u8 type;
  2366. #define CREQ_CREATE_QP1_RESP_TYPE_MASK 0x3fUL
  2367. #define CREQ_CREATE_QP1_RESP_TYPE_SFT 0
  2368. #define CREQ_CREATE_QP1_RESP_TYPE_QP_EVENT 0x38UL
  2369. #define CREQ_CREATE_QP1_RESP_RESERVED2_MASK 0xc0UL
  2370. #define CREQ_CREATE_QP1_RESP_RESERVED2_SFT 6
  2371. u8 status;
  2372. __le16 cookie;
  2373. __le32 xid;
  2374. u8 v;
  2375. #define CREQ_CREATE_QP1_RESP_V 0x1UL
  2376. #define CREQ_CREATE_QP1_RESP_RESERVED7_MASK 0xfeUL
  2377. #define CREQ_CREATE_QP1_RESP_RESERVED7_SFT 1
  2378. u8 event;
  2379. #define CREQ_CREATE_QP1_RESP_EVENT_CREATE_QP1 0x13UL
  2380. __le16 reserved48[3];
  2381. };
  2382. /* Destroy QP1 command response (16 bytes) */
  2383. struct creq_destroy_qp1_resp {
  2384. u8 type;
  2385. #define CREQ_DESTROY_QP1_RESP_TYPE_MASK 0x3fUL
  2386. #define CREQ_DESTROY_QP1_RESP_TYPE_SFT 0
  2387. #define CREQ_DESTROY_QP1_RESP_TYPE_QP_EVENT 0x38UL
  2388. #define CREQ_DESTROY_QP1_RESP_RESERVED2_MASK 0xc0UL
  2389. #define CREQ_DESTROY_QP1_RESP_RESERVED2_SFT 6
  2390. u8 status;
  2391. __le16 cookie;
  2392. __le32 xid;
  2393. u8 v;
  2394. #define CREQ_DESTROY_QP1_RESP_V 0x1UL
  2395. #define CREQ_DESTROY_QP1_RESP_RESERVED7_MASK 0xfeUL
  2396. #define CREQ_DESTROY_QP1_RESP_RESERVED7_SFT 1
  2397. u8 event;
  2398. #define CREQ_DESTROY_QP1_RESP_EVENT_DESTROY_QP1 0x14UL
  2399. __le16 reserved48[3];
  2400. };
  2401. /* Create AH command response (16 bytes) */
  2402. struct creq_create_ah_resp {
  2403. u8 type;
  2404. #define CREQ_CREATE_AH_RESP_TYPE_MASK 0x3fUL
  2405. #define CREQ_CREATE_AH_RESP_TYPE_SFT 0
  2406. #define CREQ_CREATE_AH_RESP_TYPE_QP_EVENT 0x38UL
  2407. #define CREQ_CREATE_AH_RESP_RESERVED2_MASK 0xc0UL
  2408. #define CREQ_CREATE_AH_RESP_RESERVED2_SFT 6
  2409. u8 status;
  2410. __le16 cookie;
  2411. __le32 xid;
  2412. u8 v;
  2413. #define CREQ_CREATE_AH_RESP_V 0x1UL
  2414. #define CREQ_CREATE_AH_RESP_RESERVED7_MASK 0xfeUL
  2415. #define CREQ_CREATE_AH_RESP_RESERVED7_SFT 1
  2416. u8 event;
  2417. #define CREQ_CREATE_AH_RESP_EVENT_CREATE_AH 0x15UL
  2418. __le16 reserved48[3];
  2419. };
  2420. /* Destroy AH command response (16 bytes) */
  2421. struct creq_destroy_ah_resp {
  2422. u8 type;
  2423. #define CREQ_DESTROY_AH_RESP_TYPE_MASK 0x3fUL
  2424. #define CREQ_DESTROY_AH_RESP_TYPE_SFT 0
  2425. #define CREQ_DESTROY_AH_RESP_TYPE_QP_EVENT 0x38UL
  2426. #define CREQ_DESTROY_AH_RESP_RESERVED2_MASK 0xc0UL
  2427. #define CREQ_DESTROY_AH_RESP_RESERVED2_SFT 6
  2428. u8 status;
  2429. __le16 cookie;
  2430. __le32 xid;
  2431. u8 v;
  2432. #define CREQ_DESTROY_AH_RESP_V 0x1UL
  2433. #define CREQ_DESTROY_AH_RESP_RESERVED7_MASK 0xfeUL
  2434. #define CREQ_DESTROY_AH_RESP_RESERVED7_SFT 1
  2435. u8 event;
  2436. #define CREQ_DESTROY_AH_RESP_EVENT_DESTROY_AH 0x16UL
  2437. __le16 reserved48[3];
  2438. };
  2439. /* Initialize Firmware command response (16 bytes) */
  2440. struct creq_initialize_fw_resp {
  2441. u8 type;
  2442. #define CREQ_INITIALIZE_FW_RESP_TYPE_MASK 0x3fUL
  2443. #define CREQ_INITIALIZE_FW_RESP_TYPE_SFT 0
  2444. #define CREQ_INITIALIZE_FW_RESP_TYPE_QP_EVENT 0x38UL
  2445. #define CREQ_INITIALIZE_FW_RESP_RESERVED2_MASK 0xc0UL
  2446. #define CREQ_INITIALIZE_FW_RESP_RESERVED2_SFT 6
  2447. u8 status;
  2448. __le16 cookie;
  2449. __le32 reserved32;
  2450. u8 v;
  2451. #define CREQ_INITIALIZE_FW_RESP_V 0x1UL
  2452. #define CREQ_INITIALIZE_FW_RESP_RESERVED7_MASK 0xfeUL
  2453. #define CREQ_INITIALIZE_FW_RESP_RESERVED7_SFT 1
  2454. u8 event;
  2455. #define CREQ_INITIALIZE_FW_RESP_EVENT_INITIALIZE_FW 0x80UL
  2456. __le16 reserved48[3];
  2457. };
  2458. /* De-initialize Firmware command response (16 bytes) */
  2459. struct creq_deinitialize_fw_resp {
  2460. u8 type;
  2461. #define CREQ_DEINITIALIZE_FW_RESP_TYPE_MASK 0x3fUL
  2462. #define CREQ_DEINITIALIZE_FW_RESP_TYPE_SFT 0
  2463. #define CREQ_DEINITIALIZE_FW_RESP_TYPE_QP_EVENT 0x38UL
  2464. #define CREQ_DEINITIALIZE_FW_RESP_RESERVED2_MASK 0xc0UL
  2465. #define CREQ_DEINITIALIZE_FW_RESP_RESERVED2_SFT 6
  2466. u8 status;
  2467. __le16 cookie;
  2468. __le32 reserved32;
  2469. u8 v;
  2470. #define CREQ_DEINITIALIZE_FW_RESP_V 0x1UL
  2471. #define CREQ_DEINITIALIZE_FW_RESP_RESERVED7_MASK 0xfeUL
  2472. #define CREQ_DEINITIALIZE_FW_RESP_RESERVED7_SFT 1
  2473. u8 event;
  2474. #define CREQ_DEINITIALIZE_FW_RESP_EVENT_DEINITIALIZE_FW 0x81UL
  2475. __le16 reserved48[3];
  2476. };
  2477. /* Stop function command response (16 bytes) */
  2478. struct creq_stop_func_resp {
  2479. u8 type;
  2480. #define CREQ_STOP_FUNC_RESP_TYPE_MASK 0x3fUL
  2481. #define CREQ_STOP_FUNC_RESP_TYPE_SFT 0
  2482. #define CREQ_STOP_FUNC_RESP_TYPE_QP_EVENT 0x38UL
  2483. #define CREQ_STOP_FUNC_RESP_RESERVED2_MASK 0xc0UL
  2484. #define CREQ_STOP_FUNC_RESP_RESERVED2_SFT 6
  2485. u8 status;
  2486. __le16 cookie;
  2487. __le32 reserved32;
  2488. u8 v;
  2489. #define CREQ_STOP_FUNC_RESP_V 0x1UL
  2490. #define CREQ_STOP_FUNC_RESP_RESERVED7_MASK 0xfeUL
  2491. #define CREQ_STOP_FUNC_RESP_RESERVED7_SFT 1
  2492. u8 event;
  2493. #define CREQ_STOP_FUNC_RESP_EVENT_STOP_FUNC 0x82UL
  2494. __le16 reserved48[3];
  2495. };
  2496. /* Query function command response (16 bytes) */
  2497. struct creq_query_func_resp {
  2498. u8 type;
  2499. #define CREQ_QUERY_FUNC_RESP_TYPE_MASK 0x3fUL
  2500. #define CREQ_QUERY_FUNC_RESP_TYPE_SFT 0
  2501. #define CREQ_QUERY_FUNC_RESP_TYPE_QP_EVENT 0x38UL
  2502. #define CREQ_QUERY_FUNC_RESP_RESERVED2_MASK 0xc0UL
  2503. #define CREQ_QUERY_FUNC_RESP_RESERVED2_SFT 6
  2504. u8 status;
  2505. __le16 cookie;
  2506. __le32 size;
  2507. u8 v;
  2508. #define CREQ_QUERY_FUNC_RESP_V 0x1UL
  2509. #define CREQ_QUERY_FUNC_RESP_RESERVED7_MASK 0xfeUL
  2510. #define CREQ_QUERY_FUNC_RESP_RESERVED7_SFT 1
  2511. u8 event;
  2512. #define CREQ_QUERY_FUNC_RESP_EVENT_QUERY_FUNC 0x83UL
  2513. __le16 reserved48[3];
  2514. };
  2515. /* Query function command response side buffer structure (88 bytes) */
  2516. struct creq_query_func_resp_sb {
  2517. u8 opcode;
  2518. #define CREQ_QUERY_FUNC_RESP_SB_OPCODE_QUERY_FUNC 0x83UL
  2519. u8 status;
  2520. __le16 cookie;
  2521. __le16 flags;
  2522. u8 resp_size;
  2523. u8 reserved8;
  2524. __le64 max_mr_size;
  2525. __le32 max_qp;
  2526. __le16 max_qp_wr;
  2527. __le16 dev_cap_flags;
  2528. #define CREQ_QUERY_FUNC_RESP_SB_DEV_CAP_FLAGS_RESIZE_QP 0x1UL
  2529. __le32 max_cq;
  2530. __le32 max_cqe;
  2531. __le32 max_pd;
  2532. u8 max_sge;
  2533. u8 max_srq_sge;
  2534. u8 max_qp_rd_atom;
  2535. u8 max_qp_init_rd_atom;
  2536. __le32 max_mr;
  2537. __le32 max_mw;
  2538. __le32 max_raw_eth_qp;
  2539. __le32 max_ah;
  2540. __le32 max_fmr;
  2541. __le32 max_srq_wr;
  2542. __le32 max_pkeys;
  2543. __le32 max_inline_data;
  2544. u8 max_map_per_fmr;
  2545. u8 l2_db_space_size;
  2546. __le16 max_srq;
  2547. __le32 max_gid;
  2548. __le32 tqm_alloc_reqs[8];
  2549. };
  2550. /* Set resources command response (16 bytes) */
  2551. struct creq_set_func_resources_resp {
  2552. u8 type;
  2553. #define CREQ_SET_FUNC_RESOURCES_RESP_TYPE_MASK 0x3fUL
  2554. #define CREQ_SET_FUNC_RESOURCES_RESP_TYPE_SFT 0
  2555. #define CREQ_SET_FUNC_RESOURCES_RESP_TYPE_QP_EVENT 0x38UL
  2556. #define CREQ_SET_FUNC_RESOURCES_RESP_RESERVED2_MASK 0xc0UL
  2557. #define CREQ_SET_FUNC_RESOURCES_RESP_RESERVED2_SFT 6
  2558. u8 status;
  2559. __le16 cookie;
  2560. __le32 reserved32;
  2561. u8 v;
  2562. #define CREQ_SET_FUNC_RESOURCES_RESP_V 0x1UL
  2563. #define CREQ_SET_FUNC_RESOURCES_RESP_RESERVED7_MASK 0xfeUL
  2564. #define CREQ_SET_FUNC_RESOURCES_RESP_RESERVED7_SFT 1
  2565. u8 event;
  2566. #define CREQ_SET_FUNC_RESOURCES_RESP_EVENT_SET_FUNC_RESOURCES 0x84UL
  2567. __le16 reserved48[3];
  2568. };
  2569. /* Map TC to COS response (16 bytes) */
  2570. struct creq_map_tc_to_cos_resp {
  2571. u8 type;
  2572. #define CREQ_MAP_TC_TO_COS_RESP_TYPE_MASK 0x3fUL
  2573. #define CREQ_MAP_TC_TO_COS_RESP_TYPE_SFT 0
  2574. #define CREQ_MAP_TC_TO_COS_RESP_TYPE_QP_EVENT 0x38UL
  2575. #define CREQ_MAP_TC_TO_COS_RESP_RESERVED2_MASK 0xc0UL
  2576. #define CREQ_MAP_TC_TO_COS_RESP_RESERVED2_SFT 6
  2577. u8 status;
  2578. __le16 cookie;
  2579. __le32 reserved32;
  2580. u8 v;
  2581. #define CREQ_MAP_TC_TO_COS_RESP_V 0x1UL
  2582. #define CREQ_MAP_TC_TO_COS_RESP_RESERVED7_MASK 0xfeUL
  2583. #define CREQ_MAP_TC_TO_COS_RESP_RESERVED7_SFT 1
  2584. u8 event;
  2585. #define CREQ_MAP_TC_TO_COS_RESP_EVENT_MAP_TC_TO_COS 0x8aUL
  2586. __le16 reserved48[3];
  2587. };
  2588. /* Query version response (16 bytes) */
  2589. struct creq_query_version_resp {
  2590. u8 type;
  2591. #define CREQ_QUERY_VERSION_RESP_TYPE_MASK 0x3fUL
  2592. #define CREQ_QUERY_VERSION_RESP_TYPE_SFT 0
  2593. #define CREQ_QUERY_VERSION_RESP_TYPE_QP_EVENT 0x38UL
  2594. #define CREQ_QUERY_VERSION_RESP_RESERVED2_MASK 0xc0UL
  2595. #define CREQ_QUERY_VERSION_RESP_RESERVED2_SFT 6
  2596. u8 status;
  2597. __le16 cookie;
  2598. u8 fw_maj;
  2599. u8 fw_minor;
  2600. u8 fw_bld;
  2601. u8 fw_rsvd;
  2602. u8 v;
  2603. #define CREQ_QUERY_VERSION_RESP_V 0x1UL
  2604. #define CREQ_QUERY_VERSION_RESP_RESERVED7_MASK 0xfeUL
  2605. #define CREQ_QUERY_VERSION_RESP_RESERVED7_SFT 1
  2606. u8 event;
  2607. #define CREQ_QUERY_VERSION_RESP_EVENT_QUERY_VERSION 0x8bUL
  2608. __le16 reserved16;
  2609. u8 intf_maj;
  2610. u8 intf_minor;
  2611. u8 intf_bld;
  2612. u8 intf_rsvd;
  2613. };
  2614. /* Modify congestion control command response (16 bytes) */
  2615. struct creq_modify_cc_resp {
  2616. u8 type;
  2617. #define CREQ_MODIFY_CC_RESP_TYPE_MASK 0x3fUL
  2618. #define CREQ_MODIFY_CC_RESP_TYPE_SFT 0
  2619. #define CREQ_MODIFY_CC_RESP_TYPE_QP_EVENT 0x38UL
  2620. #define CREQ_MODIFY_CC_RESP_RESERVED2_MASK 0xc0UL
  2621. #define CREQ_MODIFY_CC_RESP_RESERVED2_SFT 6
  2622. u8 status;
  2623. __le16 cookie;
  2624. __le32 reserved32;
  2625. u8 v;
  2626. #define CREQ_MODIFY_CC_RESP_V 0x1UL
  2627. #define CREQ_MODIFY_CC_RESP_RESERVED7_MASK 0xfeUL
  2628. #define CREQ_MODIFY_CC_RESP_RESERVED7_SFT 1
  2629. u8 event;
  2630. #define CREQ_MODIFY_CC_RESP_EVENT_MODIFY_CC 0x8cUL
  2631. __le16 reserved48[3];
  2632. };
  2633. /* Query congestion control command response (16 bytes) */
  2634. struct creq_query_cc_resp {
  2635. u8 type;
  2636. #define CREQ_QUERY_CC_RESP_TYPE_MASK 0x3fUL
  2637. #define CREQ_QUERY_CC_RESP_TYPE_SFT 0
  2638. #define CREQ_QUERY_CC_RESP_TYPE_QP_EVENT 0x38UL
  2639. #define CREQ_QUERY_CC_RESP_RESERVED2_MASK 0xc0UL
  2640. #define CREQ_QUERY_CC_RESP_RESERVED2_SFT 6
  2641. u8 status;
  2642. __le16 cookie;
  2643. __le32 size;
  2644. u8 v;
  2645. #define CREQ_QUERY_CC_RESP_V 0x1UL
  2646. #define CREQ_QUERY_CC_RESP_RESERVED7_MASK 0xfeUL
  2647. #define CREQ_QUERY_CC_RESP_RESERVED7_SFT 1
  2648. u8 event;
  2649. #define CREQ_QUERY_CC_RESP_EVENT_QUERY_CC 0x8dUL
  2650. __le16 reserved48[3];
  2651. };
  2652. /* Query congestion control command response side buffer structure (32 bytes) */
  2653. struct creq_query_cc_resp_sb {
  2654. u8 opcode;
  2655. #define CREQ_QUERY_CC_RESP_SB_OPCODE_QUERY_CC 0x8dUL
  2656. u8 status;
  2657. __le16 cookie;
  2658. __le16 flags;
  2659. u8 resp_size;
  2660. u8 reserved8;
  2661. u8 enable_cc;
  2662. #define CREQ_QUERY_CC_RESP_SB_ENABLE_CC 0x1UL
  2663. u8 g;
  2664. #define CREQ_QUERY_CC_RESP_SB_G_MASK 0x7UL
  2665. #define CREQ_QUERY_CC_RESP_SB_G_SFT 0
  2666. u8 num_phases_per_state;
  2667. __le16 init_cr;
  2668. u8 unused_2;
  2669. __le16 unused_3;
  2670. u8 unused_4;
  2671. __le16 init_tr;
  2672. u8 tos_dscp_tos_ecn;
  2673. #define CREQ_QUERY_CC_RESP_SB_TOS_ECN_MASK 0x3UL
  2674. #define CREQ_QUERY_CC_RESP_SB_TOS_ECN_SFT 0
  2675. #define CREQ_QUERY_CC_RESP_SB_TOS_DSCP_MASK 0xfcUL
  2676. #define CREQ_QUERY_CC_RESP_SB_TOS_DSCP_SFT 2
  2677. __le64 reserved64;
  2678. __le64 reserved64_1;
  2679. };
  2680. /* QP error notification event (16 bytes) */
  2681. struct creq_qp_error_notification {
  2682. u8 type;
  2683. #define CREQ_QP_ERROR_NOTIFICATION_TYPE_MASK 0x3fUL
  2684. #define CREQ_QP_ERROR_NOTIFICATION_TYPE_SFT 0
  2685. #define CREQ_QP_ERROR_NOTIFICATION_TYPE_QP_EVENT 0x38UL
  2686. #define CREQ_QP_ERROR_NOTIFICATION_RESERVED2_MASK 0xc0UL
  2687. #define CREQ_QP_ERROR_NOTIFICATION_RESERVED2_SFT 6
  2688. u8 status;
  2689. u8 req_slow_path_state;
  2690. u8 req_err_state_reason;
  2691. __le32 xid;
  2692. u8 v;
  2693. #define CREQ_QP_ERROR_NOTIFICATION_V 0x1UL
  2694. #define CREQ_QP_ERROR_NOTIFICATION_RESERVED7_MASK 0xfeUL
  2695. #define CREQ_QP_ERROR_NOTIFICATION_RESERVED7_SFT 1
  2696. u8 event;
  2697. #define CREQ_QP_ERROR_NOTIFICATION_EVENT_QP_ERROR_NOTIFICATION 0xc0UL
  2698. u8 res_slow_path_state;
  2699. u8 res_err_state_reason;
  2700. __le16 sq_cons_idx;
  2701. __le16 rq_cons_idx;
  2702. };
  2703. /* RoCE Slowpath HSI Specification 1.6.0 */
  2704. #define ROCE_SP_HSI_VERSION_MAJOR 1
  2705. #define ROCE_SP_HSI_VERSION_MINOR 6
  2706. #define ROCE_SP_HSI_VERSION_UPDATE 0
  2707. #define ROCE_SP_HSI_VERSION_STR "1.6.0"
  2708. /*
  2709. * Following is the signature for ROCE_SP_HSI message field that indicates not
  2710. * applicable (All F's). Need to cast it the size of the field if needed.
  2711. */
  2712. #define ROCE_SP_HSI_NA_SIGNATURE ((__le32)(-1))
  2713. #endif /* __BNXT_RE_HSI_H__ */