ti-ads1015.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * ADS1015 - Texas Instruments Analog-to-Digital Converter
  3. *
  4. * Copyright (c) 2016, Intel Corporation.
  5. *
  6. * This file is subject to the terms and conditions of version 2 of
  7. * the GNU General Public License. See the file COPYING in the main
  8. * directory of this archive for more details.
  9. *
  10. * IIO driver for ADS1015 ADC 7-bit I2C slave address:
  11. * * 0x48 - ADDR connected to Ground
  12. * * 0x49 - ADDR connected to Vdd
  13. * * 0x4A - ADDR connected to SDA
  14. * * 0x4B - ADDR connected to SCL
  15. */
  16. #include <linux/module.h>
  17. #include <linux/of_device.h>
  18. #include <linux/init.h>
  19. #include <linux/i2c.h>
  20. #include <linux/regmap.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/mutex.h>
  23. #include <linux/delay.h>
  24. #include <linux/i2c/ads1015.h>
  25. #include <linux/iio/iio.h>
  26. #include <linux/iio/types.h>
  27. #include <linux/iio/sysfs.h>
  28. #include <linux/iio/buffer.h>
  29. #include <linux/iio/triggered_buffer.h>
  30. #include <linux/iio/trigger_consumer.h>
  31. #define ADS1015_DRV_NAME "ads1015"
  32. #define ADS1015_CONV_REG 0x00
  33. #define ADS1015_CFG_REG 0x01
  34. #define ADS1015_CFG_DR_SHIFT 5
  35. #define ADS1015_CFG_MOD_SHIFT 8
  36. #define ADS1015_CFG_PGA_SHIFT 9
  37. #define ADS1015_CFG_MUX_SHIFT 12
  38. #define ADS1015_CFG_DR_MASK GENMASK(7, 5)
  39. #define ADS1015_CFG_MOD_MASK BIT(8)
  40. #define ADS1015_CFG_PGA_MASK GENMASK(11, 9)
  41. #define ADS1015_CFG_MUX_MASK GENMASK(14, 12)
  42. /* device operating modes */
  43. #define ADS1015_CONTINUOUS 0
  44. #define ADS1015_SINGLESHOT 1
  45. #define ADS1015_SLEEP_DELAY_MS 2000
  46. #define ADS1015_DEFAULT_PGA 2
  47. #define ADS1015_DEFAULT_DATA_RATE 4
  48. #define ADS1015_DEFAULT_CHAN 0
  49. enum chip_ids {
  50. ADS1015,
  51. ADS1115,
  52. };
  53. enum ads1015_channels {
  54. ADS1015_AIN0_AIN1 = 0,
  55. ADS1015_AIN0_AIN3,
  56. ADS1015_AIN1_AIN3,
  57. ADS1015_AIN2_AIN3,
  58. ADS1015_AIN0,
  59. ADS1015_AIN1,
  60. ADS1015_AIN2,
  61. ADS1015_AIN3,
  62. ADS1015_TIMESTAMP,
  63. };
  64. static const unsigned int ads1015_data_rate[] = {
  65. 128, 250, 490, 920, 1600, 2400, 3300, 3300
  66. };
  67. static const unsigned int ads1115_data_rate[] = {
  68. 8, 16, 32, 64, 128, 250, 475, 860
  69. };
  70. static const struct {
  71. int scale;
  72. int uscale;
  73. } ads1015_scale[] = {
  74. {3, 0},
  75. {2, 0},
  76. {1, 0},
  77. {0, 500000},
  78. {0, 250000},
  79. {0, 125000},
  80. {0, 125000},
  81. {0, 125000},
  82. };
  83. #define ADS1015_V_CHAN(_chan, _addr) { \
  84. .type = IIO_VOLTAGE, \
  85. .indexed = 1, \
  86. .address = _addr, \
  87. .channel = _chan, \
  88. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  89. BIT(IIO_CHAN_INFO_SCALE) | \
  90. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  91. .scan_index = _addr, \
  92. .scan_type = { \
  93. .sign = 's', \
  94. .realbits = 12, \
  95. .storagebits = 16, \
  96. .shift = 4, \
  97. .endianness = IIO_CPU, \
  98. }, \
  99. .datasheet_name = "AIN"#_chan, \
  100. }
  101. #define ADS1015_V_DIFF_CHAN(_chan, _chan2, _addr) { \
  102. .type = IIO_VOLTAGE, \
  103. .differential = 1, \
  104. .indexed = 1, \
  105. .address = _addr, \
  106. .channel = _chan, \
  107. .channel2 = _chan2, \
  108. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  109. BIT(IIO_CHAN_INFO_SCALE) | \
  110. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  111. .scan_index = _addr, \
  112. .scan_type = { \
  113. .sign = 's', \
  114. .realbits = 12, \
  115. .storagebits = 16, \
  116. .shift = 4, \
  117. .endianness = IIO_CPU, \
  118. }, \
  119. .datasheet_name = "AIN"#_chan"-AIN"#_chan2, \
  120. }
  121. #define ADS1115_V_CHAN(_chan, _addr) { \
  122. .type = IIO_VOLTAGE, \
  123. .indexed = 1, \
  124. .address = _addr, \
  125. .channel = _chan, \
  126. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  127. BIT(IIO_CHAN_INFO_SCALE) | \
  128. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  129. .scan_index = _addr, \
  130. .scan_type = { \
  131. .sign = 's', \
  132. .realbits = 16, \
  133. .storagebits = 16, \
  134. .endianness = IIO_CPU, \
  135. }, \
  136. .datasheet_name = "AIN"#_chan, \
  137. }
  138. #define ADS1115_V_DIFF_CHAN(_chan, _chan2, _addr) { \
  139. .type = IIO_VOLTAGE, \
  140. .differential = 1, \
  141. .indexed = 1, \
  142. .address = _addr, \
  143. .channel = _chan, \
  144. .channel2 = _chan2, \
  145. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  146. BIT(IIO_CHAN_INFO_SCALE) | \
  147. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  148. .scan_index = _addr, \
  149. .scan_type = { \
  150. .sign = 's', \
  151. .realbits = 16, \
  152. .storagebits = 16, \
  153. .endianness = IIO_CPU, \
  154. }, \
  155. .datasheet_name = "AIN"#_chan"-AIN"#_chan2, \
  156. }
  157. struct ads1015_data {
  158. struct regmap *regmap;
  159. /*
  160. * Protects ADC ops, e.g: concurrent sysfs/buffered
  161. * data reads, configuration updates
  162. */
  163. struct mutex lock;
  164. struct ads1015_channel_data channel_data[ADS1015_CHANNELS];
  165. unsigned int *data_rate;
  166. };
  167. static bool ads1015_is_writeable_reg(struct device *dev, unsigned int reg)
  168. {
  169. return (reg == ADS1015_CFG_REG);
  170. }
  171. static const struct regmap_config ads1015_regmap_config = {
  172. .reg_bits = 8,
  173. .val_bits = 16,
  174. .max_register = ADS1015_CFG_REG,
  175. .writeable_reg = ads1015_is_writeable_reg,
  176. };
  177. static const struct iio_chan_spec ads1015_channels[] = {
  178. ADS1015_V_DIFF_CHAN(0, 1, ADS1015_AIN0_AIN1),
  179. ADS1015_V_DIFF_CHAN(0, 3, ADS1015_AIN0_AIN3),
  180. ADS1015_V_DIFF_CHAN(1, 3, ADS1015_AIN1_AIN3),
  181. ADS1015_V_DIFF_CHAN(2, 3, ADS1015_AIN2_AIN3),
  182. ADS1015_V_CHAN(0, ADS1015_AIN0),
  183. ADS1015_V_CHAN(1, ADS1015_AIN1),
  184. ADS1015_V_CHAN(2, ADS1015_AIN2),
  185. ADS1015_V_CHAN(3, ADS1015_AIN3),
  186. IIO_CHAN_SOFT_TIMESTAMP(ADS1015_TIMESTAMP),
  187. };
  188. static const struct iio_chan_spec ads1115_channels[] = {
  189. ADS1115_V_DIFF_CHAN(0, 1, ADS1015_AIN0_AIN1),
  190. ADS1115_V_DIFF_CHAN(0, 3, ADS1015_AIN0_AIN3),
  191. ADS1115_V_DIFF_CHAN(1, 3, ADS1015_AIN1_AIN3),
  192. ADS1115_V_DIFF_CHAN(2, 3, ADS1015_AIN2_AIN3),
  193. ADS1115_V_CHAN(0, ADS1015_AIN0),
  194. ADS1115_V_CHAN(1, ADS1015_AIN1),
  195. ADS1115_V_CHAN(2, ADS1015_AIN2),
  196. ADS1115_V_CHAN(3, ADS1015_AIN3),
  197. IIO_CHAN_SOFT_TIMESTAMP(ADS1015_TIMESTAMP),
  198. };
  199. static int ads1015_set_power_state(struct ads1015_data *data, bool on)
  200. {
  201. int ret;
  202. struct device *dev = regmap_get_device(data->regmap);
  203. if (on) {
  204. ret = pm_runtime_get_sync(dev);
  205. if (ret < 0)
  206. pm_runtime_put_noidle(dev);
  207. } else {
  208. pm_runtime_mark_last_busy(dev);
  209. ret = pm_runtime_put_autosuspend(dev);
  210. }
  211. return ret;
  212. }
  213. static
  214. int ads1015_get_adc_result(struct ads1015_data *data, int chan, int *val)
  215. {
  216. int ret, pga, dr, conv_time;
  217. bool change;
  218. if (chan < 0 || chan >= ADS1015_CHANNELS)
  219. return -EINVAL;
  220. pga = data->channel_data[chan].pga;
  221. dr = data->channel_data[chan].data_rate;
  222. ret = regmap_update_bits_check(data->regmap, ADS1015_CFG_REG,
  223. ADS1015_CFG_MUX_MASK |
  224. ADS1015_CFG_PGA_MASK,
  225. chan << ADS1015_CFG_MUX_SHIFT |
  226. pga << ADS1015_CFG_PGA_SHIFT,
  227. &change);
  228. if (ret < 0)
  229. return ret;
  230. if (change) {
  231. conv_time = DIV_ROUND_UP(USEC_PER_SEC, data->data_rate[dr]);
  232. usleep_range(conv_time, conv_time + 1);
  233. }
  234. return regmap_read(data->regmap, ADS1015_CONV_REG, val);
  235. }
  236. static irqreturn_t ads1015_trigger_handler(int irq, void *p)
  237. {
  238. struct iio_poll_func *pf = p;
  239. struct iio_dev *indio_dev = pf->indio_dev;
  240. struct ads1015_data *data = iio_priv(indio_dev);
  241. s16 buf[8]; /* 1x s16 ADC val + 3x s16 padding + 4x s16 timestamp */
  242. int chan, ret, res;
  243. memset(buf, 0, sizeof(buf));
  244. mutex_lock(&data->lock);
  245. chan = find_first_bit(indio_dev->active_scan_mask,
  246. indio_dev->masklength);
  247. ret = ads1015_get_adc_result(data, chan, &res);
  248. if (ret < 0) {
  249. mutex_unlock(&data->lock);
  250. goto err;
  251. }
  252. buf[0] = res;
  253. mutex_unlock(&data->lock);
  254. iio_push_to_buffers_with_timestamp(indio_dev, buf,
  255. iio_get_time_ns(indio_dev));
  256. err:
  257. iio_trigger_notify_done(indio_dev->trig);
  258. return IRQ_HANDLED;
  259. }
  260. static int ads1015_set_scale(struct ads1015_data *data, int chan,
  261. int scale, int uscale)
  262. {
  263. int i, ret, rindex = -1;
  264. for (i = 0; i < ARRAY_SIZE(ads1015_scale); i++)
  265. if (ads1015_scale[i].scale == scale &&
  266. ads1015_scale[i].uscale == uscale) {
  267. rindex = i;
  268. break;
  269. }
  270. if (rindex < 0)
  271. return -EINVAL;
  272. ret = regmap_update_bits(data->regmap, ADS1015_CFG_REG,
  273. ADS1015_CFG_PGA_MASK,
  274. rindex << ADS1015_CFG_PGA_SHIFT);
  275. if (ret < 0)
  276. return ret;
  277. data->channel_data[chan].pga = rindex;
  278. return 0;
  279. }
  280. static int ads1015_set_data_rate(struct ads1015_data *data, int chan, int rate)
  281. {
  282. int i, ret, rindex = -1;
  283. for (i = 0; i < ARRAY_SIZE(ads1015_data_rate); i++)
  284. if (data->data_rate[i] == rate) {
  285. rindex = i;
  286. break;
  287. }
  288. if (rindex < 0)
  289. return -EINVAL;
  290. ret = regmap_update_bits(data->regmap, ADS1015_CFG_REG,
  291. ADS1015_CFG_DR_MASK,
  292. rindex << ADS1015_CFG_DR_SHIFT);
  293. if (ret < 0)
  294. return ret;
  295. data->channel_data[chan].data_rate = rindex;
  296. return 0;
  297. }
  298. static int ads1015_read_raw(struct iio_dev *indio_dev,
  299. struct iio_chan_spec const *chan, int *val,
  300. int *val2, long mask)
  301. {
  302. int ret, idx;
  303. struct ads1015_data *data = iio_priv(indio_dev);
  304. mutex_lock(&indio_dev->mlock);
  305. mutex_lock(&data->lock);
  306. switch (mask) {
  307. case IIO_CHAN_INFO_RAW: {
  308. int shift = chan->scan_type.shift;
  309. if (iio_buffer_enabled(indio_dev)) {
  310. ret = -EBUSY;
  311. break;
  312. }
  313. ret = ads1015_set_power_state(data, true);
  314. if (ret < 0)
  315. break;
  316. ret = ads1015_get_adc_result(data, chan->address, val);
  317. if (ret < 0) {
  318. ads1015_set_power_state(data, false);
  319. break;
  320. }
  321. *val = sign_extend32(*val >> shift, 15 - shift);
  322. ret = ads1015_set_power_state(data, false);
  323. if (ret < 0)
  324. break;
  325. ret = IIO_VAL_INT;
  326. break;
  327. }
  328. case IIO_CHAN_INFO_SCALE:
  329. idx = data->channel_data[chan->address].pga;
  330. *val = ads1015_scale[idx].scale;
  331. *val2 = ads1015_scale[idx].uscale;
  332. ret = IIO_VAL_INT_PLUS_MICRO;
  333. break;
  334. case IIO_CHAN_INFO_SAMP_FREQ:
  335. idx = data->channel_data[chan->address].data_rate;
  336. *val = data->data_rate[idx];
  337. ret = IIO_VAL_INT;
  338. break;
  339. default:
  340. ret = -EINVAL;
  341. break;
  342. }
  343. mutex_unlock(&data->lock);
  344. mutex_unlock(&indio_dev->mlock);
  345. return ret;
  346. }
  347. static int ads1015_write_raw(struct iio_dev *indio_dev,
  348. struct iio_chan_spec const *chan, int val,
  349. int val2, long mask)
  350. {
  351. struct ads1015_data *data = iio_priv(indio_dev);
  352. int ret;
  353. mutex_lock(&data->lock);
  354. switch (mask) {
  355. case IIO_CHAN_INFO_SCALE:
  356. ret = ads1015_set_scale(data, chan->address, val, val2);
  357. break;
  358. case IIO_CHAN_INFO_SAMP_FREQ:
  359. ret = ads1015_set_data_rate(data, chan->address, val);
  360. break;
  361. default:
  362. ret = -EINVAL;
  363. break;
  364. }
  365. mutex_unlock(&data->lock);
  366. return ret;
  367. }
  368. static int ads1015_buffer_preenable(struct iio_dev *indio_dev)
  369. {
  370. return ads1015_set_power_state(iio_priv(indio_dev), true);
  371. }
  372. static int ads1015_buffer_postdisable(struct iio_dev *indio_dev)
  373. {
  374. return ads1015_set_power_state(iio_priv(indio_dev), false);
  375. }
  376. static const struct iio_buffer_setup_ops ads1015_buffer_setup_ops = {
  377. .preenable = ads1015_buffer_preenable,
  378. .postenable = iio_triggered_buffer_postenable,
  379. .predisable = iio_triggered_buffer_predisable,
  380. .postdisable = ads1015_buffer_postdisable,
  381. .validate_scan_mask = &iio_validate_scan_mask_onehot,
  382. };
  383. static IIO_CONST_ATTR(scale_available, "3 2 1 0.5 0.25 0.125");
  384. static IIO_CONST_ATTR_NAMED(ads1015_sampling_frequency_available,
  385. sampling_frequency_available, "128 250 490 920 1600 2400 3300");
  386. static IIO_CONST_ATTR_NAMED(ads1115_sampling_frequency_available,
  387. sampling_frequency_available, "8 16 32 64 128 250 475 860");
  388. static struct attribute *ads1015_attributes[] = {
  389. &iio_const_attr_scale_available.dev_attr.attr,
  390. &iio_const_attr_ads1015_sampling_frequency_available.dev_attr.attr,
  391. NULL,
  392. };
  393. static const struct attribute_group ads1015_attribute_group = {
  394. .attrs = ads1015_attributes,
  395. };
  396. static struct attribute *ads1115_attributes[] = {
  397. &iio_const_attr_scale_available.dev_attr.attr,
  398. &iio_const_attr_ads1115_sampling_frequency_available.dev_attr.attr,
  399. NULL,
  400. };
  401. static const struct attribute_group ads1115_attribute_group = {
  402. .attrs = ads1115_attributes,
  403. };
  404. static const struct iio_info ads1015_info = {
  405. .driver_module = THIS_MODULE,
  406. .read_raw = ads1015_read_raw,
  407. .write_raw = ads1015_write_raw,
  408. .attrs = &ads1015_attribute_group,
  409. };
  410. static const struct iio_info ads1115_info = {
  411. .driver_module = THIS_MODULE,
  412. .read_raw = ads1015_read_raw,
  413. .write_raw = ads1015_write_raw,
  414. .attrs = &ads1115_attribute_group,
  415. };
  416. #ifdef CONFIG_OF
  417. static int ads1015_get_channels_config_of(struct i2c_client *client)
  418. {
  419. struct iio_dev *indio_dev = i2c_get_clientdata(client);
  420. struct ads1015_data *data = iio_priv(indio_dev);
  421. struct device_node *node;
  422. if (!client->dev.of_node ||
  423. !of_get_next_child(client->dev.of_node, NULL))
  424. return -EINVAL;
  425. for_each_child_of_node(client->dev.of_node, node) {
  426. u32 pval;
  427. unsigned int channel;
  428. unsigned int pga = ADS1015_DEFAULT_PGA;
  429. unsigned int data_rate = ADS1015_DEFAULT_DATA_RATE;
  430. if (of_property_read_u32(node, "reg", &pval)) {
  431. dev_err(&client->dev, "invalid reg on %s\n",
  432. node->full_name);
  433. continue;
  434. }
  435. channel = pval;
  436. if (channel >= ADS1015_CHANNELS) {
  437. dev_err(&client->dev,
  438. "invalid channel index %d on %s\n",
  439. channel, node->full_name);
  440. continue;
  441. }
  442. if (!of_property_read_u32(node, "ti,gain", &pval)) {
  443. pga = pval;
  444. if (pga > 6) {
  445. dev_err(&client->dev, "invalid gain on %s\n",
  446. node->full_name);
  447. of_node_put(node);
  448. return -EINVAL;
  449. }
  450. }
  451. if (!of_property_read_u32(node, "ti,datarate", &pval)) {
  452. data_rate = pval;
  453. if (data_rate > 7) {
  454. dev_err(&client->dev,
  455. "invalid data_rate on %s\n",
  456. node->full_name);
  457. of_node_put(node);
  458. return -EINVAL;
  459. }
  460. }
  461. data->channel_data[channel].pga = pga;
  462. data->channel_data[channel].data_rate = data_rate;
  463. }
  464. return 0;
  465. }
  466. #endif
  467. static void ads1015_get_channels_config(struct i2c_client *client)
  468. {
  469. unsigned int k;
  470. struct iio_dev *indio_dev = i2c_get_clientdata(client);
  471. struct ads1015_data *data = iio_priv(indio_dev);
  472. struct ads1015_platform_data *pdata = dev_get_platdata(&client->dev);
  473. /* prefer platform data */
  474. if (pdata) {
  475. memcpy(data->channel_data, pdata->channel_data,
  476. sizeof(data->channel_data));
  477. return;
  478. }
  479. #ifdef CONFIG_OF
  480. if (!ads1015_get_channels_config_of(client))
  481. return;
  482. #endif
  483. /* fallback on default configuration */
  484. for (k = 0; k < ADS1015_CHANNELS; ++k) {
  485. data->channel_data[k].pga = ADS1015_DEFAULT_PGA;
  486. data->channel_data[k].data_rate = ADS1015_DEFAULT_DATA_RATE;
  487. }
  488. }
  489. static int ads1015_probe(struct i2c_client *client,
  490. const struct i2c_device_id *id)
  491. {
  492. struct iio_dev *indio_dev;
  493. struct ads1015_data *data;
  494. int ret;
  495. enum chip_ids chip;
  496. indio_dev = devm_iio_device_alloc(&client->dev, sizeof(*data));
  497. if (!indio_dev)
  498. return -ENOMEM;
  499. data = iio_priv(indio_dev);
  500. i2c_set_clientdata(client, indio_dev);
  501. mutex_init(&data->lock);
  502. indio_dev->dev.parent = &client->dev;
  503. indio_dev->dev.of_node = client->dev.of_node;
  504. indio_dev->name = ADS1015_DRV_NAME;
  505. indio_dev->modes = INDIO_DIRECT_MODE;
  506. if (client->dev.of_node)
  507. chip = (enum chip_ids)of_device_get_match_data(&client->dev);
  508. else
  509. chip = id->driver_data;
  510. switch (chip) {
  511. case ADS1015:
  512. indio_dev->channels = ads1015_channels;
  513. indio_dev->num_channels = ARRAY_SIZE(ads1015_channels);
  514. indio_dev->info = &ads1015_info;
  515. data->data_rate = (unsigned int *) &ads1015_data_rate;
  516. break;
  517. case ADS1115:
  518. indio_dev->channels = ads1115_channels;
  519. indio_dev->num_channels = ARRAY_SIZE(ads1115_channels);
  520. indio_dev->info = &ads1115_info;
  521. data->data_rate = (unsigned int *) &ads1115_data_rate;
  522. break;
  523. }
  524. /* we need to keep this ABI the same as used by hwmon ADS1015 driver */
  525. ads1015_get_channels_config(client);
  526. data->regmap = devm_regmap_init_i2c(client, &ads1015_regmap_config);
  527. if (IS_ERR(data->regmap)) {
  528. dev_err(&client->dev, "Failed to allocate register map\n");
  529. return PTR_ERR(data->regmap);
  530. }
  531. ret = iio_triggered_buffer_setup(indio_dev, NULL,
  532. ads1015_trigger_handler,
  533. &ads1015_buffer_setup_ops);
  534. if (ret < 0) {
  535. dev_err(&client->dev, "iio triggered buffer setup failed\n");
  536. return ret;
  537. }
  538. ret = pm_runtime_set_active(&client->dev);
  539. if (ret)
  540. goto err_buffer_cleanup;
  541. pm_runtime_set_autosuspend_delay(&client->dev, ADS1015_SLEEP_DELAY_MS);
  542. pm_runtime_use_autosuspend(&client->dev);
  543. pm_runtime_enable(&client->dev);
  544. ret = iio_device_register(indio_dev);
  545. if (ret < 0) {
  546. dev_err(&client->dev, "Failed to register IIO device\n");
  547. goto err_buffer_cleanup;
  548. }
  549. return 0;
  550. err_buffer_cleanup:
  551. iio_triggered_buffer_cleanup(indio_dev);
  552. return ret;
  553. }
  554. static int ads1015_remove(struct i2c_client *client)
  555. {
  556. struct iio_dev *indio_dev = i2c_get_clientdata(client);
  557. struct ads1015_data *data = iio_priv(indio_dev);
  558. iio_device_unregister(indio_dev);
  559. pm_runtime_disable(&client->dev);
  560. pm_runtime_set_suspended(&client->dev);
  561. pm_runtime_put_noidle(&client->dev);
  562. iio_triggered_buffer_cleanup(indio_dev);
  563. /* power down single shot mode */
  564. return regmap_update_bits(data->regmap, ADS1015_CFG_REG,
  565. ADS1015_CFG_MOD_MASK,
  566. ADS1015_SINGLESHOT << ADS1015_CFG_MOD_SHIFT);
  567. }
  568. #ifdef CONFIG_PM
  569. static int ads1015_runtime_suspend(struct device *dev)
  570. {
  571. struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
  572. struct ads1015_data *data = iio_priv(indio_dev);
  573. return regmap_update_bits(data->regmap, ADS1015_CFG_REG,
  574. ADS1015_CFG_MOD_MASK,
  575. ADS1015_SINGLESHOT << ADS1015_CFG_MOD_SHIFT);
  576. }
  577. static int ads1015_runtime_resume(struct device *dev)
  578. {
  579. struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
  580. struct ads1015_data *data = iio_priv(indio_dev);
  581. return regmap_update_bits(data->regmap, ADS1015_CFG_REG,
  582. ADS1015_CFG_MOD_MASK,
  583. ADS1015_CONTINUOUS << ADS1015_CFG_MOD_SHIFT);
  584. }
  585. #endif
  586. static const struct dev_pm_ops ads1015_pm_ops = {
  587. SET_RUNTIME_PM_OPS(ads1015_runtime_suspend,
  588. ads1015_runtime_resume, NULL)
  589. };
  590. static const struct i2c_device_id ads1015_id[] = {
  591. {"ads1015", ADS1015},
  592. {"ads1115", ADS1115},
  593. {}
  594. };
  595. MODULE_DEVICE_TABLE(i2c, ads1015_id);
  596. static const struct of_device_id ads1015_of_match[] = {
  597. {
  598. .compatible = "ti,ads1015",
  599. .data = (void *)ADS1015
  600. },
  601. {
  602. .compatible = "ti,ads1115",
  603. .data = (void *)ADS1115
  604. },
  605. {}
  606. };
  607. MODULE_DEVICE_TABLE(of, ads1015_of_match);
  608. static struct i2c_driver ads1015_driver = {
  609. .driver = {
  610. .name = ADS1015_DRV_NAME,
  611. .of_match_table = ads1015_of_match,
  612. .pm = &ads1015_pm_ops,
  613. },
  614. .probe = ads1015_probe,
  615. .remove = ads1015_remove,
  616. .id_table = ads1015_id,
  617. };
  618. module_i2c_driver(ads1015_driver);
  619. MODULE_AUTHOR("Daniel Baluta <daniel.baluta@intel.com>");
  620. MODULE_DESCRIPTION("Texas Instruments ADS1015 ADC driver");
  621. MODULE_LICENSE("GPL v2");