ipu-common.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564
  1. /*
  2. * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
  3. * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/export.h>
  17. #include <linux/types.h>
  18. #include <linux/reset.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/err.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/io.h>
  25. #include <linux/clk.h>
  26. #include <linux/list.h>
  27. #include <linux/irq.h>
  28. #include <linux/irqchip/chained_irq.h>
  29. #include <linux/irqdomain.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_graph.h>
  32. #include <drm/drm_fourcc.h>
  33. #include <video/imx-ipu-v3.h>
  34. #include "ipu-prv.h"
  35. static inline u32 ipu_cm_read(struct ipu_soc *ipu, unsigned offset)
  36. {
  37. return readl(ipu->cm_reg + offset);
  38. }
  39. static inline void ipu_cm_write(struct ipu_soc *ipu, u32 value, unsigned offset)
  40. {
  41. writel(value, ipu->cm_reg + offset);
  42. }
  43. int ipu_get_num(struct ipu_soc *ipu)
  44. {
  45. return ipu->id;
  46. }
  47. EXPORT_SYMBOL_GPL(ipu_get_num);
  48. void ipu_srm_dp_update(struct ipu_soc *ipu, bool sync)
  49. {
  50. u32 val;
  51. val = ipu_cm_read(ipu, IPU_SRM_PRI2);
  52. val &= ~DP_S_SRM_MODE_MASK;
  53. val |= sync ? DP_S_SRM_MODE_NEXT_FRAME :
  54. DP_S_SRM_MODE_NOW;
  55. ipu_cm_write(ipu, val, IPU_SRM_PRI2);
  56. }
  57. EXPORT_SYMBOL_GPL(ipu_srm_dp_update);
  58. enum ipu_color_space ipu_drm_fourcc_to_colorspace(u32 drm_fourcc)
  59. {
  60. switch (drm_fourcc) {
  61. case DRM_FORMAT_ARGB1555:
  62. case DRM_FORMAT_ABGR1555:
  63. case DRM_FORMAT_RGBA5551:
  64. case DRM_FORMAT_BGRA5551:
  65. case DRM_FORMAT_RGB565:
  66. case DRM_FORMAT_BGR565:
  67. case DRM_FORMAT_RGB888:
  68. case DRM_FORMAT_BGR888:
  69. case DRM_FORMAT_ARGB4444:
  70. case DRM_FORMAT_XRGB8888:
  71. case DRM_FORMAT_XBGR8888:
  72. case DRM_FORMAT_RGBX8888:
  73. case DRM_FORMAT_BGRX8888:
  74. case DRM_FORMAT_ARGB8888:
  75. case DRM_FORMAT_ABGR8888:
  76. case DRM_FORMAT_RGBA8888:
  77. case DRM_FORMAT_BGRA8888:
  78. case DRM_FORMAT_RGB565_A8:
  79. case DRM_FORMAT_BGR565_A8:
  80. case DRM_FORMAT_RGB888_A8:
  81. case DRM_FORMAT_BGR888_A8:
  82. case DRM_FORMAT_RGBX8888_A8:
  83. case DRM_FORMAT_BGRX8888_A8:
  84. return IPUV3_COLORSPACE_RGB;
  85. case DRM_FORMAT_YUYV:
  86. case DRM_FORMAT_UYVY:
  87. case DRM_FORMAT_YUV420:
  88. case DRM_FORMAT_YVU420:
  89. case DRM_FORMAT_YUV422:
  90. case DRM_FORMAT_YVU422:
  91. case DRM_FORMAT_YUV444:
  92. case DRM_FORMAT_YVU444:
  93. case DRM_FORMAT_NV12:
  94. case DRM_FORMAT_NV21:
  95. case DRM_FORMAT_NV16:
  96. case DRM_FORMAT_NV61:
  97. return IPUV3_COLORSPACE_YUV;
  98. default:
  99. return IPUV3_COLORSPACE_UNKNOWN;
  100. }
  101. }
  102. EXPORT_SYMBOL_GPL(ipu_drm_fourcc_to_colorspace);
  103. enum ipu_color_space ipu_pixelformat_to_colorspace(u32 pixelformat)
  104. {
  105. switch (pixelformat) {
  106. case V4L2_PIX_FMT_YUV420:
  107. case V4L2_PIX_FMT_YVU420:
  108. case V4L2_PIX_FMT_YUV422P:
  109. case V4L2_PIX_FMT_UYVY:
  110. case V4L2_PIX_FMT_YUYV:
  111. case V4L2_PIX_FMT_NV12:
  112. case V4L2_PIX_FMT_NV21:
  113. case V4L2_PIX_FMT_NV16:
  114. case V4L2_PIX_FMT_NV61:
  115. return IPUV3_COLORSPACE_YUV;
  116. case V4L2_PIX_FMT_RGB32:
  117. case V4L2_PIX_FMT_BGR32:
  118. case V4L2_PIX_FMT_RGB24:
  119. case V4L2_PIX_FMT_BGR24:
  120. case V4L2_PIX_FMT_RGB565:
  121. return IPUV3_COLORSPACE_RGB;
  122. default:
  123. return IPUV3_COLORSPACE_UNKNOWN;
  124. }
  125. }
  126. EXPORT_SYMBOL_GPL(ipu_pixelformat_to_colorspace);
  127. bool ipu_pixelformat_is_planar(u32 pixelformat)
  128. {
  129. switch (pixelformat) {
  130. case V4L2_PIX_FMT_YUV420:
  131. case V4L2_PIX_FMT_YVU420:
  132. case V4L2_PIX_FMT_YUV422P:
  133. case V4L2_PIX_FMT_NV12:
  134. case V4L2_PIX_FMT_NV21:
  135. case V4L2_PIX_FMT_NV16:
  136. case V4L2_PIX_FMT_NV61:
  137. return true;
  138. }
  139. return false;
  140. }
  141. EXPORT_SYMBOL_GPL(ipu_pixelformat_is_planar);
  142. enum ipu_color_space ipu_mbus_code_to_colorspace(u32 mbus_code)
  143. {
  144. switch (mbus_code & 0xf000) {
  145. case 0x1000:
  146. return IPUV3_COLORSPACE_RGB;
  147. case 0x2000:
  148. return IPUV3_COLORSPACE_YUV;
  149. default:
  150. return IPUV3_COLORSPACE_UNKNOWN;
  151. }
  152. }
  153. EXPORT_SYMBOL_GPL(ipu_mbus_code_to_colorspace);
  154. int ipu_stride_to_bytes(u32 pixel_stride, u32 pixelformat)
  155. {
  156. switch (pixelformat) {
  157. case V4L2_PIX_FMT_YUV420:
  158. case V4L2_PIX_FMT_YVU420:
  159. case V4L2_PIX_FMT_YUV422P:
  160. case V4L2_PIX_FMT_NV12:
  161. case V4L2_PIX_FMT_NV21:
  162. case V4L2_PIX_FMT_NV16:
  163. case V4L2_PIX_FMT_NV61:
  164. /*
  165. * for the planar YUV formats, the stride passed to
  166. * cpmem must be the stride in bytes of the Y plane.
  167. * And all the planar YUV formats have an 8-bit
  168. * Y component.
  169. */
  170. return (8 * pixel_stride) >> 3;
  171. case V4L2_PIX_FMT_RGB565:
  172. case V4L2_PIX_FMT_YUYV:
  173. case V4L2_PIX_FMT_UYVY:
  174. return (16 * pixel_stride) >> 3;
  175. case V4L2_PIX_FMT_BGR24:
  176. case V4L2_PIX_FMT_RGB24:
  177. return (24 * pixel_stride) >> 3;
  178. case V4L2_PIX_FMT_BGR32:
  179. case V4L2_PIX_FMT_RGB32:
  180. return (32 * pixel_stride) >> 3;
  181. default:
  182. break;
  183. }
  184. return -EINVAL;
  185. }
  186. EXPORT_SYMBOL_GPL(ipu_stride_to_bytes);
  187. int ipu_degrees_to_rot_mode(enum ipu_rotate_mode *mode, int degrees,
  188. bool hflip, bool vflip)
  189. {
  190. u32 r90, vf, hf;
  191. switch (degrees) {
  192. case 0:
  193. vf = hf = r90 = 0;
  194. break;
  195. case 90:
  196. vf = hf = 0;
  197. r90 = 1;
  198. break;
  199. case 180:
  200. vf = hf = 1;
  201. r90 = 0;
  202. break;
  203. case 270:
  204. vf = hf = r90 = 1;
  205. break;
  206. default:
  207. return -EINVAL;
  208. }
  209. hf ^= (u32)hflip;
  210. vf ^= (u32)vflip;
  211. *mode = (enum ipu_rotate_mode)((r90 << 2) | (hf << 1) | vf);
  212. return 0;
  213. }
  214. EXPORT_SYMBOL_GPL(ipu_degrees_to_rot_mode);
  215. int ipu_rot_mode_to_degrees(int *degrees, enum ipu_rotate_mode mode,
  216. bool hflip, bool vflip)
  217. {
  218. u32 r90, vf, hf;
  219. r90 = ((u32)mode >> 2) & 0x1;
  220. hf = ((u32)mode >> 1) & 0x1;
  221. vf = ((u32)mode >> 0) & 0x1;
  222. hf ^= (u32)hflip;
  223. vf ^= (u32)vflip;
  224. switch ((enum ipu_rotate_mode)((r90 << 2) | (hf << 1) | vf)) {
  225. case IPU_ROTATE_NONE:
  226. *degrees = 0;
  227. break;
  228. case IPU_ROTATE_90_RIGHT:
  229. *degrees = 90;
  230. break;
  231. case IPU_ROTATE_180:
  232. *degrees = 180;
  233. break;
  234. case IPU_ROTATE_90_LEFT:
  235. *degrees = 270;
  236. break;
  237. default:
  238. return -EINVAL;
  239. }
  240. return 0;
  241. }
  242. EXPORT_SYMBOL_GPL(ipu_rot_mode_to_degrees);
  243. struct ipuv3_channel *ipu_idmac_get(struct ipu_soc *ipu, unsigned num)
  244. {
  245. struct ipuv3_channel *channel;
  246. dev_dbg(ipu->dev, "%s %d\n", __func__, num);
  247. if (num > 63)
  248. return ERR_PTR(-ENODEV);
  249. mutex_lock(&ipu->channel_lock);
  250. channel = &ipu->channel[num];
  251. if (channel->busy) {
  252. channel = ERR_PTR(-EBUSY);
  253. goto out;
  254. }
  255. channel->busy = true;
  256. channel->num = num;
  257. out:
  258. mutex_unlock(&ipu->channel_lock);
  259. return channel;
  260. }
  261. EXPORT_SYMBOL_GPL(ipu_idmac_get);
  262. void ipu_idmac_put(struct ipuv3_channel *channel)
  263. {
  264. struct ipu_soc *ipu = channel->ipu;
  265. dev_dbg(ipu->dev, "%s %d\n", __func__, channel->num);
  266. mutex_lock(&ipu->channel_lock);
  267. channel->busy = false;
  268. mutex_unlock(&ipu->channel_lock);
  269. }
  270. EXPORT_SYMBOL_GPL(ipu_idmac_put);
  271. #define idma_mask(ch) (1 << ((ch) & 0x1f))
  272. /*
  273. * This is an undocumented feature, a write one to a channel bit in
  274. * IPU_CHA_CUR_BUF and IPU_CHA_TRIPLE_CUR_BUF will reset the channel's
  275. * internal current buffer pointer so that transfers start from buffer
  276. * 0 on the next channel enable (that's the theory anyway, the imx6 TRM
  277. * only says these are read-only registers). This operation is required
  278. * for channel linking to work correctly, for instance video capture
  279. * pipelines that carry out image rotations will fail after the first
  280. * streaming unless this function is called for each channel before
  281. * re-enabling the channels.
  282. */
  283. static void __ipu_idmac_reset_current_buffer(struct ipuv3_channel *channel)
  284. {
  285. struct ipu_soc *ipu = channel->ipu;
  286. unsigned int chno = channel->num;
  287. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_CUR_BUF(chno));
  288. }
  289. void ipu_idmac_set_double_buffer(struct ipuv3_channel *channel,
  290. bool doublebuffer)
  291. {
  292. struct ipu_soc *ipu = channel->ipu;
  293. unsigned long flags;
  294. u32 reg;
  295. spin_lock_irqsave(&ipu->lock, flags);
  296. reg = ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(channel->num));
  297. if (doublebuffer)
  298. reg |= idma_mask(channel->num);
  299. else
  300. reg &= ~idma_mask(channel->num);
  301. ipu_cm_write(ipu, reg, IPU_CHA_DB_MODE_SEL(channel->num));
  302. __ipu_idmac_reset_current_buffer(channel);
  303. spin_unlock_irqrestore(&ipu->lock, flags);
  304. }
  305. EXPORT_SYMBOL_GPL(ipu_idmac_set_double_buffer);
  306. static const struct {
  307. int chnum;
  308. u32 reg;
  309. int shift;
  310. } idmac_lock_en_info[] = {
  311. { .chnum = 5, .reg = IDMAC_CH_LOCK_EN_1, .shift = 0, },
  312. { .chnum = 11, .reg = IDMAC_CH_LOCK_EN_1, .shift = 2, },
  313. { .chnum = 12, .reg = IDMAC_CH_LOCK_EN_1, .shift = 4, },
  314. { .chnum = 14, .reg = IDMAC_CH_LOCK_EN_1, .shift = 6, },
  315. { .chnum = 15, .reg = IDMAC_CH_LOCK_EN_1, .shift = 8, },
  316. { .chnum = 20, .reg = IDMAC_CH_LOCK_EN_1, .shift = 10, },
  317. { .chnum = 21, .reg = IDMAC_CH_LOCK_EN_1, .shift = 12, },
  318. { .chnum = 22, .reg = IDMAC_CH_LOCK_EN_1, .shift = 14, },
  319. { .chnum = 23, .reg = IDMAC_CH_LOCK_EN_1, .shift = 16, },
  320. { .chnum = 27, .reg = IDMAC_CH_LOCK_EN_1, .shift = 18, },
  321. { .chnum = 28, .reg = IDMAC_CH_LOCK_EN_1, .shift = 20, },
  322. { .chnum = 45, .reg = IDMAC_CH_LOCK_EN_2, .shift = 0, },
  323. { .chnum = 46, .reg = IDMAC_CH_LOCK_EN_2, .shift = 2, },
  324. { .chnum = 47, .reg = IDMAC_CH_LOCK_EN_2, .shift = 4, },
  325. { .chnum = 48, .reg = IDMAC_CH_LOCK_EN_2, .shift = 6, },
  326. { .chnum = 49, .reg = IDMAC_CH_LOCK_EN_2, .shift = 8, },
  327. { .chnum = 50, .reg = IDMAC_CH_LOCK_EN_2, .shift = 10, },
  328. };
  329. int ipu_idmac_lock_enable(struct ipuv3_channel *channel, int num_bursts)
  330. {
  331. struct ipu_soc *ipu = channel->ipu;
  332. unsigned long flags;
  333. u32 bursts, regval;
  334. int i;
  335. switch (num_bursts) {
  336. case 0:
  337. case 1:
  338. bursts = 0x00; /* locking disabled */
  339. break;
  340. case 2:
  341. bursts = 0x01;
  342. break;
  343. case 4:
  344. bursts = 0x02;
  345. break;
  346. case 8:
  347. bursts = 0x03;
  348. break;
  349. default:
  350. return -EINVAL;
  351. }
  352. for (i = 0; i < ARRAY_SIZE(idmac_lock_en_info); i++) {
  353. if (channel->num == idmac_lock_en_info[i].chnum)
  354. break;
  355. }
  356. if (i >= ARRAY_SIZE(idmac_lock_en_info))
  357. return -EINVAL;
  358. spin_lock_irqsave(&ipu->lock, flags);
  359. regval = ipu_idmac_read(ipu, idmac_lock_en_info[i].reg);
  360. regval &= ~(0x03 << idmac_lock_en_info[i].shift);
  361. regval |= (bursts << idmac_lock_en_info[i].shift);
  362. ipu_idmac_write(ipu, regval, idmac_lock_en_info[i].reg);
  363. spin_unlock_irqrestore(&ipu->lock, flags);
  364. return 0;
  365. }
  366. EXPORT_SYMBOL_GPL(ipu_idmac_lock_enable);
  367. int ipu_module_enable(struct ipu_soc *ipu, u32 mask)
  368. {
  369. unsigned long lock_flags;
  370. u32 val;
  371. spin_lock_irqsave(&ipu->lock, lock_flags);
  372. val = ipu_cm_read(ipu, IPU_DISP_GEN);
  373. if (mask & IPU_CONF_DI0_EN)
  374. val |= IPU_DI0_COUNTER_RELEASE;
  375. if (mask & IPU_CONF_DI1_EN)
  376. val |= IPU_DI1_COUNTER_RELEASE;
  377. ipu_cm_write(ipu, val, IPU_DISP_GEN);
  378. val = ipu_cm_read(ipu, IPU_CONF);
  379. val |= mask;
  380. ipu_cm_write(ipu, val, IPU_CONF);
  381. spin_unlock_irqrestore(&ipu->lock, lock_flags);
  382. return 0;
  383. }
  384. EXPORT_SYMBOL_GPL(ipu_module_enable);
  385. int ipu_module_disable(struct ipu_soc *ipu, u32 mask)
  386. {
  387. unsigned long lock_flags;
  388. u32 val;
  389. spin_lock_irqsave(&ipu->lock, lock_flags);
  390. val = ipu_cm_read(ipu, IPU_CONF);
  391. val &= ~mask;
  392. ipu_cm_write(ipu, val, IPU_CONF);
  393. val = ipu_cm_read(ipu, IPU_DISP_GEN);
  394. if (mask & IPU_CONF_DI0_EN)
  395. val &= ~IPU_DI0_COUNTER_RELEASE;
  396. if (mask & IPU_CONF_DI1_EN)
  397. val &= ~IPU_DI1_COUNTER_RELEASE;
  398. ipu_cm_write(ipu, val, IPU_DISP_GEN);
  399. spin_unlock_irqrestore(&ipu->lock, lock_flags);
  400. return 0;
  401. }
  402. EXPORT_SYMBOL_GPL(ipu_module_disable);
  403. int ipu_idmac_get_current_buffer(struct ipuv3_channel *channel)
  404. {
  405. struct ipu_soc *ipu = channel->ipu;
  406. unsigned int chno = channel->num;
  407. return (ipu_cm_read(ipu, IPU_CHA_CUR_BUF(chno)) & idma_mask(chno)) ? 1 : 0;
  408. }
  409. EXPORT_SYMBOL_GPL(ipu_idmac_get_current_buffer);
  410. bool ipu_idmac_buffer_is_ready(struct ipuv3_channel *channel, u32 buf_num)
  411. {
  412. struct ipu_soc *ipu = channel->ipu;
  413. unsigned long flags;
  414. u32 reg = 0;
  415. spin_lock_irqsave(&ipu->lock, flags);
  416. switch (buf_num) {
  417. case 0:
  418. reg = ipu_cm_read(ipu, IPU_CHA_BUF0_RDY(channel->num));
  419. break;
  420. case 1:
  421. reg = ipu_cm_read(ipu, IPU_CHA_BUF1_RDY(channel->num));
  422. break;
  423. case 2:
  424. reg = ipu_cm_read(ipu, IPU_CHA_BUF2_RDY(channel->num));
  425. break;
  426. }
  427. spin_unlock_irqrestore(&ipu->lock, flags);
  428. return ((reg & idma_mask(channel->num)) != 0);
  429. }
  430. EXPORT_SYMBOL_GPL(ipu_idmac_buffer_is_ready);
  431. void ipu_idmac_select_buffer(struct ipuv3_channel *channel, u32 buf_num)
  432. {
  433. struct ipu_soc *ipu = channel->ipu;
  434. unsigned int chno = channel->num;
  435. unsigned long flags;
  436. spin_lock_irqsave(&ipu->lock, flags);
  437. /* Mark buffer as ready. */
  438. if (buf_num == 0)
  439. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF0_RDY(chno));
  440. else
  441. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF1_RDY(chno));
  442. spin_unlock_irqrestore(&ipu->lock, flags);
  443. }
  444. EXPORT_SYMBOL_GPL(ipu_idmac_select_buffer);
  445. void ipu_idmac_clear_buffer(struct ipuv3_channel *channel, u32 buf_num)
  446. {
  447. struct ipu_soc *ipu = channel->ipu;
  448. unsigned int chno = channel->num;
  449. unsigned long flags;
  450. spin_lock_irqsave(&ipu->lock, flags);
  451. ipu_cm_write(ipu, 0xF0300000, IPU_GPR); /* write one to clear */
  452. switch (buf_num) {
  453. case 0:
  454. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF0_RDY(chno));
  455. break;
  456. case 1:
  457. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF1_RDY(chno));
  458. break;
  459. case 2:
  460. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF2_RDY(chno));
  461. break;
  462. default:
  463. break;
  464. }
  465. ipu_cm_write(ipu, 0x0, IPU_GPR); /* write one to set */
  466. spin_unlock_irqrestore(&ipu->lock, flags);
  467. }
  468. EXPORT_SYMBOL_GPL(ipu_idmac_clear_buffer);
  469. int ipu_idmac_enable_channel(struct ipuv3_channel *channel)
  470. {
  471. struct ipu_soc *ipu = channel->ipu;
  472. u32 val;
  473. unsigned long flags;
  474. spin_lock_irqsave(&ipu->lock, flags);
  475. val = ipu_idmac_read(ipu, IDMAC_CHA_EN(channel->num));
  476. val |= idma_mask(channel->num);
  477. ipu_idmac_write(ipu, val, IDMAC_CHA_EN(channel->num));
  478. spin_unlock_irqrestore(&ipu->lock, flags);
  479. return 0;
  480. }
  481. EXPORT_SYMBOL_GPL(ipu_idmac_enable_channel);
  482. bool ipu_idmac_channel_busy(struct ipu_soc *ipu, unsigned int chno)
  483. {
  484. return (ipu_idmac_read(ipu, IDMAC_CHA_BUSY(chno)) & idma_mask(chno));
  485. }
  486. EXPORT_SYMBOL_GPL(ipu_idmac_channel_busy);
  487. int ipu_idmac_wait_busy(struct ipuv3_channel *channel, int ms)
  488. {
  489. struct ipu_soc *ipu = channel->ipu;
  490. unsigned long timeout;
  491. timeout = jiffies + msecs_to_jiffies(ms);
  492. while (ipu_idmac_read(ipu, IDMAC_CHA_BUSY(channel->num)) &
  493. idma_mask(channel->num)) {
  494. if (time_after(jiffies, timeout))
  495. return -ETIMEDOUT;
  496. cpu_relax();
  497. }
  498. return 0;
  499. }
  500. EXPORT_SYMBOL_GPL(ipu_idmac_wait_busy);
  501. int ipu_wait_interrupt(struct ipu_soc *ipu, int irq, int ms)
  502. {
  503. unsigned long timeout;
  504. timeout = jiffies + msecs_to_jiffies(ms);
  505. ipu_cm_write(ipu, BIT(irq % 32), IPU_INT_STAT(irq / 32));
  506. while (!(ipu_cm_read(ipu, IPU_INT_STAT(irq / 32) & BIT(irq % 32)))) {
  507. if (time_after(jiffies, timeout))
  508. return -ETIMEDOUT;
  509. cpu_relax();
  510. }
  511. return 0;
  512. }
  513. EXPORT_SYMBOL_GPL(ipu_wait_interrupt);
  514. int ipu_idmac_disable_channel(struct ipuv3_channel *channel)
  515. {
  516. struct ipu_soc *ipu = channel->ipu;
  517. u32 val;
  518. unsigned long flags;
  519. spin_lock_irqsave(&ipu->lock, flags);
  520. /* Disable DMA channel(s) */
  521. val = ipu_idmac_read(ipu, IDMAC_CHA_EN(channel->num));
  522. val &= ~idma_mask(channel->num);
  523. ipu_idmac_write(ipu, val, IDMAC_CHA_EN(channel->num));
  524. __ipu_idmac_reset_current_buffer(channel);
  525. /* Set channel buffers NOT to be ready */
  526. ipu_cm_write(ipu, 0xf0000000, IPU_GPR); /* write one to clear */
  527. if (ipu_cm_read(ipu, IPU_CHA_BUF0_RDY(channel->num)) &
  528. idma_mask(channel->num)) {
  529. ipu_cm_write(ipu, idma_mask(channel->num),
  530. IPU_CHA_BUF0_RDY(channel->num));
  531. }
  532. if (ipu_cm_read(ipu, IPU_CHA_BUF1_RDY(channel->num)) &
  533. idma_mask(channel->num)) {
  534. ipu_cm_write(ipu, idma_mask(channel->num),
  535. IPU_CHA_BUF1_RDY(channel->num));
  536. }
  537. ipu_cm_write(ipu, 0x0, IPU_GPR); /* write one to set */
  538. /* Reset the double buffer */
  539. val = ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(channel->num));
  540. val &= ~idma_mask(channel->num);
  541. ipu_cm_write(ipu, val, IPU_CHA_DB_MODE_SEL(channel->num));
  542. spin_unlock_irqrestore(&ipu->lock, flags);
  543. return 0;
  544. }
  545. EXPORT_SYMBOL_GPL(ipu_idmac_disable_channel);
  546. /*
  547. * The imx6 rev. D TRM says that enabling the WM feature will increase
  548. * a channel's priority. Refer to Table 36-8 Calculated priority value.
  549. * The sub-module that is the sink or source for the channel must enable
  550. * watermark signal for this to take effect (SMFC_WM for instance).
  551. */
  552. void ipu_idmac_enable_watermark(struct ipuv3_channel *channel, bool enable)
  553. {
  554. struct ipu_soc *ipu = channel->ipu;
  555. unsigned long flags;
  556. u32 val;
  557. spin_lock_irqsave(&ipu->lock, flags);
  558. val = ipu_idmac_read(ipu, IDMAC_WM_EN(channel->num));
  559. if (enable)
  560. val |= 1 << (channel->num % 32);
  561. else
  562. val &= ~(1 << (channel->num % 32));
  563. ipu_idmac_write(ipu, val, IDMAC_WM_EN(channel->num));
  564. spin_unlock_irqrestore(&ipu->lock, flags);
  565. }
  566. EXPORT_SYMBOL_GPL(ipu_idmac_enable_watermark);
  567. static int ipu_memory_reset(struct ipu_soc *ipu)
  568. {
  569. unsigned long timeout;
  570. ipu_cm_write(ipu, 0x807FFFFF, IPU_MEM_RST);
  571. timeout = jiffies + msecs_to_jiffies(1000);
  572. while (ipu_cm_read(ipu, IPU_MEM_RST) & 0x80000000) {
  573. if (time_after(jiffies, timeout))
  574. return -ETIME;
  575. cpu_relax();
  576. }
  577. return 0;
  578. }
  579. /*
  580. * Set the source mux for the given CSI. Selects either parallel or
  581. * MIPI CSI2 sources.
  582. */
  583. void ipu_set_csi_src_mux(struct ipu_soc *ipu, int csi_id, bool mipi_csi2)
  584. {
  585. unsigned long flags;
  586. u32 val, mask;
  587. mask = (csi_id == 1) ? IPU_CONF_CSI1_DATA_SOURCE :
  588. IPU_CONF_CSI0_DATA_SOURCE;
  589. spin_lock_irqsave(&ipu->lock, flags);
  590. val = ipu_cm_read(ipu, IPU_CONF);
  591. if (mipi_csi2)
  592. val |= mask;
  593. else
  594. val &= ~mask;
  595. ipu_cm_write(ipu, val, IPU_CONF);
  596. spin_unlock_irqrestore(&ipu->lock, flags);
  597. }
  598. EXPORT_SYMBOL_GPL(ipu_set_csi_src_mux);
  599. /*
  600. * Set the source mux for the IC. Selects either CSI[01] or the VDI.
  601. */
  602. void ipu_set_ic_src_mux(struct ipu_soc *ipu, int csi_id, bool vdi)
  603. {
  604. unsigned long flags;
  605. u32 val;
  606. spin_lock_irqsave(&ipu->lock, flags);
  607. val = ipu_cm_read(ipu, IPU_CONF);
  608. if (vdi) {
  609. val |= IPU_CONF_IC_INPUT;
  610. } else {
  611. val &= ~IPU_CONF_IC_INPUT;
  612. if (csi_id == 1)
  613. val |= IPU_CONF_CSI_SEL;
  614. else
  615. val &= ~IPU_CONF_CSI_SEL;
  616. }
  617. ipu_cm_write(ipu, val, IPU_CONF);
  618. spin_unlock_irqrestore(&ipu->lock, flags);
  619. }
  620. EXPORT_SYMBOL_GPL(ipu_set_ic_src_mux);
  621. /* Frame Synchronization Unit Channel Linking */
  622. struct fsu_link_reg_info {
  623. int chno;
  624. u32 reg;
  625. u32 mask;
  626. u32 val;
  627. };
  628. struct fsu_link_info {
  629. struct fsu_link_reg_info src;
  630. struct fsu_link_reg_info sink;
  631. };
  632. static const struct fsu_link_info fsu_link_info[] = {
  633. {
  634. .src = { IPUV3_CHANNEL_IC_PRP_ENC_MEM, IPU_FS_PROC_FLOW2,
  635. FS_PRP_ENC_DEST_SEL_MASK, FS_PRP_ENC_DEST_SEL_IRT_ENC },
  636. .sink = { IPUV3_CHANNEL_MEM_ROT_ENC, IPU_FS_PROC_FLOW1,
  637. FS_PRPENC_ROT_SRC_SEL_MASK, FS_PRPENC_ROT_SRC_SEL_ENC },
  638. }, {
  639. .src = { IPUV3_CHANNEL_IC_PRP_VF_MEM, IPU_FS_PROC_FLOW2,
  640. FS_PRPVF_DEST_SEL_MASK, FS_PRPVF_DEST_SEL_IRT_VF },
  641. .sink = { IPUV3_CHANNEL_MEM_ROT_VF, IPU_FS_PROC_FLOW1,
  642. FS_PRPVF_ROT_SRC_SEL_MASK, FS_PRPVF_ROT_SRC_SEL_VF },
  643. }, {
  644. .src = { IPUV3_CHANNEL_IC_PP_MEM, IPU_FS_PROC_FLOW2,
  645. FS_PP_DEST_SEL_MASK, FS_PP_DEST_SEL_IRT_PP },
  646. .sink = { IPUV3_CHANNEL_MEM_ROT_PP, IPU_FS_PROC_FLOW1,
  647. FS_PP_ROT_SRC_SEL_MASK, FS_PP_ROT_SRC_SEL_PP },
  648. }, {
  649. .src = { IPUV3_CHANNEL_CSI_DIRECT, 0 },
  650. .sink = { IPUV3_CHANNEL_CSI_VDI_PREV, IPU_FS_PROC_FLOW1,
  651. FS_VDI_SRC_SEL_MASK, FS_VDI_SRC_SEL_CSI_DIRECT },
  652. },
  653. };
  654. static const struct fsu_link_info *find_fsu_link_info(int src, int sink)
  655. {
  656. int i;
  657. for (i = 0; i < ARRAY_SIZE(fsu_link_info); i++) {
  658. if (src == fsu_link_info[i].src.chno &&
  659. sink == fsu_link_info[i].sink.chno)
  660. return &fsu_link_info[i];
  661. }
  662. return NULL;
  663. }
  664. /*
  665. * Links a source channel to a sink channel in the FSU.
  666. */
  667. int ipu_fsu_link(struct ipu_soc *ipu, int src_ch, int sink_ch)
  668. {
  669. const struct fsu_link_info *link;
  670. u32 src_reg, sink_reg;
  671. unsigned long flags;
  672. link = find_fsu_link_info(src_ch, sink_ch);
  673. if (!link)
  674. return -EINVAL;
  675. spin_lock_irqsave(&ipu->lock, flags);
  676. if (link->src.mask) {
  677. src_reg = ipu_cm_read(ipu, link->src.reg);
  678. src_reg &= ~link->src.mask;
  679. src_reg |= link->src.val;
  680. ipu_cm_write(ipu, src_reg, link->src.reg);
  681. }
  682. if (link->sink.mask) {
  683. sink_reg = ipu_cm_read(ipu, link->sink.reg);
  684. sink_reg &= ~link->sink.mask;
  685. sink_reg |= link->sink.val;
  686. ipu_cm_write(ipu, sink_reg, link->sink.reg);
  687. }
  688. spin_unlock_irqrestore(&ipu->lock, flags);
  689. return 0;
  690. }
  691. EXPORT_SYMBOL_GPL(ipu_fsu_link);
  692. /*
  693. * Unlinks source and sink channels in the FSU.
  694. */
  695. int ipu_fsu_unlink(struct ipu_soc *ipu, int src_ch, int sink_ch)
  696. {
  697. const struct fsu_link_info *link;
  698. u32 src_reg, sink_reg;
  699. unsigned long flags;
  700. link = find_fsu_link_info(src_ch, sink_ch);
  701. if (!link)
  702. return -EINVAL;
  703. spin_lock_irqsave(&ipu->lock, flags);
  704. if (link->src.mask) {
  705. src_reg = ipu_cm_read(ipu, link->src.reg);
  706. src_reg &= ~link->src.mask;
  707. ipu_cm_write(ipu, src_reg, link->src.reg);
  708. }
  709. if (link->sink.mask) {
  710. sink_reg = ipu_cm_read(ipu, link->sink.reg);
  711. sink_reg &= ~link->sink.mask;
  712. ipu_cm_write(ipu, sink_reg, link->sink.reg);
  713. }
  714. spin_unlock_irqrestore(&ipu->lock, flags);
  715. return 0;
  716. }
  717. EXPORT_SYMBOL_GPL(ipu_fsu_unlink);
  718. /* Link IDMAC channels in the FSU */
  719. int ipu_idmac_link(struct ipuv3_channel *src, struct ipuv3_channel *sink)
  720. {
  721. return ipu_fsu_link(src->ipu, src->num, sink->num);
  722. }
  723. EXPORT_SYMBOL_GPL(ipu_idmac_link);
  724. /* Unlink IDMAC channels in the FSU */
  725. int ipu_idmac_unlink(struct ipuv3_channel *src, struct ipuv3_channel *sink)
  726. {
  727. return ipu_fsu_unlink(src->ipu, src->num, sink->num);
  728. }
  729. EXPORT_SYMBOL_GPL(ipu_idmac_unlink);
  730. struct ipu_devtype {
  731. const char *name;
  732. unsigned long cm_ofs;
  733. unsigned long cpmem_ofs;
  734. unsigned long srm_ofs;
  735. unsigned long tpm_ofs;
  736. unsigned long csi0_ofs;
  737. unsigned long csi1_ofs;
  738. unsigned long ic_ofs;
  739. unsigned long disp0_ofs;
  740. unsigned long disp1_ofs;
  741. unsigned long dc_tmpl_ofs;
  742. unsigned long vdi_ofs;
  743. enum ipuv3_type type;
  744. };
  745. static struct ipu_devtype ipu_type_imx51 = {
  746. .name = "IPUv3EX",
  747. .cm_ofs = 0x1e000000,
  748. .cpmem_ofs = 0x1f000000,
  749. .srm_ofs = 0x1f040000,
  750. .tpm_ofs = 0x1f060000,
  751. .csi0_ofs = 0x1f030000,
  752. .csi1_ofs = 0x1f038000,
  753. .ic_ofs = 0x1e020000,
  754. .disp0_ofs = 0x1e040000,
  755. .disp1_ofs = 0x1e048000,
  756. .dc_tmpl_ofs = 0x1f080000,
  757. .vdi_ofs = 0x1e068000,
  758. .type = IPUV3EX,
  759. };
  760. static struct ipu_devtype ipu_type_imx53 = {
  761. .name = "IPUv3M",
  762. .cm_ofs = 0x06000000,
  763. .cpmem_ofs = 0x07000000,
  764. .srm_ofs = 0x07040000,
  765. .tpm_ofs = 0x07060000,
  766. .csi0_ofs = 0x07030000,
  767. .csi1_ofs = 0x07038000,
  768. .ic_ofs = 0x06020000,
  769. .disp0_ofs = 0x06040000,
  770. .disp1_ofs = 0x06048000,
  771. .dc_tmpl_ofs = 0x07080000,
  772. .vdi_ofs = 0x06068000,
  773. .type = IPUV3M,
  774. };
  775. static struct ipu_devtype ipu_type_imx6q = {
  776. .name = "IPUv3H",
  777. .cm_ofs = 0x00200000,
  778. .cpmem_ofs = 0x00300000,
  779. .srm_ofs = 0x00340000,
  780. .tpm_ofs = 0x00360000,
  781. .csi0_ofs = 0x00230000,
  782. .csi1_ofs = 0x00238000,
  783. .ic_ofs = 0x00220000,
  784. .disp0_ofs = 0x00240000,
  785. .disp1_ofs = 0x00248000,
  786. .dc_tmpl_ofs = 0x00380000,
  787. .vdi_ofs = 0x00268000,
  788. .type = IPUV3H,
  789. };
  790. static const struct of_device_id imx_ipu_dt_ids[] = {
  791. { .compatible = "fsl,imx51-ipu", .data = &ipu_type_imx51, },
  792. { .compatible = "fsl,imx53-ipu", .data = &ipu_type_imx53, },
  793. { .compatible = "fsl,imx6q-ipu", .data = &ipu_type_imx6q, },
  794. { .compatible = "fsl,imx6qp-ipu", .data = &ipu_type_imx6q, },
  795. { /* sentinel */ }
  796. };
  797. MODULE_DEVICE_TABLE(of, imx_ipu_dt_ids);
  798. static int ipu_submodules_init(struct ipu_soc *ipu,
  799. struct platform_device *pdev, unsigned long ipu_base,
  800. struct clk *ipu_clk)
  801. {
  802. char *unit;
  803. int ret;
  804. struct device *dev = &pdev->dev;
  805. const struct ipu_devtype *devtype = ipu->devtype;
  806. ret = ipu_cpmem_init(ipu, dev, ipu_base + devtype->cpmem_ofs);
  807. if (ret) {
  808. unit = "cpmem";
  809. goto err_cpmem;
  810. }
  811. ret = ipu_csi_init(ipu, dev, 0, ipu_base + devtype->csi0_ofs,
  812. IPU_CONF_CSI0_EN, ipu_clk);
  813. if (ret) {
  814. unit = "csi0";
  815. goto err_csi_0;
  816. }
  817. ret = ipu_csi_init(ipu, dev, 1, ipu_base + devtype->csi1_ofs,
  818. IPU_CONF_CSI1_EN, ipu_clk);
  819. if (ret) {
  820. unit = "csi1";
  821. goto err_csi_1;
  822. }
  823. ret = ipu_ic_init(ipu, dev,
  824. ipu_base + devtype->ic_ofs,
  825. ipu_base + devtype->tpm_ofs);
  826. if (ret) {
  827. unit = "ic";
  828. goto err_ic;
  829. }
  830. ret = ipu_vdi_init(ipu, dev, ipu_base + devtype->vdi_ofs,
  831. IPU_CONF_VDI_EN | IPU_CONF_ISP_EN |
  832. IPU_CONF_IC_INPUT);
  833. if (ret) {
  834. unit = "vdi";
  835. goto err_vdi;
  836. }
  837. ret = ipu_image_convert_init(ipu, dev);
  838. if (ret) {
  839. unit = "image_convert";
  840. goto err_image_convert;
  841. }
  842. ret = ipu_di_init(ipu, dev, 0, ipu_base + devtype->disp0_ofs,
  843. IPU_CONF_DI0_EN, ipu_clk);
  844. if (ret) {
  845. unit = "di0";
  846. goto err_di_0;
  847. }
  848. ret = ipu_di_init(ipu, dev, 1, ipu_base + devtype->disp1_ofs,
  849. IPU_CONF_DI1_EN, ipu_clk);
  850. if (ret) {
  851. unit = "di1";
  852. goto err_di_1;
  853. }
  854. ret = ipu_dc_init(ipu, dev, ipu_base + devtype->cm_ofs +
  855. IPU_CM_DC_REG_OFS, ipu_base + devtype->dc_tmpl_ofs);
  856. if (ret) {
  857. unit = "dc_template";
  858. goto err_dc;
  859. }
  860. ret = ipu_dmfc_init(ipu, dev, ipu_base +
  861. devtype->cm_ofs + IPU_CM_DMFC_REG_OFS, ipu_clk);
  862. if (ret) {
  863. unit = "dmfc";
  864. goto err_dmfc;
  865. }
  866. ret = ipu_dp_init(ipu, dev, ipu_base + devtype->srm_ofs);
  867. if (ret) {
  868. unit = "dp";
  869. goto err_dp;
  870. }
  871. ret = ipu_smfc_init(ipu, dev, ipu_base +
  872. devtype->cm_ofs + IPU_CM_SMFC_REG_OFS);
  873. if (ret) {
  874. unit = "smfc";
  875. goto err_smfc;
  876. }
  877. return 0;
  878. err_smfc:
  879. ipu_dp_exit(ipu);
  880. err_dp:
  881. ipu_dmfc_exit(ipu);
  882. err_dmfc:
  883. ipu_dc_exit(ipu);
  884. err_dc:
  885. ipu_di_exit(ipu, 1);
  886. err_di_1:
  887. ipu_di_exit(ipu, 0);
  888. err_di_0:
  889. ipu_image_convert_exit(ipu);
  890. err_image_convert:
  891. ipu_vdi_exit(ipu);
  892. err_vdi:
  893. ipu_ic_exit(ipu);
  894. err_ic:
  895. ipu_csi_exit(ipu, 1);
  896. err_csi_1:
  897. ipu_csi_exit(ipu, 0);
  898. err_csi_0:
  899. ipu_cpmem_exit(ipu);
  900. err_cpmem:
  901. dev_err(&pdev->dev, "init %s failed with %d\n", unit, ret);
  902. return ret;
  903. }
  904. static void ipu_irq_handle(struct ipu_soc *ipu, const int *regs, int num_regs)
  905. {
  906. unsigned long status;
  907. int i, bit, irq;
  908. for (i = 0; i < num_regs; i++) {
  909. status = ipu_cm_read(ipu, IPU_INT_STAT(regs[i]));
  910. status &= ipu_cm_read(ipu, IPU_INT_CTRL(regs[i]));
  911. for_each_set_bit(bit, &status, 32) {
  912. irq = irq_linear_revmap(ipu->domain,
  913. regs[i] * 32 + bit);
  914. if (irq)
  915. generic_handle_irq(irq);
  916. }
  917. }
  918. }
  919. static void ipu_irq_handler(struct irq_desc *desc)
  920. {
  921. struct ipu_soc *ipu = irq_desc_get_handler_data(desc);
  922. struct irq_chip *chip = irq_desc_get_chip(desc);
  923. const int int_reg[] = { 0, 1, 2, 3, 10, 11, 12, 13, 14};
  924. chained_irq_enter(chip, desc);
  925. ipu_irq_handle(ipu, int_reg, ARRAY_SIZE(int_reg));
  926. chained_irq_exit(chip, desc);
  927. }
  928. static void ipu_err_irq_handler(struct irq_desc *desc)
  929. {
  930. struct ipu_soc *ipu = irq_desc_get_handler_data(desc);
  931. struct irq_chip *chip = irq_desc_get_chip(desc);
  932. const int int_reg[] = { 4, 5, 8, 9};
  933. chained_irq_enter(chip, desc);
  934. ipu_irq_handle(ipu, int_reg, ARRAY_SIZE(int_reg));
  935. chained_irq_exit(chip, desc);
  936. }
  937. int ipu_map_irq(struct ipu_soc *ipu, int irq)
  938. {
  939. int virq;
  940. virq = irq_linear_revmap(ipu->domain, irq);
  941. if (!virq)
  942. virq = irq_create_mapping(ipu->domain, irq);
  943. return virq;
  944. }
  945. EXPORT_SYMBOL_GPL(ipu_map_irq);
  946. int ipu_idmac_channel_irq(struct ipu_soc *ipu, struct ipuv3_channel *channel,
  947. enum ipu_channel_irq irq_type)
  948. {
  949. return ipu_map_irq(ipu, irq_type + channel->num);
  950. }
  951. EXPORT_SYMBOL_GPL(ipu_idmac_channel_irq);
  952. static void ipu_submodules_exit(struct ipu_soc *ipu)
  953. {
  954. ipu_smfc_exit(ipu);
  955. ipu_dp_exit(ipu);
  956. ipu_dmfc_exit(ipu);
  957. ipu_dc_exit(ipu);
  958. ipu_di_exit(ipu, 1);
  959. ipu_di_exit(ipu, 0);
  960. ipu_image_convert_exit(ipu);
  961. ipu_vdi_exit(ipu);
  962. ipu_ic_exit(ipu);
  963. ipu_csi_exit(ipu, 1);
  964. ipu_csi_exit(ipu, 0);
  965. ipu_cpmem_exit(ipu);
  966. }
  967. static int platform_remove_devices_fn(struct device *dev, void *unused)
  968. {
  969. struct platform_device *pdev = to_platform_device(dev);
  970. platform_device_unregister(pdev);
  971. return 0;
  972. }
  973. static void platform_device_unregister_children(struct platform_device *pdev)
  974. {
  975. device_for_each_child(&pdev->dev, NULL, platform_remove_devices_fn);
  976. }
  977. struct ipu_platform_reg {
  978. struct ipu_client_platformdata pdata;
  979. const char *name;
  980. };
  981. /* These must be in the order of the corresponding device tree port nodes */
  982. static struct ipu_platform_reg client_reg[] = {
  983. {
  984. .pdata = {
  985. .csi = 0,
  986. .dma[0] = IPUV3_CHANNEL_CSI0,
  987. .dma[1] = -EINVAL,
  988. },
  989. .name = "imx-ipuv3-csi",
  990. }, {
  991. .pdata = {
  992. .csi = 1,
  993. .dma[0] = IPUV3_CHANNEL_CSI1,
  994. .dma[1] = -EINVAL,
  995. },
  996. .name = "imx-ipuv3-csi",
  997. }, {
  998. .pdata = {
  999. .di = 0,
  1000. .dc = 5,
  1001. .dp = IPU_DP_FLOW_SYNC_BG,
  1002. .dma[0] = IPUV3_CHANNEL_MEM_BG_SYNC,
  1003. .dma[1] = IPUV3_CHANNEL_MEM_FG_SYNC,
  1004. },
  1005. .name = "imx-ipuv3-crtc",
  1006. }, {
  1007. .pdata = {
  1008. .di = 1,
  1009. .dc = 1,
  1010. .dp = -EINVAL,
  1011. .dma[0] = IPUV3_CHANNEL_MEM_DC_SYNC,
  1012. .dma[1] = -EINVAL,
  1013. },
  1014. .name = "imx-ipuv3-crtc",
  1015. },
  1016. };
  1017. static DEFINE_MUTEX(ipu_client_id_mutex);
  1018. static int ipu_client_id;
  1019. static int ipu_add_client_devices(struct ipu_soc *ipu, unsigned long ipu_base)
  1020. {
  1021. struct device *dev = ipu->dev;
  1022. unsigned i;
  1023. int id, ret;
  1024. mutex_lock(&ipu_client_id_mutex);
  1025. id = ipu_client_id;
  1026. ipu_client_id += ARRAY_SIZE(client_reg);
  1027. mutex_unlock(&ipu_client_id_mutex);
  1028. for (i = 0; i < ARRAY_SIZE(client_reg); i++) {
  1029. struct ipu_platform_reg *reg = &client_reg[i];
  1030. struct platform_device *pdev;
  1031. struct device_node *of_node;
  1032. /* Associate subdevice with the corresponding port node */
  1033. of_node = of_graph_get_port_by_id(dev->of_node, i);
  1034. if (!of_node) {
  1035. dev_info(dev,
  1036. "no port@%d node in %s, not using %s%d\n",
  1037. i, dev->of_node->full_name,
  1038. (i / 2) ? "DI" : "CSI", i % 2);
  1039. continue;
  1040. }
  1041. pdev = platform_device_alloc(reg->name, id++);
  1042. if (!pdev) {
  1043. ret = -ENOMEM;
  1044. goto err_register;
  1045. }
  1046. pdev->dev.parent = dev;
  1047. reg->pdata.of_node = of_node;
  1048. ret = platform_device_add_data(pdev, &reg->pdata,
  1049. sizeof(reg->pdata));
  1050. if (!ret)
  1051. ret = platform_device_add(pdev);
  1052. if (ret) {
  1053. platform_device_put(pdev);
  1054. goto err_register;
  1055. }
  1056. }
  1057. return 0;
  1058. err_register:
  1059. platform_device_unregister_children(to_platform_device(dev));
  1060. return ret;
  1061. }
  1062. static int ipu_irq_init(struct ipu_soc *ipu)
  1063. {
  1064. struct irq_chip_generic *gc;
  1065. struct irq_chip_type *ct;
  1066. unsigned long unused[IPU_NUM_IRQS / 32] = {
  1067. 0x400100d0, 0xffe000fd,
  1068. 0x400100d0, 0xffe000fd,
  1069. 0x400100d0, 0xffe000fd,
  1070. 0x4077ffff, 0xffe7e1fd,
  1071. 0x23fffffe, 0x8880fff0,
  1072. 0xf98fe7d0, 0xfff81fff,
  1073. 0x400100d0, 0xffe000fd,
  1074. 0x00000000,
  1075. };
  1076. int ret, i;
  1077. ipu->domain = irq_domain_add_linear(ipu->dev->of_node, IPU_NUM_IRQS,
  1078. &irq_generic_chip_ops, ipu);
  1079. if (!ipu->domain) {
  1080. dev_err(ipu->dev, "failed to add irq domain\n");
  1081. return -ENODEV;
  1082. }
  1083. ret = irq_alloc_domain_generic_chips(ipu->domain, 32, 1, "IPU",
  1084. handle_level_irq, 0, 0, 0);
  1085. if (ret < 0) {
  1086. dev_err(ipu->dev, "failed to alloc generic irq chips\n");
  1087. irq_domain_remove(ipu->domain);
  1088. return ret;
  1089. }
  1090. /* Mask and clear all interrupts */
  1091. for (i = 0; i < IPU_NUM_IRQS; i += 32) {
  1092. ipu_cm_write(ipu, 0, IPU_INT_CTRL(i / 32));
  1093. ipu_cm_write(ipu, ~unused[i / 32], IPU_INT_STAT(i / 32));
  1094. }
  1095. for (i = 0; i < IPU_NUM_IRQS; i += 32) {
  1096. gc = irq_get_domain_generic_chip(ipu->domain, i);
  1097. gc->reg_base = ipu->cm_reg;
  1098. gc->unused = unused[i / 32];
  1099. ct = gc->chip_types;
  1100. ct->chip.irq_ack = irq_gc_ack_set_bit;
  1101. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  1102. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  1103. ct->regs.ack = IPU_INT_STAT(i / 32);
  1104. ct->regs.mask = IPU_INT_CTRL(i / 32);
  1105. }
  1106. irq_set_chained_handler_and_data(ipu->irq_sync, ipu_irq_handler, ipu);
  1107. irq_set_chained_handler_and_data(ipu->irq_err, ipu_err_irq_handler,
  1108. ipu);
  1109. return 0;
  1110. }
  1111. static void ipu_irq_exit(struct ipu_soc *ipu)
  1112. {
  1113. int i, irq;
  1114. irq_set_chained_handler_and_data(ipu->irq_err, NULL, NULL);
  1115. irq_set_chained_handler_and_data(ipu->irq_sync, NULL, NULL);
  1116. /* TODO: remove irq_domain_generic_chips */
  1117. for (i = 0; i < IPU_NUM_IRQS; i++) {
  1118. irq = irq_linear_revmap(ipu->domain, i);
  1119. if (irq)
  1120. irq_dispose_mapping(irq);
  1121. }
  1122. irq_domain_remove(ipu->domain);
  1123. }
  1124. void ipu_dump(struct ipu_soc *ipu)
  1125. {
  1126. int i;
  1127. dev_dbg(ipu->dev, "IPU_CONF = \t0x%08X\n",
  1128. ipu_cm_read(ipu, IPU_CONF));
  1129. dev_dbg(ipu->dev, "IDMAC_CONF = \t0x%08X\n",
  1130. ipu_idmac_read(ipu, IDMAC_CONF));
  1131. dev_dbg(ipu->dev, "IDMAC_CHA_EN1 = \t0x%08X\n",
  1132. ipu_idmac_read(ipu, IDMAC_CHA_EN(0)));
  1133. dev_dbg(ipu->dev, "IDMAC_CHA_EN2 = \t0x%08X\n",
  1134. ipu_idmac_read(ipu, IDMAC_CHA_EN(32)));
  1135. dev_dbg(ipu->dev, "IDMAC_CHA_PRI1 = \t0x%08X\n",
  1136. ipu_idmac_read(ipu, IDMAC_CHA_PRI(0)));
  1137. dev_dbg(ipu->dev, "IDMAC_CHA_PRI2 = \t0x%08X\n",
  1138. ipu_idmac_read(ipu, IDMAC_CHA_PRI(32)));
  1139. dev_dbg(ipu->dev, "IDMAC_BAND_EN1 = \t0x%08X\n",
  1140. ipu_idmac_read(ipu, IDMAC_BAND_EN(0)));
  1141. dev_dbg(ipu->dev, "IDMAC_BAND_EN2 = \t0x%08X\n",
  1142. ipu_idmac_read(ipu, IDMAC_BAND_EN(32)));
  1143. dev_dbg(ipu->dev, "IPU_CHA_DB_MODE_SEL0 = \t0x%08X\n",
  1144. ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(0)));
  1145. dev_dbg(ipu->dev, "IPU_CHA_DB_MODE_SEL1 = \t0x%08X\n",
  1146. ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(32)));
  1147. dev_dbg(ipu->dev, "IPU_FS_PROC_FLOW1 = \t0x%08X\n",
  1148. ipu_cm_read(ipu, IPU_FS_PROC_FLOW1));
  1149. dev_dbg(ipu->dev, "IPU_FS_PROC_FLOW2 = \t0x%08X\n",
  1150. ipu_cm_read(ipu, IPU_FS_PROC_FLOW2));
  1151. dev_dbg(ipu->dev, "IPU_FS_PROC_FLOW3 = \t0x%08X\n",
  1152. ipu_cm_read(ipu, IPU_FS_PROC_FLOW3));
  1153. dev_dbg(ipu->dev, "IPU_FS_DISP_FLOW1 = \t0x%08X\n",
  1154. ipu_cm_read(ipu, IPU_FS_DISP_FLOW1));
  1155. for (i = 0; i < 15; i++)
  1156. dev_dbg(ipu->dev, "IPU_INT_CTRL(%d) = \t%08X\n", i,
  1157. ipu_cm_read(ipu, IPU_INT_CTRL(i)));
  1158. }
  1159. EXPORT_SYMBOL_GPL(ipu_dump);
  1160. static int ipu_probe(struct platform_device *pdev)
  1161. {
  1162. struct device_node *np = pdev->dev.of_node;
  1163. struct ipu_soc *ipu;
  1164. struct resource *res;
  1165. unsigned long ipu_base;
  1166. int i, ret, irq_sync, irq_err;
  1167. const struct ipu_devtype *devtype;
  1168. devtype = of_device_get_match_data(&pdev->dev);
  1169. if (!devtype)
  1170. return -EINVAL;
  1171. irq_sync = platform_get_irq(pdev, 0);
  1172. irq_err = platform_get_irq(pdev, 1);
  1173. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1174. dev_dbg(&pdev->dev, "irq_sync: %d irq_err: %d\n",
  1175. irq_sync, irq_err);
  1176. if (!res || irq_sync < 0 || irq_err < 0)
  1177. return -ENODEV;
  1178. ipu_base = res->start;
  1179. ipu = devm_kzalloc(&pdev->dev, sizeof(*ipu), GFP_KERNEL);
  1180. if (!ipu)
  1181. return -ENODEV;
  1182. ipu->id = of_alias_get_id(np, "ipu");
  1183. if (of_device_is_compatible(np, "fsl,imx6qp-ipu") &&
  1184. IS_ENABLED(CONFIG_DRM)) {
  1185. ipu->prg_priv = ipu_prg_lookup_by_phandle(&pdev->dev,
  1186. "fsl,prg", ipu->id);
  1187. if (!ipu->prg_priv)
  1188. return -EPROBE_DEFER;
  1189. }
  1190. for (i = 0; i < 64; i++)
  1191. ipu->channel[i].ipu = ipu;
  1192. ipu->devtype = devtype;
  1193. ipu->ipu_type = devtype->type;
  1194. spin_lock_init(&ipu->lock);
  1195. mutex_init(&ipu->channel_lock);
  1196. dev_dbg(&pdev->dev, "cm_reg: 0x%08lx\n",
  1197. ipu_base + devtype->cm_ofs);
  1198. dev_dbg(&pdev->dev, "idmac: 0x%08lx\n",
  1199. ipu_base + devtype->cm_ofs + IPU_CM_IDMAC_REG_OFS);
  1200. dev_dbg(&pdev->dev, "cpmem: 0x%08lx\n",
  1201. ipu_base + devtype->cpmem_ofs);
  1202. dev_dbg(&pdev->dev, "csi0: 0x%08lx\n",
  1203. ipu_base + devtype->csi0_ofs);
  1204. dev_dbg(&pdev->dev, "csi1: 0x%08lx\n",
  1205. ipu_base + devtype->csi1_ofs);
  1206. dev_dbg(&pdev->dev, "ic: 0x%08lx\n",
  1207. ipu_base + devtype->ic_ofs);
  1208. dev_dbg(&pdev->dev, "disp0: 0x%08lx\n",
  1209. ipu_base + devtype->disp0_ofs);
  1210. dev_dbg(&pdev->dev, "disp1: 0x%08lx\n",
  1211. ipu_base + devtype->disp1_ofs);
  1212. dev_dbg(&pdev->dev, "srm: 0x%08lx\n",
  1213. ipu_base + devtype->srm_ofs);
  1214. dev_dbg(&pdev->dev, "tpm: 0x%08lx\n",
  1215. ipu_base + devtype->tpm_ofs);
  1216. dev_dbg(&pdev->dev, "dc: 0x%08lx\n",
  1217. ipu_base + devtype->cm_ofs + IPU_CM_DC_REG_OFS);
  1218. dev_dbg(&pdev->dev, "ic: 0x%08lx\n",
  1219. ipu_base + devtype->cm_ofs + IPU_CM_IC_REG_OFS);
  1220. dev_dbg(&pdev->dev, "dmfc: 0x%08lx\n",
  1221. ipu_base + devtype->cm_ofs + IPU_CM_DMFC_REG_OFS);
  1222. dev_dbg(&pdev->dev, "vdi: 0x%08lx\n",
  1223. ipu_base + devtype->vdi_ofs);
  1224. ipu->cm_reg = devm_ioremap(&pdev->dev,
  1225. ipu_base + devtype->cm_ofs, PAGE_SIZE);
  1226. ipu->idmac_reg = devm_ioremap(&pdev->dev,
  1227. ipu_base + devtype->cm_ofs + IPU_CM_IDMAC_REG_OFS,
  1228. PAGE_SIZE);
  1229. if (!ipu->cm_reg || !ipu->idmac_reg)
  1230. return -ENOMEM;
  1231. ipu->clk = devm_clk_get(&pdev->dev, "bus");
  1232. if (IS_ERR(ipu->clk)) {
  1233. ret = PTR_ERR(ipu->clk);
  1234. dev_err(&pdev->dev, "clk_get failed with %d", ret);
  1235. return ret;
  1236. }
  1237. platform_set_drvdata(pdev, ipu);
  1238. ret = clk_prepare_enable(ipu->clk);
  1239. if (ret) {
  1240. dev_err(&pdev->dev, "clk_prepare_enable failed: %d\n", ret);
  1241. return ret;
  1242. }
  1243. ipu->dev = &pdev->dev;
  1244. ipu->irq_sync = irq_sync;
  1245. ipu->irq_err = irq_err;
  1246. ret = device_reset(&pdev->dev);
  1247. if (ret) {
  1248. dev_err(&pdev->dev, "failed to reset: %d\n", ret);
  1249. goto out_failed_reset;
  1250. }
  1251. ret = ipu_memory_reset(ipu);
  1252. if (ret)
  1253. goto out_failed_reset;
  1254. ret = ipu_irq_init(ipu);
  1255. if (ret)
  1256. goto out_failed_irq;
  1257. /* Set MCU_T to divide MCU access window into 2 */
  1258. ipu_cm_write(ipu, 0x00400000L | (IPU_MCU_T_DEFAULT << 18),
  1259. IPU_DISP_GEN);
  1260. ret = ipu_submodules_init(ipu, pdev, ipu_base, ipu->clk);
  1261. if (ret)
  1262. goto failed_submodules_init;
  1263. ret = ipu_add_client_devices(ipu, ipu_base);
  1264. if (ret) {
  1265. dev_err(&pdev->dev, "adding client devices failed with %d\n",
  1266. ret);
  1267. goto failed_add_clients;
  1268. }
  1269. dev_info(&pdev->dev, "%s probed\n", devtype->name);
  1270. return 0;
  1271. failed_add_clients:
  1272. ipu_submodules_exit(ipu);
  1273. failed_submodules_init:
  1274. ipu_irq_exit(ipu);
  1275. out_failed_irq:
  1276. out_failed_reset:
  1277. clk_disable_unprepare(ipu->clk);
  1278. return ret;
  1279. }
  1280. static int ipu_remove(struct platform_device *pdev)
  1281. {
  1282. struct ipu_soc *ipu = platform_get_drvdata(pdev);
  1283. platform_device_unregister_children(pdev);
  1284. ipu_submodules_exit(ipu);
  1285. ipu_irq_exit(ipu);
  1286. clk_disable_unprepare(ipu->clk);
  1287. return 0;
  1288. }
  1289. static struct platform_driver imx_ipu_driver = {
  1290. .driver = {
  1291. .name = "imx-ipuv3",
  1292. .of_match_table = imx_ipu_dt_ids,
  1293. },
  1294. .probe = ipu_probe,
  1295. .remove = ipu_remove,
  1296. };
  1297. static struct platform_driver * const drivers[] = {
  1298. #if IS_ENABLED(CONFIG_DRM)
  1299. &ipu_pre_drv,
  1300. &ipu_prg_drv,
  1301. #endif
  1302. &imx_ipu_driver,
  1303. };
  1304. static int __init imx_ipu_init(void)
  1305. {
  1306. return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
  1307. }
  1308. module_init(imx_ipu_init);
  1309. static void __exit imx_ipu_exit(void)
  1310. {
  1311. platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
  1312. }
  1313. module_exit(imx_ipu_exit);
  1314. MODULE_ALIAS("platform:imx-ipuv3");
  1315. MODULE_DESCRIPTION("i.MX IPU v3 driver");
  1316. MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
  1317. MODULE_LICENSE("GPL");