sti_dvo.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2014
  3. * Author: Vincent Abriou <vincent.abriou@st.com> for STMicroelectronics.
  4. * License terms: GNU General Public License (GPL), version 2
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/component.h>
  8. #include <linux/debugfs.h>
  9. #include <linux/module.h>
  10. #include <linux/of_gpio.h>
  11. #include <linux/platform_device.h>
  12. #include <drm/drmP.h>
  13. #include <drm/drm_atomic_helper.h>
  14. #include <drm/drm_crtc_helper.h>
  15. #include <drm/drm_panel.h>
  16. #include "sti_awg_utils.h"
  17. #include "sti_drv.h"
  18. #include "sti_mixer.h"
  19. /* DVO registers */
  20. #define DVO_AWG_DIGSYNC_CTRL 0x0000
  21. #define DVO_DOF_CFG 0x0004
  22. #define DVO_LUT_PROG_LOW 0x0008
  23. #define DVO_LUT_PROG_MID 0x000C
  24. #define DVO_LUT_PROG_HIGH 0x0010
  25. #define DVO_DIGSYNC_INSTR_I 0x0100
  26. #define DVO_AWG_CTRL_EN BIT(0)
  27. #define DVO_AWG_FRAME_BASED_SYNC BIT(2)
  28. #define DVO_DOF_EN_LOWBYTE BIT(0)
  29. #define DVO_DOF_EN_MIDBYTE BIT(1)
  30. #define DVO_DOF_EN_HIGHBYTE BIT(2)
  31. #define DVO_DOF_EN BIT(6)
  32. #define DVO_DOF_MOD_COUNT_SHIFT 8
  33. #define DVO_LUT_ZERO 0
  34. #define DVO_LUT_Y_G 1
  35. #define DVO_LUT_Y_G_DEL 2
  36. #define DVO_LUT_CB_B 3
  37. #define DVO_LUT_CB_B_DEL 4
  38. #define DVO_LUT_CR_R 5
  39. #define DVO_LUT_CR_R_DEL 6
  40. #define DVO_LUT_HOLD 7
  41. struct dvo_config {
  42. u32 flags;
  43. u32 lowbyte;
  44. u32 midbyte;
  45. u32 highbyte;
  46. int (*awg_fwgen_fct)(
  47. struct awg_code_generation_params *fw_gen_params,
  48. struct awg_timing *timing);
  49. };
  50. static struct dvo_config rgb_24bit_de_cfg = {
  51. .flags = (0L << DVO_DOF_MOD_COUNT_SHIFT),
  52. .lowbyte = DVO_LUT_CR_R,
  53. .midbyte = DVO_LUT_Y_G,
  54. .highbyte = DVO_LUT_CB_B,
  55. .awg_fwgen_fct = sti_awg_generate_code_data_enable_mode,
  56. };
  57. /**
  58. * STI digital video output structure
  59. *
  60. * @dev: driver device
  61. * @drm_dev: pointer to drm device
  62. * @mode: current display mode selected
  63. * @regs: dvo registers
  64. * @clk_pix: pixel clock for dvo
  65. * @clk: clock for dvo
  66. * @clk_main_parent: dvo parent clock if main path used
  67. * @clk_aux_parent: dvo parent clock if aux path used
  68. * @panel_node: panel node reference from device tree
  69. * @panel: reference to the panel connected to the dvo
  70. * @enabled: true if dvo is enabled else false
  71. * @encoder: drm_encoder it is bound
  72. */
  73. struct sti_dvo {
  74. struct device dev;
  75. struct drm_device *drm_dev;
  76. struct drm_display_mode mode;
  77. void __iomem *regs;
  78. struct clk *clk_pix;
  79. struct clk *clk;
  80. struct clk *clk_main_parent;
  81. struct clk *clk_aux_parent;
  82. struct device_node *panel_node;
  83. struct drm_panel *panel;
  84. struct dvo_config *config;
  85. bool enabled;
  86. struct drm_encoder *encoder;
  87. struct drm_bridge *bridge;
  88. };
  89. struct sti_dvo_connector {
  90. struct drm_connector drm_connector;
  91. struct drm_encoder *encoder;
  92. struct sti_dvo *dvo;
  93. };
  94. #define to_sti_dvo_connector(x) \
  95. container_of(x, struct sti_dvo_connector, drm_connector)
  96. #define BLANKING_LEVEL 16
  97. static int dvo_awg_generate_code(struct sti_dvo *dvo, u8 *ram_size, u32 *ram_code)
  98. {
  99. struct drm_display_mode *mode = &dvo->mode;
  100. struct dvo_config *config = dvo->config;
  101. struct awg_code_generation_params fw_gen_params;
  102. struct awg_timing timing;
  103. fw_gen_params.ram_code = ram_code;
  104. fw_gen_params.instruction_offset = 0;
  105. timing.total_lines = mode->vtotal;
  106. timing.active_lines = mode->vdisplay;
  107. timing.blanking_lines = mode->vsync_start - mode->vdisplay;
  108. timing.trailing_lines = mode->vtotal - mode->vsync_start;
  109. timing.total_pixels = mode->htotal;
  110. timing.active_pixels = mode->hdisplay;
  111. timing.blanking_pixels = mode->hsync_start - mode->hdisplay;
  112. timing.trailing_pixels = mode->htotal - mode->hsync_start;
  113. timing.blanking_level = BLANKING_LEVEL;
  114. if (config->awg_fwgen_fct(&fw_gen_params, &timing)) {
  115. DRM_ERROR("AWG firmware not properly generated\n");
  116. return -EINVAL;
  117. }
  118. *ram_size = fw_gen_params.instruction_offset;
  119. return 0;
  120. }
  121. /* Configure AWG, writing instructions
  122. *
  123. * @dvo: pointer to DVO structure
  124. * @awg_ram_code: pointer to AWG instructions table
  125. * @nb: nb of AWG instructions
  126. */
  127. static void dvo_awg_configure(struct sti_dvo *dvo, u32 *awg_ram_code, int nb)
  128. {
  129. int i;
  130. DRM_DEBUG_DRIVER("\n");
  131. for (i = 0; i < nb; i++)
  132. writel(awg_ram_code[i],
  133. dvo->regs + DVO_DIGSYNC_INSTR_I + i * 4);
  134. for (i = nb; i < AWG_MAX_INST; i++)
  135. writel(0, dvo->regs + DVO_DIGSYNC_INSTR_I + i * 4);
  136. writel(DVO_AWG_CTRL_EN, dvo->regs + DVO_AWG_DIGSYNC_CTRL);
  137. }
  138. #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
  139. readl(dvo->regs + reg))
  140. static void dvo_dbg_awg_microcode(struct seq_file *s, void __iomem *reg)
  141. {
  142. unsigned int i;
  143. seq_puts(s, "\n\n");
  144. seq_puts(s, " DVO AWG microcode:");
  145. for (i = 0; i < AWG_MAX_INST; i++) {
  146. if (i % 8 == 0)
  147. seq_printf(s, "\n %04X:", i);
  148. seq_printf(s, " %04X", readl(reg + i * 4));
  149. }
  150. }
  151. static int dvo_dbg_show(struct seq_file *s, void *data)
  152. {
  153. struct drm_info_node *node = s->private;
  154. struct sti_dvo *dvo = (struct sti_dvo *)node->info_ent->data;
  155. seq_printf(s, "DVO: (vaddr = 0x%p)", dvo->regs);
  156. DBGFS_DUMP(DVO_AWG_DIGSYNC_CTRL);
  157. DBGFS_DUMP(DVO_DOF_CFG);
  158. DBGFS_DUMP(DVO_LUT_PROG_LOW);
  159. DBGFS_DUMP(DVO_LUT_PROG_MID);
  160. DBGFS_DUMP(DVO_LUT_PROG_HIGH);
  161. dvo_dbg_awg_microcode(s, dvo->regs + DVO_DIGSYNC_INSTR_I);
  162. seq_puts(s, "\n");
  163. return 0;
  164. }
  165. static struct drm_info_list dvo_debugfs_files[] = {
  166. { "dvo", dvo_dbg_show, 0, NULL },
  167. };
  168. static int dvo_debugfs_init(struct sti_dvo *dvo, struct drm_minor *minor)
  169. {
  170. unsigned int i;
  171. for (i = 0; i < ARRAY_SIZE(dvo_debugfs_files); i++)
  172. dvo_debugfs_files[i].data = dvo;
  173. return drm_debugfs_create_files(dvo_debugfs_files,
  174. ARRAY_SIZE(dvo_debugfs_files),
  175. minor->debugfs_root, minor);
  176. }
  177. static void sti_dvo_disable(struct drm_bridge *bridge)
  178. {
  179. struct sti_dvo *dvo = bridge->driver_private;
  180. if (!dvo->enabled)
  181. return;
  182. DRM_DEBUG_DRIVER("\n");
  183. if (dvo->config->awg_fwgen_fct)
  184. writel(0x00000000, dvo->regs + DVO_AWG_DIGSYNC_CTRL);
  185. writel(0x00000000, dvo->regs + DVO_DOF_CFG);
  186. if (dvo->panel)
  187. dvo->panel->funcs->disable(dvo->panel);
  188. /* Disable/unprepare dvo clock */
  189. clk_disable_unprepare(dvo->clk_pix);
  190. clk_disable_unprepare(dvo->clk);
  191. dvo->enabled = false;
  192. }
  193. static void sti_dvo_pre_enable(struct drm_bridge *bridge)
  194. {
  195. struct sti_dvo *dvo = bridge->driver_private;
  196. struct dvo_config *config = dvo->config;
  197. u32 val;
  198. DRM_DEBUG_DRIVER("\n");
  199. if (dvo->enabled)
  200. return;
  201. /* Make sure DVO is disabled */
  202. writel(0x00000000, dvo->regs + DVO_DOF_CFG);
  203. writel(0x00000000, dvo->regs + DVO_AWG_DIGSYNC_CTRL);
  204. if (config->awg_fwgen_fct) {
  205. u8 nb_instr;
  206. u32 awg_ram_code[AWG_MAX_INST];
  207. /* Configure AWG */
  208. if (!dvo_awg_generate_code(dvo, &nb_instr, awg_ram_code))
  209. dvo_awg_configure(dvo, awg_ram_code, nb_instr);
  210. else
  211. return;
  212. }
  213. /* Prepare/enable clocks */
  214. if (clk_prepare_enable(dvo->clk_pix))
  215. DRM_ERROR("Failed to prepare/enable dvo_pix clk\n");
  216. if (clk_prepare_enable(dvo->clk))
  217. DRM_ERROR("Failed to prepare/enable dvo clk\n");
  218. if (dvo->panel)
  219. dvo->panel->funcs->enable(dvo->panel);
  220. /* Set LUT */
  221. writel(config->lowbyte, dvo->regs + DVO_LUT_PROG_LOW);
  222. writel(config->midbyte, dvo->regs + DVO_LUT_PROG_MID);
  223. writel(config->highbyte, dvo->regs + DVO_LUT_PROG_HIGH);
  224. /* Digital output formatter config */
  225. val = (config->flags | DVO_DOF_EN);
  226. writel(val, dvo->regs + DVO_DOF_CFG);
  227. dvo->enabled = true;
  228. }
  229. static void sti_dvo_set_mode(struct drm_bridge *bridge,
  230. struct drm_display_mode *mode,
  231. struct drm_display_mode *adjusted_mode)
  232. {
  233. struct sti_dvo *dvo = bridge->driver_private;
  234. struct sti_mixer *mixer = to_sti_mixer(dvo->encoder->crtc);
  235. int rate = mode->clock * 1000;
  236. struct clk *clkp;
  237. int ret;
  238. DRM_DEBUG_DRIVER("\n");
  239. memcpy(&dvo->mode, mode, sizeof(struct drm_display_mode));
  240. /* According to the path used (main or aux), the dvo clocks should
  241. * have a different parent clock. */
  242. if (mixer->id == STI_MIXER_MAIN)
  243. clkp = dvo->clk_main_parent;
  244. else
  245. clkp = dvo->clk_aux_parent;
  246. if (clkp) {
  247. clk_set_parent(dvo->clk_pix, clkp);
  248. clk_set_parent(dvo->clk, clkp);
  249. }
  250. /* DVO clocks = compositor clock */
  251. ret = clk_set_rate(dvo->clk_pix, rate);
  252. if (ret < 0) {
  253. DRM_ERROR("Cannot set rate (%dHz) for dvo_pix clk\n", rate);
  254. return;
  255. }
  256. ret = clk_set_rate(dvo->clk, rate);
  257. if (ret < 0) {
  258. DRM_ERROR("Cannot set rate (%dHz) for dvo clk\n", rate);
  259. return;
  260. }
  261. /* For now, we only support 24bit data enable (DE) synchro format */
  262. dvo->config = &rgb_24bit_de_cfg;
  263. }
  264. static void sti_dvo_bridge_nope(struct drm_bridge *bridge)
  265. {
  266. /* do nothing */
  267. }
  268. static const struct drm_bridge_funcs sti_dvo_bridge_funcs = {
  269. .pre_enable = sti_dvo_pre_enable,
  270. .enable = sti_dvo_bridge_nope,
  271. .disable = sti_dvo_disable,
  272. .post_disable = sti_dvo_bridge_nope,
  273. .mode_set = sti_dvo_set_mode,
  274. };
  275. static int sti_dvo_connector_get_modes(struct drm_connector *connector)
  276. {
  277. struct sti_dvo_connector *dvo_connector
  278. = to_sti_dvo_connector(connector);
  279. struct sti_dvo *dvo = dvo_connector->dvo;
  280. if (dvo->panel)
  281. return dvo->panel->funcs->get_modes(dvo->panel);
  282. return 0;
  283. }
  284. #define CLK_TOLERANCE_HZ 50
  285. static int sti_dvo_connector_mode_valid(struct drm_connector *connector,
  286. struct drm_display_mode *mode)
  287. {
  288. int target = mode->clock * 1000;
  289. int target_min = target - CLK_TOLERANCE_HZ;
  290. int target_max = target + CLK_TOLERANCE_HZ;
  291. int result;
  292. struct sti_dvo_connector *dvo_connector
  293. = to_sti_dvo_connector(connector);
  294. struct sti_dvo *dvo = dvo_connector->dvo;
  295. result = clk_round_rate(dvo->clk_pix, target);
  296. DRM_DEBUG_DRIVER("target rate = %d => available rate = %d\n",
  297. target, result);
  298. if ((result < target_min) || (result > target_max)) {
  299. DRM_DEBUG_DRIVER("dvo pixclk=%d not supported\n", target);
  300. return MODE_BAD;
  301. }
  302. return MODE_OK;
  303. }
  304. static const
  305. struct drm_connector_helper_funcs sti_dvo_connector_helper_funcs = {
  306. .get_modes = sti_dvo_connector_get_modes,
  307. .mode_valid = sti_dvo_connector_mode_valid,
  308. };
  309. static enum drm_connector_status
  310. sti_dvo_connector_detect(struct drm_connector *connector, bool force)
  311. {
  312. struct sti_dvo_connector *dvo_connector
  313. = to_sti_dvo_connector(connector);
  314. struct sti_dvo *dvo = dvo_connector->dvo;
  315. DRM_DEBUG_DRIVER("\n");
  316. if (!dvo->panel) {
  317. dvo->panel = of_drm_find_panel(dvo->panel_node);
  318. if (dvo->panel)
  319. drm_panel_attach(dvo->panel, connector);
  320. }
  321. if (dvo->panel)
  322. return connector_status_connected;
  323. return connector_status_disconnected;
  324. }
  325. static int sti_dvo_late_register(struct drm_connector *connector)
  326. {
  327. struct sti_dvo_connector *dvo_connector
  328. = to_sti_dvo_connector(connector);
  329. struct sti_dvo *dvo = dvo_connector->dvo;
  330. if (dvo_debugfs_init(dvo, dvo->drm_dev->primary)) {
  331. DRM_ERROR("DVO debugfs setup failed\n");
  332. return -EINVAL;
  333. }
  334. return 0;
  335. }
  336. static const struct drm_connector_funcs sti_dvo_connector_funcs = {
  337. .dpms = drm_atomic_helper_connector_dpms,
  338. .fill_modes = drm_helper_probe_single_connector_modes,
  339. .detect = sti_dvo_connector_detect,
  340. .destroy = drm_connector_cleanup,
  341. .reset = drm_atomic_helper_connector_reset,
  342. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  343. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  344. .late_register = sti_dvo_late_register,
  345. };
  346. static struct drm_encoder *sti_dvo_find_encoder(struct drm_device *dev)
  347. {
  348. struct drm_encoder *encoder;
  349. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  350. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  351. return encoder;
  352. }
  353. return NULL;
  354. }
  355. static int sti_dvo_bind(struct device *dev, struct device *master, void *data)
  356. {
  357. struct sti_dvo *dvo = dev_get_drvdata(dev);
  358. struct drm_device *drm_dev = data;
  359. struct drm_encoder *encoder;
  360. struct sti_dvo_connector *connector;
  361. struct drm_connector *drm_connector;
  362. struct drm_bridge *bridge;
  363. int err;
  364. /* Set the drm device handle */
  365. dvo->drm_dev = drm_dev;
  366. encoder = sti_dvo_find_encoder(drm_dev);
  367. if (!encoder)
  368. return -ENOMEM;
  369. connector = devm_kzalloc(dev, sizeof(*connector), GFP_KERNEL);
  370. if (!connector)
  371. return -ENOMEM;
  372. connector->dvo = dvo;
  373. bridge = devm_kzalloc(dev, sizeof(*bridge), GFP_KERNEL);
  374. if (!bridge)
  375. return -ENOMEM;
  376. bridge->driver_private = dvo;
  377. bridge->funcs = &sti_dvo_bridge_funcs;
  378. bridge->of_node = dvo->dev.of_node;
  379. err = drm_bridge_add(bridge);
  380. if (err) {
  381. DRM_ERROR("Failed to add bridge\n");
  382. return err;
  383. }
  384. err = drm_bridge_attach(encoder, bridge, NULL);
  385. if (err) {
  386. DRM_ERROR("Failed to attach bridge\n");
  387. return err;
  388. }
  389. dvo->bridge = bridge;
  390. connector->encoder = encoder;
  391. dvo->encoder = encoder;
  392. drm_connector = (struct drm_connector *)connector;
  393. drm_connector->polled = DRM_CONNECTOR_POLL_HPD;
  394. drm_connector_init(drm_dev, drm_connector,
  395. &sti_dvo_connector_funcs, DRM_MODE_CONNECTOR_LVDS);
  396. drm_connector_helper_add(drm_connector,
  397. &sti_dvo_connector_helper_funcs);
  398. err = drm_mode_connector_attach_encoder(drm_connector, encoder);
  399. if (err) {
  400. DRM_ERROR("Failed to attach a connector to a encoder\n");
  401. goto err_sysfs;
  402. }
  403. return 0;
  404. err_sysfs:
  405. drm_bridge_remove(bridge);
  406. return -EINVAL;
  407. }
  408. static void sti_dvo_unbind(struct device *dev,
  409. struct device *master, void *data)
  410. {
  411. struct sti_dvo *dvo = dev_get_drvdata(dev);
  412. drm_bridge_remove(dvo->bridge);
  413. }
  414. static const struct component_ops sti_dvo_ops = {
  415. .bind = sti_dvo_bind,
  416. .unbind = sti_dvo_unbind,
  417. };
  418. static int sti_dvo_probe(struct platform_device *pdev)
  419. {
  420. struct device *dev = &pdev->dev;
  421. struct sti_dvo *dvo;
  422. struct resource *res;
  423. struct device_node *np = dev->of_node;
  424. DRM_INFO("%s\n", __func__);
  425. dvo = devm_kzalloc(dev, sizeof(*dvo), GFP_KERNEL);
  426. if (!dvo) {
  427. DRM_ERROR("Failed to allocate memory for DVO\n");
  428. return -ENOMEM;
  429. }
  430. dvo->dev = pdev->dev;
  431. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dvo-reg");
  432. if (!res) {
  433. DRM_ERROR("Invalid dvo resource\n");
  434. return -ENOMEM;
  435. }
  436. dvo->regs = devm_ioremap_nocache(dev, res->start,
  437. resource_size(res));
  438. if (!dvo->regs)
  439. return -ENOMEM;
  440. dvo->clk_pix = devm_clk_get(dev, "dvo_pix");
  441. if (IS_ERR(dvo->clk_pix)) {
  442. DRM_ERROR("Cannot get dvo_pix clock\n");
  443. return PTR_ERR(dvo->clk_pix);
  444. }
  445. dvo->clk = devm_clk_get(dev, "dvo");
  446. if (IS_ERR(dvo->clk)) {
  447. DRM_ERROR("Cannot get dvo clock\n");
  448. return PTR_ERR(dvo->clk);
  449. }
  450. dvo->clk_main_parent = devm_clk_get(dev, "main_parent");
  451. if (IS_ERR(dvo->clk_main_parent)) {
  452. DRM_DEBUG_DRIVER("Cannot get main_parent clock\n");
  453. dvo->clk_main_parent = NULL;
  454. }
  455. dvo->clk_aux_parent = devm_clk_get(dev, "aux_parent");
  456. if (IS_ERR(dvo->clk_aux_parent)) {
  457. DRM_DEBUG_DRIVER("Cannot get aux_parent clock\n");
  458. dvo->clk_aux_parent = NULL;
  459. }
  460. dvo->panel_node = of_parse_phandle(np, "sti,panel", 0);
  461. if (!dvo->panel_node)
  462. DRM_ERROR("No panel associated to the dvo output\n");
  463. of_node_put(dvo->panel_node);
  464. platform_set_drvdata(pdev, dvo);
  465. return component_add(&pdev->dev, &sti_dvo_ops);
  466. }
  467. static int sti_dvo_remove(struct platform_device *pdev)
  468. {
  469. component_del(&pdev->dev, &sti_dvo_ops);
  470. return 0;
  471. }
  472. static struct of_device_id dvo_of_match[] = {
  473. { .compatible = "st,stih407-dvo", },
  474. { /* end node */ }
  475. };
  476. MODULE_DEVICE_TABLE(of, dvo_of_match);
  477. struct platform_driver sti_dvo_driver = {
  478. .driver = {
  479. .name = "sti-dvo",
  480. .owner = THIS_MODULE,
  481. .of_match_table = dvo_of_match,
  482. },
  483. .probe = sti_dvo_probe,
  484. .remove = sti_dvo_remove,
  485. };
  486. MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
  487. MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
  488. MODULE_LICENSE("GPL");