rockchip_drm_vop.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  3. * Author:Mark Yao <mark.yao@rock-chips.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #ifndef _ROCKCHIP_DRM_VOP_H
  15. #define _ROCKCHIP_DRM_VOP_H
  16. enum vop_data_format {
  17. VOP_FMT_ARGB8888 = 0,
  18. VOP_FMT_RGB888,
  19. VOP_FMT_RGB565,
  20. VOP_FMT_YUV420SP = 4,
  21. VOP_FMT_YUV422SP,
  22. VOP_FMT_YUV444SP,
  23. };
  24. struct vop_reg_data {
  25. uint32_t offset;
  26. uint32_t value;
  27. };
  28. struct vop_reg {
  29. uint32_t offset;
  30. uint32_t shift;
  31. uint32_t mask;
  32. bool write_mask;
  33. };
  34. struct vop_ctrl {
  35. struct vop_reg standby;
  36. struct vop_reg data_blank;
  37. struct vop_reg gate_en;
  38. struct vop_reg mmu_en;
  39. struct vop_reg rgb_en;
  40. struct vop_reg edp_en;
  41. struct vop_reg hdmi_en;
  42. struct vop_reg mipi_en;
  43. struct vop_reg dp_en;
  44. struct vop_reg out_mode;
  45. struct vop_reg dither_down;
  46. struct vop_reg dither_up;
  47. struct vop_reg pin_pol;
  48. struct vop_reg rgb_pin_pol;
  49. struct vop_reg hdmi_pin_pol;
  50. struct vop_reg edp_pin_pol;
  51. struct vop_reg mipi_pin_pol;
  52. struct vop_reg dp_pin_pol;
  53. struct vop_reg htotal_pw;
  54. struct vop_reg hact_st_end;
  55. struct vop_reg vtotal_pw;
  56. struct vop_reg vact_st_end;
  57. struct vop_reg hpost_st_end;
  58. struct vop_reg vpost_st_end;
  59. struct vop_reg line_flag_num[2];
  60. struct vop_reg cfg_done;
  61. };
  62. struct vop_intr {
  63. const int *intrs;
  64. uint32_t nintrs;
  65. struct vop_reg enable;
  66. struct vop_reg clear;
  67. struct vop_reg status;
  68. };
  69. struct vop_scl_extension {
  70. struct vop_reg cbcr_vsd_mode;
  71. struct vop_reg cbcr_vsu_mode;
  72. struct vop_reg cbcr_hsd_mode;
  73. struct vop_reg cbcr_ver_scl_mode;
  74. struct vop_reg cbcr_hor_scl_mode;
  75. struct vop_reg yrgb_vsd_mode;
  76. struct vop_reg yrgb_vsu_mode;
  77. struct vop_reg yrgb_hsd_mode;
  78. struct vop_reg yrgb_ver_scl_mode;
  79. struct vop_reg yrgb_hor_scl_mode;
  80. struct vop_reg line_load_mode;
  81. struct vop_reg cbcr_axi_gather_num;
  82. struct vop_reg yrgb_axi_gather_num;
  83. struct vop_reg vsd_cbcr_gt2;
  84. struct vop_reg vsd_cbcr_gt4;
  85. struct vop_reg vsd_yrgb_gt2;
  86. struct vop_reg vsd_yrgb_gt4;
  87. struct vop_reg bic_coe_sel;
  88. struct vop_reg cbcr_axi_gather_en;
  89. struct vop_reg yrgb_axi_gather_en;
  90. struct vop_reg lb_mode;
  91. };
  92. struct vop_scl_regs {
  93. const struct vop_scl_extension *ext;
  94. struct vop_reg scale_yrgb_x;
  95. struct vop_reg scale_yrgb_y;
  96. struct vop_reg scale_cbcr_x;
  97. struct vop_reg scale_cbcr_y;
  98. };
  99. struct vop_win_phy {
  100. const struct vop_scl_regs *scl;
  101. const uint32_t *data_formats;
  102. uint32_t nformats;
  103. struct vop_reg enable;
  104. struct vop_reg format;
  105. struct vop_reg rb_swap;
  106. struct vop_reg act_info;
  107. struct vop_reg dsp_info;
  108. struct vop_reg dsp_st;
  109. struct vop_reg yrgb_mst;
  110. struct vop_reg uv_mst;
  111. struct vop_reg yrgb_vir;
  112. struct vop_reg uv_vir;
  113. struct vop_reg dst_alpha_ctl;
  114. struct vop_reg src_alpha_ctl;
  115. };
  116. struct vop_win_data {
  117. uint32_t base;
  118. const struct vop_win_phy *phy;
  119. enum drm_plane_type type;
  120. };
  121. struct vop_data {
  122. const struct vop_reg_data *init_table;
  123. unsigned int table_size;
  124. const struct vop_ctrl *ctrl;
  125. const struct vop_intr *intr;
  126. const struct vop_win_data *win;
  127. unsigned int win_size;
  128. };
  129. /* interrupt define */
  130. #define DSP_HOLD_VALID_INTR (1 << 0)
  131. #define FS_INTR (1 << 1)
  132. #define LINE_FLAG_INTR (1 << 2)
  133. #define BUS_ERROR_INTR (1 << 3)
  134. #define INTR_MASK (DSP_HOLD_VALID_INTR | FS_INTR | \
  135. LINE_FLAG_INTR | BUS_ERROR_INTR)
  136. #define DSP_HOLD_VALID_INTR_EN(x) ((x) << 4)
  137. #define FS_INTR_EN(x) ((x) << 5)
  138. #define LINE_FLAG_INTR_EN(x) ((x) << 6)
  139. #define BUS_ERROR_INTR_EN(x) ((x) << 7)
  140. #define DSP_HOLD_VALID_INTR_MASK (1 << 4)
  141. #define FS_INTR_MASK (1 << 5)
  142. #define LINE_FLAG_INTR_MASK (1 << 6)
  143. #define BUS_ERROR_INTR_MASK (1 << 7)
  144. #define INTR_CLR_SHIFT 8
  145. #define DSP_HOLD_VALID_INTR_CLR (1 << (INTR_CLR_SHIFT + 0))
  146. #define FS_INTR_CLR (1 << (INTR_CLR_SHIFT + 1))
  147. #define LINE_FLAG_INTR_CLR (1 << (INTR_CLR_SHIFT + 2))
  148. #define BUS_ERROR_INTR_CLR (1 << (INTR_CLR_SHIFT + 3))
  149. #define DSP_LINE_NUM(x) (((x) & 0x1fff) << 12)
  150. #define DSP_LINE_NUM_MASK (0x1fff << 12)
  151. /* src alpha ctrl define */
  152. #define SRC_FADING_VALUE(x) (((x) & 0xff) << 24)
  153. #define SRC_GLOBAL_ALPHA(x) (((x) & 0xff) << 16)
  154. #define SRC_FACTOR_M0(x) (((x) & 0x7) << 6)
  155. #define SRC_ALPHA_CAL_M0(x) (((x) & 0x1) << 5)
  156. #define SRC_BLEND_M0(x) (((x) & 0x3) << 3)
  157. #define SRC_ALPHA_M0(x) (((x) & 0x1) << 2)
  158. #define SRC_COLOR_M0(x) (((x) & 0x1) << 1)
  159. #define SRC_ALPHA_EN(x) (((x) & 0x1) << 0)
  160. /* dst alpha ctrl define */
  161. #define DST_FACTOR_M0(x) (((x) & 0x7) << 6)
  162. /*
  163. * display output interface supported by rockchip lcdc
  164. */
  165. #define ROCKCHIP_OUT_MODE_P888 0
  166. #define ROCKCHIP_OUT_MODE_P666 1
  167. #define ROCKCHIP_OUT_MODE_P565 2
  168. /* for use special outface */
  169. #define ROCKCHIP_OUT_MODE_AAAA 15
  170. enum alpha_mode {
  171. ALPHA_STRAIGHT,
  172. ALPHA_INVERSE,
  173. };
  174. enum global_blend_mode {
  175. ALPHA_GLOBAL,
  176. ALPHA_PER_PIX,
  177. ALPHA_PER_PIX_GLOBAL,
  178. };
  179. enum alpha_cal_mode {
  180. ALPHA_SATURATION,
  181. ALPHA_NO_SATURATION,
  182. };
  183. enum color_mode {
  184. ALPHA_SRC_PRE_MUL,
  185. ALPHA_SRC_NO_PRE_MUL,
  186. };
  187. enum factor_mode {
  188. ALPHA_ZERO,
  189. ALPHA_ONE,
  190. ALPHA_SRC,
  191. ALPHA_SRC_INVERSE,
  192. ALPHA_SRC_GLOBAL,
  193. };
  194. enum scale_mode {
  195. SCALE_NONE = 0x0,
  196. SCALE_UP = 0x1,
  197. SCALE_DOWN = 0x2
  198. };
  199. enum lb_mode {
  200. LB_YUV_3840X5 = 0x0,
  201. LB_YUV_2560X8 = 0x1,
  202. LB_RGB_3840X2 = 0x2,
  203. LB_RGB_2560X4 = 0x3,
  204. LB_RGB_1920X5 = 0x4,
  205. LB_RGB_1280X8 = 0x5
  206. };
  207. enum sacle_up_mode {
  208. SCALE_UP_BIL = 0x0,
  209. SCALE_UP_BIC = 0x1
  210. };
  211. enum scale_down_mode {
  212. SCALE_DOWN_BIL = 0x0,
  213. SCALE_DOWN_AVG = 0x1
  214. };
  215. enum vop_pol {
  216. HSYNC_POSITIVE = 0,
  217. VSYNC_POSITIVE = 1,
  218. DEN_NEGATIVE = 2,
  219. DCLK_INVERT = 3
  220. };
  221. #define FRAC_16_16(mult, div) (((mult) << 16) / (div))
  222. #define SCL_FT_DEFAULT_FIXPOINT_SHIFT 12
  223. #define SCL_MAX_VSKIPLINES 4
  224. #define MIN_SCL_FT_AFTER_VSKIP 1
  225. static inline uint16_t scl_cal_scale(int src, int dst, int shift)
  226. {
  227. return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
  228. }
  229. static inline uint16_t scl_cal_scale2(int src, int dst)
  230. {
  231. return ((src - 1) << 12) / (dst - 1);
  232. }
  233. #define GET_SCL_FT_BILI_DN(src, dst) scl_cal_scale(src, dst, 12)
  234. #define GET_SCL_FT_BILI_UP(src, dst) scl_cal_scale(src, dst, 16)
  235. #define GET_SCL_FT_BIC(src, dst) scl_cal_scale(src, dst, 16)
  236. static inline uint16_t scl_get_bili_dn_vskip(int src_h, int dst_h,
  237. int vskiplines)
  238. {
  239. int act_height;
  240. act_height = (src_h + vskiplines - 1) / vskiplines;
  241. return GET_SCL_FT_BILI_DN(act_height, dst_h);
  242. }
  243. static inline enum scale_mode scl_get_scl_mode(int src, int dst)
  244. {
  245. if (src < dst)
  246. return SCALE_UP;
  247. else if (src > dst)
  248. return SCALE_DOWN;
  249. return SCALE_NONE;
  250. }
  251. static inline int scl_get_vskiplines(uint32_t srch, uint32_t dsth)
  252. {
  253. uint32_t vskiplines;
  254. for (vskiplines = SCL_MAX_VSKIPLINES; vskiplines > 1; vskiplines /= 2)
  255. if (srch >= vskiplines * dsth * MIN_SCL_FT_AFTER_VSKIP)
  256. break;
  257. return vskiplines;
  258. }
  259. static inline int scl_vop_cal_lb_mode(int width, bool is_yuv)
  260. {
  261. int lb_mode;
  262. if (width > 2560)
  263. lb_mode = LB_RGB_3840X2;
  264. else if (width > 1920)
  265. lb_mode = LB_RGB_2560X4;
  266. else if (!is_yuv)
  267. lb_mode = LB_RGB_1920X5;
  268. else if (width > 1280)
  269. lb_mode = LB_YUV_3840X5;
  270. else
  271. lb_mode = LB_YUV_2560X8;
  272. return lb_mode;
  273. }
  274. extern const struct component_ops vop_component_ops;
  275. #endif /* _ROCKCHIP_DRM_VOP_H */