rcar_du_lvdsenc.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * rcar_du_lvdsenc.c -- R-Car Display Unit LVDS Encoder
  3. *
  4. * Copyright (C) 2013-2014 Renesas Electronics Corporation
  5. *
  6. * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/slab.h>
  18. #include "rcar_du_drv.h"
  19. #include "rcar_du_encoder.h"
  20. #include "rcar_du_lvdsenc.h"
  21. #include "rcar_lvds_regs.h"
  22. struct rcar_du_lvdsenc {
  23. struct rcar_du_device *dev;
  24. unsigned int index;
  25. void __iomem *mmio;
  26. struct clk *clock;
  27. bool enabled;
  28. enum rcar_lvds_input input;
  29. enum rcar_lvds_mode mode;
  30. };
  31. static void rcar_lvds_write(struct rcar_du_lvdsenc *lvds, u32 reg, u32 data)
  32. {
  33. iowrite32(data, lvds->mmio + reg);
  34. }
  35. static void rcar_du_lvdsenc_start_gen2(struct rcar_du_lvdsenc *lvds,
  36. struct rcar_du_crtc *rcrtc)
  37. {
  38. const struct drm_display_mode *mode = &rcrtc->crtc.mode;
  39. unsigned int freq = mode->clock;
  40. u32 lvdcr0;
  41. u32 pllcr;
  42. /* PLL clock configuration */
  43. if (freq < 39000)
  44. pllcr = LVDPLLCR_CEEN | LVDPLLCR_COSEL | LVDPLLCR_PLLDLYCNT_38M;
  45. else if (freq < 61000)
  46. pllcr = LVDPLLCR_CEEN | LVDPLLCR_COSEL | LVDPLLCR_PLLDLYCNT_60M;
  47. else if (freq < 121000)
  48. pllcr = LVDPLLCR_CEEN | LVDPLLCR_COSEL | LVDPLLCR_PLLDLYCNT_121M;
  49. else
  50. pllcr = LVDPLLCR_PLLDLYCNT_150M;
  51. rcar_lvds_write(lvds, LVDPLLCR, pllcr);
  52. /* Select the input, hardcode mode 0, enable LVDS operation and turn
  53. * bias circuitry on.
  54. */
  55. lvdcr0 = (lvds->mode << LVDCR0_LVMD_SHIFT) | LVDCR0_BEN | LVDCR0_LVEN;
  56. if (rcrtc->index == 2)
  57. lvdcr0 |= LVDCR0_DUSEL;
  58. rcar_lvds_write(lvds, LVDCR0, lvdcr0);
  59. /* Turn all the channels on. */
  60. rcar_lvds_write(lvds, LVDCR1,
  61. LVDCR1_CHSTBY_GEN2(3) | LVDCR1_CHSTBY_GEN2(2) |
  62. LVDCR1_CHSTBY_GEN2(1) | LVDCR1_CHSTBY_GEN2(0) |
  63. LVDCR1_CLKSTBY_GEN2);
  64. /* Turn the PLL on, wait for the startup delay, and turn the output
  65. * on.
  66. */
  67. lvdcr0 |= LVDCR0_PLLON;
  68. rcar_lvds_write(lvds, LVDCR0, lvdcr0);
  69. usleep_range(100, 150);
  70. lvdcr0 |= LVDCR0_LVRES;
  71. rcar_lvds_write(lvds, LVDCR0, lvdcr0);
  72. }
  73. static void rcar_du_lvdsenc_start_gen3(struct rcar_du_lvdsenc *lvds,
  74. struct rcar_du_crtc *rcrtc)
  75. {
  76. const struct drm_display_mode *mode = &rcrtc->crtc.mode;
  77. unsigned int freq = mode->clock;
  78. u32 lvdcr0;
  79. u32 pllcr;
  80. /* PLL clock configuration */
  81. if (freq < 42000)
  82. pllcr = LVDPLLCR_PLLDIVCNT_42M;
  83. else if (freq < 85000)
  84. pllcr = LVDPLLCR_PLLDIVCNT_85M;
  85. else if (freq < 128000)
  86. pllcr = LVDPLLCR_PLLDIVCNT_128M;
  87. else
  88. pllcr = LVDPLLCR_PLLDIVCNT_148M;
  89. rcar_lvds_write(lvds, LVDPLLCR, pllcr);
  90. /* Turn all the channels on. */
  91. rcar_lvds_write(lvds, LVDCR1,
  92. LVDCR1_CHSTBY_GEN3(3) | LVDCR1_CHSTBY_GEN3(2) |
  93. LVDCR1_CHSTBY_GEN3(1) | LVDCR1_CHSTBY_GEN3(0) |
  94. LVDCR1_CLKSTBY_GEN3);
  95. /*
  96. * Turn the PLL on, set it to LVDS normal mode, wait for the startup
  97. * delay and turn the output on.
  98. */
  99. lvdcr0 = (lvds->mode << LVDCR0_LVMD_SHIFT) | LVDCR0_PLLON;
  100. rcar_lvds_write(lvds, LVDCR0, lvdcr0);
  101. lvdcr0 |= LVDCR0_PWD;
  102. rcar_lvds_write(lvds, LVDCR0, lvdcr0);
  103. usleep_range(100, 150);
  104. lvdcr0 |= LVDCR0_LVRES;
  105. rcar_lvds_write(lvds, LVDCR0, lvdcr0);
  106. }
  107. static int rcar_du_lvdsenc_start(struct rcar_du_lvdsenc *lvds,
  108. struct rcar_du_crtc *rcrtc)
  109. {
  110. u32 lvdhcr;
  111. int ret;
  112. if (lvds->enabled)
  113. return 0;
  114. ret = clk_prepare_enable(lvds->clock);
  115. if (ret < 0)
  116. return ret;
  117. /* Hardcode the channels and control signals routing for now.
  118. *
  119. * HSYNC -> CTRL0
  120. * VSYNC -> CTRL1
  121. * DISP -> CTRL2
  122. * 0 -> CTRL3
  123. */
  124. rcar_lvds_write(lvds, LVDCTRCR, LVDCTRCR_CTR3SEL_ZERO |
  125. LVDCTRCR_CTR2SEL_DISP | LVDCTRCR_CTR1SEL_VSYNC |
  126. LVDCTRCR_CTR0SEL_HSYNC);
  127. if (rcar_du_needs(lvds->dev, RCAR_DU_QUIRK_LVDS_LANES))
  128. lvdhcr = LVDCHCR_CHSEL_CH(0, 0) | LVDCHCR_CHSEL_CH(1, 3)
  129. | LVDCHCR_CHSEL_CH(2, 2) | LVDCHCR_CHSEL_CH(3, 1);
  130. else
  131. lvdhcr = LVDCHCR_CHSEL_CH(0, 0) | LVDCHCR_CHSEL_CH(1, 1)
  132. | LVDCHCR_CHSEL_CH(2, 2) | LVDCHCR_CHSEL_CH(3, 3);
  133. rcar_lvds_write(lvds, LVDCHCR, lvdhcr);
  134. /* Perform generation-specific initialization. */
  135. if (lvds->dev->info->gen < 3)
  136. rcar_du_lvdsenc_start_gen2(lvds, rcrtc);
  137. else
  138. rcar_du_lvdsenc_start_gen3(lvds, rcrtc);
  139. lvds->enabled = true;
  140. return 0;
  141. }
  142. static void rcar_du_lvdsenc_stop(struct rcar_du_lvdsenc *lvds)
  143. {
  144. if (!lvds->enabled)
  145. return;
  146. rcar_lvds_write(lvds, LVDCR0, 0);
  147. rcar_lvds_write(lvds, LVDCR1, 0);
  148. clk_disable_unprepare(lvds->clock);
  149. lvds->enabled = false;
  150. }
  151. int rcar_du_lvdsenc_enable(struct rcar_du_lvdsenc *lvds, struct drm_crtc *crtc,
  152. bool enable)
  153. {
  154. if (!enable) {
  155. rcar_du_lvdsenc_stop(lvds);
  156. return 0;
  157. } else if (crtc) {
  158. struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc);
  159. return rcar_du_lvdsenc_start(lvds, rcrtc);
  160. } else
  161. return -EINVAL;
  162. }
  163. void rcar_du_lvdsenc_atomic_check(struct rcar_du_lvdsenc *lvds,
  164. struct drm_display_mode *mode)
  165. {
  166. struct rcar_du_device *rcdu = lvds->dev;
  167. /* The internal LVDS encoder has a restricted clock frequency operating
  168. * range (30MHz to 150MHz on Gen2, 25.175MHz to 148.5MHz on Gen3). Clamp
  169. * the clock accordingly.
  170. */
  171. if (rcdu->info->gen < 3)
  172. mode->clock = clamp(mode->clock, 30000, 150000);
  173. else
  174. mode->clock = clamp(mode->clock, 25175, 148500);
  175. }
  176. void rcar_du_lvdsenc_set_mode(struct rcar_du_lvdsenc *lvds,
  177. enum rcar_lvds_mode mode)
  178. {
  179. lvds->mode = mode;
  180. }
  181. static int rcar_du_lvdsenc_get_resources(struct rcar_du_lvdsenc *lvds,
  182. struct platform_device *pdev)
  183. {
  184. struct resource *mem;
  185. char name[7];
  186. sprintf(name, "lvds.%u", lvds->index);
  187. mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  188. lvds->mmio = devm_ioremap_resource(&pdev->dev, mem);
  189. if (IS_ERR(lvds->mmio))
  190. return PTR_ERR(lvds->mmio);
  191. lvds->clock = devm_clk_get(&pdev->dev, name);
  192. if (IS_ERR(lvds->clock)) {
  193. dev_err(&pdev->dev, "failed to get clock for %s\n", name);
  194. return PTR_ERR(lvds->clock);
  195. }
  196. return 0;
  197. }
  198. int rcar_du_lvdsenc_init(struct rcar_du_device *rcdu)
  199. {
  200. struct platform_device *pdev = to_platform_device(rcdu->dev);
  201. struct rcar_du_lvdsenc *lvds;
  202. unsigned int i;
  203. int ret;
  204. for (i = 0; i < rcdu->info->num_lvds; ++i) {
  205. lvds = devm_kzalloc(&pdev->dev, sizeof(*lvds), GFP_KERNEL);
  206. if (lvds == NULL)
  207. return -ENOMEM;
  208. lvds->dev = rcdu;
  209. lvds->index = i;
  210. lvds->input = i ? RCAR_LVDS_INPUT_DU1 : RCAR_LVDS_INPUT_DU0;
  211. lvds->enabled = false;
  212. ret = rcar_du_lvdsenc_get_resources(lvds, pdev);
  213. if (ret < 0)
  214. return ret;
  215. rcdu->lvds[i] = lvds;
  216. }
  217. return 0;
  218. }