gp10b.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293
  1. /*
  2. * Copyright (c) 2017, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  18. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  19. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  20. * DEALINGS IN THE SOFTWARE.
  21. */
  22. #include "acr.h"
  23. #include "gm200.h"
  24. #define TEGRA186_MC_BASE 0x02c10000
  25. static int
  26. gp10b_secboot_oneinit(struct nvkm_secboot *sb)
  27. {
  28. struct gm200_secboot *gsb = gm200_secboot(sb);
  29. int ret;
  30. ret = gm20b_secboot_tegra_read_wpr(gsb, TEGRA186_MC_BASE);
  31. if (ret)
  32. return ret;
  33. return gm200_secboot_oneinit(sb);
  34. }
  35. static const struct nvkm_secboot_func
  36. gp10b_secboot = {
  37. .dtor = gm200_secboot_dtor,
  38. .oneinit = gp10b_secboot_oneinit,
  39. .fini = gm200_secboot_fini,
  40. .run_blob = gm200_secboot_run_blob,
  41. };
  42. int
  43. gp10b_secboot_new(struct nvkm_device *device, int index,
  44. struct nvkm_secboot **psb)
  45. {
  46. int ret;
  47. struct gm200_secboot *gsb;
  48. struct nvkm_acr *acr;
  49. acr = acr_r352_new(BIT(NVKM_SECBOOT_FALCON_FECS) |
  50. BIT(NVKM_SECBOOT_FALCON_GPCCS) |
  51. BIT(NVKM_SECBOOT_FALCON_PMU));
  52. if (IS_ERR(acr))
  53. return PTR_ERR(acr);
  54. gsb = kzalloc(sizeof(*gsb), GFP_KERNEL);
  55. if (!gsb) {
  56. psb = NULL;
  57. return -ENOMEM;
  58. }
  59. *psb = &gsb->base;
  60. ret = nvkm_secboot_ctor(&gp10b_secboot, acr, device, index, &gsb->base);
  61. if (ret)
  62. return ret;
  63. return 0;
  64. }
  65. MODULE_FIRMWARE("nvidia/gp10b/acr/bl.bin");
  66. MODULE_FIRMWARE("nvidia/gp10b/acr/ucode_load.bin");
  67. MODULE_FIRMWARE("nvidia/gp10b/gr/fecs_bl.bin");
  68. MODULE_FIRMWARE("nvidia/gp10b/gr/fecs_inst.bin");
  69. MODULE_FIRMWARE("nvidia/gp10b/gr/fecs_data.bin");
  70. MODULE_FIRMWARE("nvidia/gp10b/gr/fecs_sig.bin");
  71. MODULE_FIRMWARE("nvidia/gp10b/gr/gpccs_bl.bin");
  72. MODULE_FIRMWARE("nvidia/gp10b/gr/gpccs_inst.bin");
  73. MODULE_FIRMWARE("nvidia/gp10b/gr/gpccs_data.bin");
  74. MODULE_FIRMWARE("nvidia/gp10b/gr/gpccs_sig.bin");
  75. MODULE_FIRMWARE("nvidia/gp10b/gr/sw_ctx.bin");
  76. MODULE_FIRMWARE("nvidia/gp10b/gr/sw_nonctx.bin");
  77. MODULE_FIRMWARE("nvidia/gp10b/gr/sw_bundle_init.bin");
  78. MODULE_FIRMWARE("nvidia/gp10b/gr/sw_method_init.bin");
  79. MODULE_FIRMWARE("nvidia/gp10b/pmu/desc.bin");
  80. MODULE_FIRMWARE("nvidia/gp10b/pmu/image.bin");
  81. MODULE_FIRMWARE("nvidia/gp10b/pmu/sig.bin");