hw.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * Copyright 2006 Dave Airlie
  3. * Copyright 2007 Maarten Maathuis
  4. * Copyright 2007-2009 Stuart Bennett
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  20. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  21. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  22. * SOFTWARE.
  23. */
  24. #include <drm/drmP.h>
  25. #include "nouveau_drv.h"
  26. #include "hw.h"
  27. #include <subdev/bios/pll.h>
  28. #define CHIPSET_NFORCE 0x01a0
  29. #define CHIPSET_NFORCE2 0x01f0
  30. /*
  31. * misc hw access wrappers/control functions
  32. */
  33. void
  34. NVWriteVgaSeq(struct drm_device *dev, int head, uint8_t index, uint8_t value)
  35. {
  36. NVWritePRMVIO(dev, head, NV_PRMVIO_SRX, index);
  37. NVWritePRMVIO(dev, head, NV_PRMVIO_SR, value);
  38. }
  39. uint8_t
  40. NVReadVgaSeq(struct drm_device *dev, int head, uint8_t index)
  41. {
  42. NVWritePRMVIO(dev, head, NV_PRMVIO_SRX, index);
  43. return NVReadPRMVIO(dev, head, NV_PRMVIO_SR);
  44. }
  45. void
  46. NVWriteVgaGr(struct drm_device *dev, int head, uint8_t index, uint8_t value)
  47. {
  48. NVWritePRMVIO(dev, head, NV_PRMVIO_GRX, index);
  49. NVWritePRMVIO(dev, head, NV_PRMVIO_GX, value);
  50. }
  51. uint8_t
  52. NVReadVgaGr(struct drm_device *dev, int head, uint8_t index)
  53. {
  54. NVWritePRMVIO(dev, head, NV_PRMVIO_GRX, index);
  55. return NVReadPRMVIO(dev, head, NV_PRMVIO_GX);
  56. }
  57. /* CR44 takes values 0 (head A), 3 (head B) and 4 (heads tied)
  58. * it affects only the 8 bit vga io regs, which we access using mmio at
  59. * 0xc{0,2}3c*, 0x60{1,3}3*, and 0x68{1,3}3d*
  60. * in general, the set value of cr44 does not matter: reg access works as
  61. * expected and values can be set for the appropriate head by using a 0x2000
  62. * offset as required
  63. * however:
  64. * a) pre nv40, the head B range of PRMVIO regs at 0xc23c* was not exposed and
  65. * cr44 must be set to 0 or 3 for accessing values on the correct head
  66. * through the common 0xc03c* addresses
  67. * b) in tied mode (4) head B is programmed to the values set on head A, and
  68. * access using the head B addresses can have strange results, ergo we leave
  69. * tied mode in init once we know to what cr44 should be restored on exit
  70. *
  71. * the owner parameter is slightly abused:
  72. * 0 and 1 are treated as head values and so the set value is (owner * 3)
  73. * other values are treated as literal values to set
  74. */
  75. void
  76. NVSetOwner(struct drm_device *dev, int owner)
  77. {
  78. struct nouveau_drm *drm = nouveau_drm(dev);
  79. if (owner == 1)
  80. owner *= 3;
  81. if (drm->client.device.info.chipset == 0x11) {
  82. /* This might seem stupid, but the blob does it and
  83. * omitting it often locks the system up.
  84. */
  85. NVReadVgaCrtc(dev, 0, NV_CIO_SR_LOCK_INDEX);
  86. NVReadVgaCrtc(dev, 1, NV_CIO_SR_LOCK_INDEX);
  87. }
  88. /* CR44 is always changed on CRTC0 */
  89. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_44, owner);
  90. if (drm->client.device.info.chipset == 0x11) { /* set me harder */
  91. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_2E, owner);
  92. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_2E, owner);
  93. }
  94. }
  95. void
  96. NVBlankScreen(struct drm_device *dev, int head, bool blank)
  97. {
  98. unsigned char seq1;
  99. if (nv_two_heads(dev))
  100. NVSetOwner(dev, head);
  101. seq1 = NVReadVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX);
  102. NVVgaSeqReset(dev, head, true);
  103. if (blank)
  104. NVWriteVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX, seq1 | 0x20);
  105. else
  106. NVWriteVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX, seq1 & ~0x20);
  107. NVVgaSeqReset(dev, head, false);
  108. }
  109. /*
  110. * PLL getting
  111. */
  112. static void
  113. nouveau_hw_decode_pll(struct drm_device *dev, uint32_t reg1, uint32_t pll1,
  114. uint32_t pll2, struct nvkm_pll_vals *pllvals)
  115. {
  116. struct nouveau_drm *drm = nouveau_drm(dev);
  117. /* to force parsing as single stage (i.e. nv40 vplls) pass pll2 as 0 */
  118. /* log2P is & 0x7 as never more than 7, and nv30/35 only uses 3 bits */
  119. pllvals->log2P = (pll1 >> 16) & 0x7;
  120. pllvals->N2 = pllvals->M2 = 1;
  121. if (reg1 <= 0x405c) {
  122. pllvals->NM1 = pll2 & 0xffff;
  123. /* single stage NVPLL and VPLLs use 1 << 8, MPLL uses 1 << 12 */
  124. if (!(pll1 & 0x1100))
  125. pllvals->NM2 = pll2 >> 16;
  126. } else {
  127. pllvals->NM1 = pll1 & 0xffff;
  128. if (nv_two_reg_pll(dev) && pll2 & NV31_RAMDAC_ENABLE_VCO2)
  129. pllvals->NM2 = pll2 & 0xffff;
  130. else if (drm->client.device.info.chipset == 0x30 || drm->client.device.info.chipset == 0x35) {
  131. pllvals->M1 &= 0xf; /* only 4 bits */
  132. if (pll1 & NV30_RAMDAC_ENABLE_VCO2) {
  133. pllvals->M2 = (pll1 >> 4) & 0x7;
  134. pllvals->N2 = ((pll1 >> 21) & 0x18) |
  135. ((pll1 >> 19) & 0x7);
  136. }
  137. }
  138. }
  139. }
  140. int
  141. nouveau_hw_get_pllvals(struct drm_device *dev, enum nvbios_pll_type plltype,
  142. struct nvkm_pll_vals *pllvals)
  143. {
  144. struct nouveau_drm *drm = nouveau_drm(dev);
  145. struct nvif_object *device = &drm->client.device.object;
  146. struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
  147. uint32_t reg1, pll1, pll2 = 0;
  148. struct nvbios_pll pll_lim;
  149. int ret;
  150. ret = nvbios_pll_parse(bios, plltype, &pll_lim);
  151. if (ret || !(reg1 = pll_lim.reg))
  152. return -ENOENT;
  153. pll1 = nvif_rd32(device, reg1);
  154. if (reg1 <= 0x405c)
  155. pll2 = nvif_rd32(device, reg1 + 4);
  156. else if (nv_two_reg_pll(dev)) {
  157. uint32_t reg2 = reg1 + (reg1 == NV_RAMDAC_VPLL2 ? 0x5c : 0x70);
  158. pll2 = nvif_rd32(device, reg2);
  159. }
  160. if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS && reg1 >= NV_PRAMDAC_VPLL_COEFF) {
  161. uint32_t ramdac580 = NVReadRAMDAC(dev, 0, NV_PRAMDAC_580);
  162. /* check whether vpll has been forced into single stage mode */
  163. if (reg1 == NV_PRAMDAC_VPLL_COEFF) {
  164. if (ramdac580 & NV_RAMDAC_580_VPLL1_ACTIVE)
  165. pll2 = 0;
  166. } else
  167. if (ramdac580 & NV_RAMDAC_580_VPLL2_ACTIVE)
  168. pll2 = 0;
  169. }
  170. nouveau_hw_decode_pll(dev, reg1, pll1, pll2, pllvals);
  171. pllvals->refclk = pll_lim.refclk;
  172. return 0;
  173. }
  174. int
  175. nouveau_hw_pllvals_to_clk(struct nvkm_pll_vals *pv)
  176. {
  177. /* Avoid divide by zero if called at an inappropriate time */
  178. if (!pv->M1 || !pv->M2)
  179. return 0;
  180. return pv->N1 * pv->N2 * pv->refclk / (pv->M1 * pv->M2) >> pv->log2P;
  181. }
  182. int
  183. nouveau_hw_get_clock(struct drm_device *dev, enum nvbios_pll_type plltype)
  184. {
  185. struct nvkm_pll_vals pllvals;
  186. int ret;
  187. if (plltype == PLL_MEMORY &&
  188. (dev->pdev->device & 0x0ff0) == CHIPSET_NFORCE) {
  189. uint32_t mpllP;
  190. pci_read_config_dword(pci_get_bus_and_slot(0, 3), 0x6c, &mpllP);
  191. mpllP = (mpllP >> 8) & 0xf;
  192. if (!mpllP)
  193. mpllP = 4;
  194. return 400000 / mpllP;
  195. } else
  196. if (plltype == PLL_MEMORY &&
  197. (dev->pdev->device & 0xff0) == CHIPSET_NFORCE2) {
  198. uint32_t clock;
  199. pci_read_config_dword(pci_get_bus_and_slot(0, 5), 0x4c, &clock);
  200. return clock / 1000;
  201. }
  202. ret = nouveau_hw_get_pllvals(dev, plltype, &pllvals);
  203. if (ret)
  204. return ret;
  205. return nouveau_hw_pllvals_to_clk(&pllvals);
  206. }
  207. static void
  208. nouveau_hw_fix_bad_vpll(struct drm_device *dev, int head)
  209. {
  210. /* the vpll on an unused head can come up with a random value, way
  211. * beyond the pll limits. for some reason this causes the chip to
  212. * lock up when reading the dac palette regs, so set a valid pll here
  213. * when such a condition detected. only seen on nv11 to date
  214. */
  215. struct nouveau_drm *drm = nouveau_drm(dev);
  216. struct nvif_device *device = &drm->client.device;
  217. struct nvkm_clk *clk = nvxx_clk(device);
  218. struct nvkm_bios *bios = nvxx_bios(device);
  219. struct nvbios_pll pll_lim;
  220. struct nvkm_pll_vals pv;
  221. enum nvbios_pll_type pll = head ? PLL_VPLL1 : PLL_VPLL0;
  222. if (nvbios_pll_parse(bios, pll, &pll_lim))
  223. return;
  224. nouveau_hw_get_pllvals(dev, pll, &pv);
  225. if (pv.M1 >= pll_lim.vco1.min_m && pv.M1 <= pll_lim.vco1.max_m &&
  226. pv.N1 >= pll_lim.vco1.min_n && pv.N1 <= pll_lim.vco1.max_n &&
  227. pv.log2P <= pll_lim.max_p)
  228. return;
  229. NV_WARN(drm, "VPLL %d outwith limits, attempting to fix\n", head + 1);
  230. /* set lowest clock within static limits */
  231. pv.M1 = pll_lim.vco1.max_m;
  232. pv.N1 = pll_lim.vco1.min_n;
  233. pv.log2P = pll_lim.max_p_usable;
  234. clk->pll_prog(clk, pll_lim.reg, &pv);
  235. }
  236. /*
  237. * vga font save/restore
  238. */
  239. static void nouveau_vga_font_io(struct drm_device *dev,
  240. void __iomem *iovram,
  241. bool save, unsigned plane)
  242. {
  243. unsigned i;
  244. NVWriteVgaSeq(dev, 0, NV_VIO_SR_PLANE_MASK_INDEX, 1 << plane);
  245. NVWriteVgaGr(dev, 0, NV_VIO_GX_READ_MAP_INDEX, plane);
  246. for (i = 0; i < 16384; i++) {
  247. if (save) {
  248. nv04_display(dev)->saved_vga_font[plane][i] =
  249. ioread32_native(iovram + i * 4);
  250. } else {
  251. iowrite32_native(nv04_display(dev)->saved_vga_font[plane][i],
  252. iovram + i * 4);
  253. }
  254. }
  255. }
  256. void
  257. nouveau_hw_save_vga_fonts(struct drm_device *dev, bool save)
  258. {
  259. struct nouveau_drm *drm = nouveau_drm(dev);
  260. uint8_t misc, gr4, gr5, gr6, seq2, seq4;
  261. bool graphicsmode;
  262. unsigned plane;
  263. void __iomem *iovram;
  264. if (nv_two_heads(dev))
  265. NVSetOwner(dev, 0);
  266. NVSetEnablePalette(dev, 0, true);
  267. graphicsmode = NVReadVgaAttr(dev, 0, NV_CIO_AR_MODE_INDEX) & 1;
  268. NVSetEnablePalette(dev, 0, false);
  269. if (graphicsmode) /* graphics mode => framebuffer => no need to save */
  270. return;
  271. NV_INFO(drm, "%sing VGA fonts\n", save ? "Sav" : "Restor");
  272. /* map first 64KiB of VRAM, holds VGA fonts etc */
  273. iovram = ioremap(pci_resource_start(dev->pdev, 1), 65536);
  274. if (!iovram) {
  275. NV_ERROR(drm, "Failed to map VRAM, "
  276. "cannot save/restore VGA fonts.\n");
  277. return;
  278. }
  279. if (nv_two_heads(dev))
  280. NVBlankScreen(dev, 1, true);
  281. NVBlankScreen(dev, 0, true);
  282. /* save control regs */
  283. misc = NVReadPRMVIO(dev, 0, NV_PRMVIO_MISC__READ);
  284. seq2 = NVReadVgaSeq(dev, 0, NV_VIO_SR_PLANE_MASK_INDEX);
  285. seq4 = NVReadVgaSeq(dev, 0, NV_VIO_SR_MEM_MODE_INDEX);
  286. gr4 = NVReadVgaGr(dev, 0, NV_VIO_GX_READ_MAP_INDEX);
  287. gr5 = NVReadVgaGr(dev, 0, NV_VIO_GX_MODE_INDEX);
  288. gr6 = NVReadVgaGr(dev, 0, NV_VIO_GX_MISC_INDEX);
  289. NVWritePRMVIO(dev, 0, NV_PRMVIO_MISC__WRITE, 0x67);
  290. NVWriteVgaSeq(dev, 0, NV_VIO_SR_MEM_MODE_INDEX, 0x6);
  291. NVWriteVgaGr(dev, 0, NV_VIO_GX_MODE_INDEX, 0x0);
  292. NVWriteVgaGr(dev, 0, NV_VIO_GX_MISC_INDEX, 0x5);
  293. /* store font in planes 0..3 */
  294. for (plane = 0; plane < 4; plane++)
  295. nouveau_vga_font_io(dev, iovram, save, plane);
  296. /* restore control regs */
  297. NVWritePRMVIO(dev, 0, NV_PRMVIO_MISC__WRITE, misc);
  298. NVWriteVgaGr(dev, 0, NV_VIO_GX_READ_MAP_INDEX, gr4);
  299. NVWriteVgaGr(dev, 0, NV_VIO_GX_MODE_INDEX, gr5);
  300. NVWriteVgaGr(dev, 0, NV_VIO_GX_MISC_INDEX, gr6);
  301. NVWriteVgaSeq(dev, 0, NV_VIO_SR_PLANE_MASK_INDEX, seq2);
  302. NVWriteVgaSeq(dev, 0, NV_VIO_SR_MEM_MODE_INDEX, seq4);
  303. if (nv_two_heads(dev))
  304. NVBlankScreen(dev, 1, false);
  305. NVBlankScreen(dev, 0, false);
  306. iounmap(iovram);
  307. }
  308. /*
  309. * mode state save/load
  310. */
  311. static void
  312. rd_cio_state(struct drm_device *dev, int head,
  313. struct nv04_crtc_reg *crtcstate, int index)
  314. {
  315. crtcstate->CRTC[index] = NVReadVgaCrtc(dev, head, index);
  316. }
  317. static void
  318. wr_cio_state(struct drm_device *dev, int head,
  319. struct nv04_crtc_reg *crtcstate, int index)
  320. {
  321. NVWriteVgaCrtc(dev, head, index, crtcstate->CRTC[index]);
  322. }
  323. static void
  324. nv_save_state_ramdac(struct drm_device *dev, int head,
  325. struct nv04_mode_state *state)
  326. {
  327. struct nouveau_drm *drm = nouveau_drm(dev);
  328. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  329. int i;
  330. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
  331. regp->nv10_cursync = NVReadRAMDAC(dev, head, NV_RAMDAC_NV10_CURSYNC);
  332. nouveau_hw_get_pllvals(dev, head ? PLL_VPLL1 : PLL_VPLL0, &regp->pllvals);
  333. state->pllsel = NVReadRAMDAC(dev, 0, NV_PRAMDAC_PLL_COEFF_SELECT);
  334. if (nv_two_heads(dev))
  335. state->sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK);
  336. if (drm->client.device.info.chipset == 0x11)
  337. regp->dither = NVReadRAMDAC(dev, head, NV_RAMDAC_DITHER_NV11);
  338. regp->ramdac_gen_ctrl = NVReadRAMDAC(dev, head, NV_PRAMDAC_GENERAL_CONTROL);
  339. if (nv_gf4_disp_arch(dev))
  340. regp->ramdac_630 = NVReadRAMDAC(dev, head, NV_PRAMDAC_630);
  341. if (drm->client.device.info.chipset >= 0x30)
  342. regp->ramdac_634 = NVReadRAMDAC(dev, head, NV_PRAMDAC_634);
  343. regp->tv_setup = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_SETUP);
  344. regp->tv_vtotal = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_VTOTAL);
  345. regp->tv_vskew = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_VSKEW);
  346. regp->tv_vsync_delay = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_VSYNC_DELAY);
  347. regp->tv_htotal = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_HTOTAL);
  348. regp->tv_hskew = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_HSKEW);
  349. regp->tv_hsync_delay = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_HSYNC_DELAY);
  350. regp->tv_hsync_delay2 = NVReadRAMDAC(dev, head, NV_PRAMDAC_TV_HSYNC_DELAY2);
  351. for (i = 0; i < 7; i++) {
  352. uint32_t ramdac_reg = NV_PRAMDAC_FP_VDISPLAY_END + (i * 4);
  353. regp->fp_vert_regs[i] = NVReadRAMDAC(dev, head, ramdac_reg);
  354. regp->fp_horiz_regs[i] = NVReadRAMDAC(dev, head, ramdac_reg + 0x20);
  355. }
  356. if (nv_gf4_disp_arch(dev)) {
  357. regp->dither = NVReadRAMDAC(dev, head, NV_RAMDAC_FP_DITHER);
  358. for (i = 0; i < 3; i++) {
  359. regp->dither_regs[i] = NVReadRAMDAC(dev, head, NV_PRAMDAC_850 + i * 4);
  360. regp->dither_regs[i + 3] = NVReadRAMDAC(dev, head, NV_PRAMDAC_85C + i * 4);
  361. }
  362. }
  363. regp->fp_control = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL);
  364. regp->fp_debug_0 = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_0);
  365. if (!nv_gf4_disp_arch(dev) && head == 0) {
  366. /* early chips don't allow access to PRAMDAC_TMDS_* without
  367. * the head A FPCLK on (nv11 even locks up) */
  368. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_FP_DEBUG_0, regp->fp_debug_0 &
  369. ~NV_PRAMDAC_FP_DEBUG_0_PWRDOWN_FPCLK);
  370. }
  371. regp->fp_debug_1 = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_1);
  372. regp->fp_debug_2 = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_2);
  373. regp->fp_margin_color = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_MARGIN_COLOR);
  374. if (nv_gf4_disp_arch(dev))
  375. regp->ramdac_8c0 = NVReadRAMDAC(dev, head, NV_PRAMDAC_8C0);
  376. if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
  377. regp->ramdac_a20 = NVReadRAMDAC(dev, head, NV_PRAMDAC_A20);
  378. regp->ramdac_a24 = NVReadRAMDAC(dev, head, NV_PRAMDAC_A24);
  379. regp->ramdac_a34 = NVReadRAMDAC(dev, head, NV_PRAMDAC_A34);
  380. for (i = 0; i < 38; i++)
  381. regp->ctv_regs[i] = NVReadRAMDAC(dev, head,
  382. NV_PRAMDAC_CTV + 4*i);
  383. }
  384. }
  385. static void
  386. nv_load_state_ramdac(struct drm_device *dev, int head,
  387. struct nv04_mode_state *state)
  388. {
  389. struct nouveau_drm *drm = nouveau_drm(dev);
  390. struct nvkm_clk *clk = nvxx_clk(&drm->client.device);
  391. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  392. uint32_t pllreg = head ? NV_RAMDAC_VPLL2 : NV_PRAMDAC_VPLL_COEFF;
  393. int i;
  394. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
  395. NVWriteRAMDAC(dev, head, NV_RAMDAC_NV10_CURSYNC, regp->nv10_cursync);
  396. clk->pll_prog(clk, pllreg, &regp->pllvals);
  397. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_PLL_COEFF_SELECT, state->pllsel);
  398. if (nv_two_heads(dev))
  399. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, state->sel_clk);
  400. if (drm->client.device.info.chipset == 0x11)
  401. NVWriteRAMDAC(dev, head, NV_RAMDAC_DITHER_NV11, regp->dither);
  402. NVWriteRAMDAC(dev, head, NV_PRAMDAC_GENERAL_CONTROL, regp->ramdac_gen_ctrl);
  403. if (nv_gf4_disp_arch(dev))
  404. NVWriteRAMDAC(dev, head, NV_PRAMDAC_630, regp->ramdac_630);
  405. if (drm->client.device.info.chipset >= 0x30)
  406. NVWriteRAMDAC(dev, head, NV_PRAMDAC_634, regp->ramdac_634);
  407. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_SETUP, regp->tv_setup);
  408. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_VTOTAL, regp->tv_vtotal);
  409. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_VSKEW, regp->tv_vskew);
  410. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_VSYNC_DELAY, regp->tv_vsync_delay);
  411. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_HTOTAL, regp->tv_htotal);
  412. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_HSKEW, regp->tv_hskew);
  413. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_HSYNC_DELAY, regp->tv_hsync_delay);
  414. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TV_HSYNC_DELAY2, regp->tv_hsync_delay2);
  415. for (i = 0; i < 7; i++) {
  416. uint32_t ramdac_reg = NV_PRAMDAC_FP_VDISPLAY_END + (i * 4);
  417. NVWriteRAMDAC(dev, head, ramdac_reg, regp->fp_vert_regs[i]);
  418. NVWriteRAMDAC(dev, head, ramdac_reg + 0x20, regp->fp_horiz_regs[i]);
  419. }
  420. if (nv_gf4_disp_arch(dev)) {
  421. NVWriteRAMDAC(dev, head, NV_RAMDAC_FP_DITHER, regp->dither);
  422. for (i = 0; i < 3; i++) {
  423. NVWriteRAMDAC(dev, head, NV_PRAMDAC_850 + i * 4, regp->dither_regs[i]);
  424. NVWriteRAMDAC(dev, head, NV_PRAMDAC_85C + i * 4, regp->dither_regs[i + 3]);
  425. }
  426. }
  427. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL, regp->fp_control);
  428. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_0, regp->fp_debug_0);
  429. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_1, regp->fp_debug_1);
  430. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_2, regp->fp_debug_2);
  431. NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_MARGIN_COLOR, regp->fp_margin_color);
  432. if (nv_gf4_disp_arch(dev))
  433. NVWriteRAMDAC(dev, head, NV_PRAMDAC_8C0, regp->ramdac_8c0);
  434. if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
  435. NVWriteRAMDAC(dev, head, NV_PRAMDAC_A20, regp->ramdac_a20);
  436. NVWriteRAMDAC(dev, head, NV_PRAMDAC_A24, regp->ramdac_a24);
  437. NVWriteRAMDAC(dev, head, NV_PRAMDAC_A34, regp->ramdac_a34);
  438. for (i = 0; i < 38; i++)
  439. NVWriteRAMDAC(dev, head,
  440. NV_PRAMDAC_CTV + 4*i, regp->ctv_regs[i]);
  441. }
  442. }
  443. static void
  444. nv_save_state_vga(struct drm_device *dev, int head,
  445. struct nv04_mode_state *state)
  446. {
  447. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  448. int i;
  449. regp->MiscOutReg = NVReadPRMVIO(dev, head, NV_PRMVIO_MISC__READ);
  450. for (i = 0; i < 25; i++)
  451. rd_cio_state(dev, head, regp, i);
  452. NVSetEnablePalette(dev, head, true);
  453. for (i = 0; i < 21; i++)
  454. regp->Attribute[i] = NVReadVgaAttr(dev, head, i);
  455. NVSetEnablePalette(dev, head, false);
  456. for (i = 0; i < 9; i++)
  457. regp->Graphics[i] = NVReadVgaGr(dev, head, i);
  458. for (i = 0; i < 5; i++)
  459. regp->Sequencer[i] = NVReadVgaSeq(dev, head, i);
  460. }
  461. static void
  462. nv_load_state_vga(struct drm_device *dev, int head,
  463. struct nv04_mode_state *state)
  464. {
  465. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  466. int i;
  467. NVWritePRMVIO(dev, head, NV_PRMVIO_MISC__WRITE, regp->MiscOutReg);
  468. for (i = 0; i < 5; i++)
  469. NVWriteVgaSeq(dev, head, i, regp->Sequencer[i]);
  470. nv_lock_vga_crtc_base(dev, head, false);
  471. for (i = 0; i < 25; i++)
  472. wr_cio_state(dev, head, regp, i);
  473. nv_lock_vga_crtc_base(dev, head, true);
  474. for (i = 0; i < 9; i++)
  475. NVWriteVgaGr(dev, head, i, regp->Graphics[i]);
  476. NVSetEnablePalette(dev, head, true);
  477. for (i = 0; i < 21; i++)
  478. NVWriteVgaAttr(dev, head, i, regp->Attribute[i]);
  479. NVSetEnablePalette(dev, head, false);
  480. }
  481. static void
  482. nv_save_state_ext(struct drm_device *dev, int head,
  483. struct nv04_mode_state *state)
  484. {
  485. struct nouveau_drm *drm = nouveau_drm(dev);
  486. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  487. int i;
  488. rd_cio_state(dev, head, regp, NV_CIO_CRE_LCD__INDEX);
  489. rd_cio_state(dev, head, regp, NV_CIO_CRE_RPC0_INDEX);
  490. rd_cio_state(dev, head, regp, NV_CIO_CRE_RPC1_INDEX);
  491. rd_cio_state(dev, head, regp, NV_CIO_CRE_LSR_INDEX);
  492. rd_cio_state(dev, head, regp, NV_CIO_CRE_PIXEL_INDEX);
  493. rd_cio_state(dev, head, regp, NV_CIO_CRE_HEB__INDEX);
  494. rd_cio_state(dev, head, regp, NV_CIO_CRE_ENH_INDEX);
  495. rd_cio_state(dev, head, regp, NV_CIO_CRE_FF_INDEX);
  496. rd_cio_state(dev, head, regp, NV_CIO_CRE_FFLWM__INDEX);
  497. rd_cio_state(dev, head, regp, NV_CIO_CRE_21);
  498. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_KELVIN)
  499. rd_cio_state(dev, head, regp, NV_CIO_CRE_47);
  500. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
  501. rd_cio_state(dev, head, regp, 0x9f);
  502. rd_cio_state(dev, head, regp, NV_CIO_CRE_49);
  503. rd_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR0_INDEX);
  504. rd_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR1_INDEX);
  505. rd_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR2_INDEX);
  506. rd_cio_state(dev, head, regp, NV_CIO_CRE_ILACE__INDEX);
  507. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
  508. regp->crtc_830 = NVReadCRTC(dev, head, NV_PCRTC_830);
  509. regp->crtc_834 = NVReadCRTC(dev, head, NV_PCRTC_834);
  510. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
  511. regp->gpio_ext = NVReadCRTC(dev, head, NV_PCRTC_GPIO_EXT);
  512. if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
  513. regp->crtc_850 = NVReadCRTC(dev, head, NV_PCRTC_850);
  514. if (nv_two_heads(dev))
  515. regp->crtc_eng_ctrl = NVReadCRTC(dev, head, NV_PCRTC_ENGINE_CTRL);
  516. regp->cursor_cfg = NVReadCRTC(dev, head, NV_PCRTC_CURSOR_CONFIG);
  517. }
  518. regp->crtc_cfg = NVReadCRTC(dev, head, NV_PCRTC_CONFIG);
  519. rd_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH3__INDEX);
  520. rd_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH4__INDEX);
  521. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
  522. rd_cio_state(dev, head, regp, NV_CIO_CRE_EBR_INDEX);
  523. rd_cio_state(dev, head, regp, NV_CIO_CRE_CSB);
  524. rd_cio_state(dev, head, regp, NV_CIO_CRE_4B);
  525. rd_cio_state(dev, head, regp, NV_CIO_CRE_TVOUT_LATENCY);
  526. }
  527. /* NV11 and NV20 don't have this, they stop at 0x52. */
  528. if (nv_gf4_disp_arch(dev)) {
  529. rd_cio_state(dev, head, regp, NV_CIO_CRE_42);
  530. rd_cio_state(dev, head, regp, NV_CIO_CRE_53);
  531. rd_cio_state(dev, head, regp, NV_CIO_CRE_54);
  532. for (i = 0; i < 0x10; i++)
  533. regp->CR58[i] = NVReadVgaCrtc5758(dev, head, i);
  534. rd_cio_state(dev, head, regp, NV_CIO_CRE_59);
  535. rd_cio_state(dev, head, regp, NV_CIO_CRE_5B);
  536. rd_cio_state(dev, head, regp, NV_CIO_CRE_85);
  537. rd_cio_state(dev, head, regp, NV_CIO_CRE_86);
  538. }
  539. regp->fb_start = NVReadCRTC(dev, head, NV_PCRTC_START);
  540. }
  541. static void
  542. nv_load_state_ext(struct drm_device *dev, int head,
  543. struct nv04_mode_state *state)
  544. {
  545. struct nouveau_drm *drm = nouveau_drm(dev);
  546. struct nvif_object *device = &drm->client.device.object;
  547. struct nv04_crtc_reg *regp = &state->crtc_reg[head];
  548. uint32_t reg900;
  549. int i;
  550. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
  551. if (nv_two_heads(dev))
  552. /* setting ENGINE_CTRL (EC) *must* come before
  553. * CIO_CRE_LCD, as writing CRE_LCD sets bits 16 & 17 in
  554. * EC that should not be overwritten by writing stale EC
  555. */
  556. NVWriteCRTC(dev, head, NV_PCRTC_ENGINE_CTRL, regp->crtc_eng_ctrl);
  557. nvif_wr32(device, NV_PVIDEO_STOP, 1);
  558. nvif_wr32(device, NV_PVIDEO_INTR_EN, 0);
  559. nvif_wr32(device, NV_PVIDEO_OFFSET_BUFF(0), 0);
  560. nvif_wr32(device, NV_PVIDEO_OFFSET_BUFF(1), 0);
  561. nvif_wr32(device, NV_PVIDEO_LIMIT(0), drm->client.device.info.ram_size - 1);
  562. nvif_wr32(device, NV_PVIDEO_LIMIT(1), drm->client.device.info.ram_size - 1);
  563. nvif_wr32(device, NV_PVIDEO_UVPLANE_LIMIT(0), drm->client.device.info.ram_size - 1);
  564. nvif_wr32(device, NV_PVIDEO_UVPLANE_LIMIT(1), drm->client.device.info.ram_size - 1);
  565. nvif_wr32(device, NV_PBUS_POWERCTRL_2, 0);
  566. NVWriteCRTC(dev, head, NV_PCRTC_CURSOR_CONFIG, regp->cursor_cfg);
  567. NVWriteCRTC(dev, head, NV_PCRTC_830, regp->crtc_830);
  568. NVWriteCRTC(dev, head, NV_PCRTC_834, regp->crtc_834);
  569. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
  570. NVWriteCRTC(dev, head, NV_PCRTC_GPIO_EXT, regp->gpio_ext);
  571. if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
  572. NVWriteCRTC(dev, head, NV_PCRTC_850, regp->crtc_850);
  573. reg900 = NVReadRAMDAC(dev, head, NV_PRAMDAC_900);
  574. if (regp->crtc_cfg == NV10_PCRTC_CONFIG_START_ADDRESS_HSYNC)
  575. NVWriteRAMDAC(dev, head, NV_PRAMDAC_900, reg900 | 0x10000);
  576. else
  577. NVWriteRAMDAC(dev, head, NV_PRAMDAC_900, reg900 & ~0x10000);
  578. }
  579. }
  580. NVWriteCRTC(dev, head, NV_PCRTC_CONFIG, regp->crtc_cfg);
  581. wr_cio_state(dev, head, regp, NV_CIO_CRE_RPC0_INDEX);
  582. wr_cio_state(dev, head, regp, NV_CIO_CRE_RPC1_INDEX);
  583. wr_cio_state(dev, head, regp, NV_CIO_CRE_LSR_INDEX);
  584. wr_cio_state(dev, head, regp, NV_CIO_CRE_PIXEL_INDEX);
  585. wr_cio_state(dev, head, regp, NV_CIO_CRE_LCD__INDEX);
  586. wr_cio_state(dev, head, regp, NV_CIO_CRE_HEB__INDEX);
  587. wr_cio_state(dev, head, regp, NV_CIO_CRE_ENH_INDEX);
  588. wr_cio_state(dev, head, regp, NV_CIO_CRE_FF_INDEX);
  589. wr_cio_state(dev, head, regp, NV_CIO_CRE_FFLWM__INDEX);
  590. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_KELVIN)
  591. wr_cio_state(dev, head, regp, NV_CIO_CRE_47);
  592. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
  593. wr_cio_state(dev, head, regp, 0x9f);
  594. wr_cio_state(dev, head, regp, NV_CIO_CRE_49);
  595. wr_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR0_INDEX);
  596. wr_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR1_INDEX);
  597. wr_cio_state(dev, head, regp, NV_CIO_CRE_HCUR_ADDR2_INDEX);
  598. if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
  599. nv_fix_nv40_hw_cursor(dev, head);
  600. wr_cio_state(dev, head, regp, NV_CIO_CRE_ILACE__INDEX);
  601. wr_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH3__INDEX);
  602. wr_cio_state(dev, head, regp, NV_CIO_CRE_SCRATCH4__INDEX);
  603. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
  604. wr_cio_state(dev, head, regp, NV_CIO_CRE_EBR_INDEX);
  605. wr_cio_state(dev, head, regp, NV_CIO_CRE_CSB);
  606. wr_cio_state(dev, head, regp, NV_CIO_CRE_4B);
  607. wr_cio_state(dev, head, regp, NV_CIO_CRE_TVOUT_LATENCY);
  608. }
  609. /* NV11 and NV20 stop at 0x52. */
  610. if (nv_gf4_disp_arch(dev)) {
  611. if (drm->client.device.info.family < NV_DEVICE_INFO_V0_KELVIN) {
  612. /* Not waiting for vertical retrace before modifying
  613. CRE_53/CRE_54 causes lockups. */
  614. nvif_msec(&drm->client.device, 650,
  615. if ( (nvif_rd32(device, NV_PRMCIO_INP0__COLOR) & 8))
  616. break;
  617. );
  618. nvif_msec(&drm->client.device, 650,
  619. if (!(nvif_rd32(device, NV_PRMCIO_INP0__COLOR) & 8))
  620. break;
  621. );
  622. }
  623. wr_cio_state(dev, head, regp, NV_CIO_CRE_42);
  624. wr_cio_state(dev, head, regp, NV_CIO_CRE_53);
  625. wr_cio_state(dev, head, regp, NV_CIO_CRE_54);
  626. for (i = 0; i < 0x10; i++)
  627. NVWriteVgaCrtc5758(dev, head, i, regp->CR58[i]);
  628. wr_cio_state(dev, head, regp, NV_CIO_CRE_59);
  629. wr_cio_state(dev, head, regp, NV_CIO_CRE_5B);
  630. wr_cio_state(dev, head, regp, NV_CIO_CRE_85);
  631. wr_cio_state(dev, head, regp, NV_CIO_CRE_86);
  632. }
  633. NVWriteCRTC(dev, head, NV_PCRTC_START, regp->fb_start);
  634. }
  635. static void
  636. nv_save_state_palette(struct drm_device *dev, int head,
  637. struct nv04_mode_state *state)
  638. {
  639. struct nvif_object *device = &nouveau_drm(dev)->client.device.object;
  640. int head_offset = head * NV_PRMDIO_SIZE, i;
  641. nvif_wr08(device, NV_PRMDIO_PIXEL_MASK + head_offset,
  642. NV_PRMDIO_PIXEL_MASK_MASK);
  643. nvif_wr08(device, NV_PRMDIO_READ_MODE_ADDRESS + head_offset, 0x0);
  644. for (i = 0; i < 768; i++) {
  645. state->crtc_reg[head].DAC[i] = nvif_rd08(device,
  646. NV_PRMDIO_PALETTE_DATA + head_offset);
  647. }
  648. NVSetEnablePalette(dev, head, false);
  649. }
  650. void
  651. nouveau_hw_load_state_palette(struct drm_device *dev, int head,
  652. struct nv04_mode_state *state)
  653. {
  654. struct nvif_object *device = &nouveau_drm(dev)->client.device.object;
  655. int head_offset = head * NV_PRMDIO_SIZE, i;
  656. nvif_wr08(device, NV_PRMDIO_PIXEL_MASK + head_offset,
  657. NV_PRMDIO_PIXEL_MASK_MASK);
  658. nvif_wr08(device, NV_PRMDIO_WRITE_MODE_ADDRESS + head_offset, 0x0);
  659. for (i = 0; i < 768; i++) {
  660. nvif_wr08(device, NV_PRMDIO_PALETTE_DATA + head_offset,
  661. state->crtc_reg[head].DAC[i]);
  662. }
  663. NVSetEnablePalette(dev, head, false);
  664. }
  665. void nouveau_hw_save_state(struct drm_device *dev, int head,
  666. struct nv04_mode_state *state)
  667. {
  668. struct nouveau_drm *drm = nouveau_drm(dev);
  669. if (drm->client.device.info.chipset == 0x11)
  670. /* NB: no attempt is made to restore the bad pll later on */
  671. nouveau_hw_fix_bad_vpll(dev, head);
  672. nv_save_state_ramdac(dev, head, state);
  673. nv_save_state_vga(dev, head, state);
  674. nv_save_state_palette(dev, head, state);
  675. nv_save_state_ext(dev, head, state);
  676. }
  677. void nouveau_hw_load_state(struct drm_device *dev, int head,
  678. struct nv04_mode_state *state)
  679. {
  680. NVVgaProtect(dev, head, true);
  681. nv_load_state_ramdac(dev, head, state);
  682. nv_load_state_ext(dev, head, state);
  683. nouveau_hw_load_state_palette(dev, head, state);
  684. nv_load_state_vga(dev, head, state);
  685. NVVgaProtect(dev, head, false);
  686. }