mxsfb_crtc.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Copyright (C) 2016 Marek Vasut <marex@denx.de>
  3. *
  4. * This code is based on drivers/video/fbdev/mxsfb.c :
  5. * Copyright (C) 2010 Juergen Beisert, Pengutronix
  6. * Copyright (C) 2008-2009 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright (C) 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <drm/drmP.h>
  19. #include <drm/drm_atomic_helper.h>
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_crtc_helper.h>
  22. #include <drm/drm_fb_helper.h>
  23. #include <drm/drm_fb_cma_helper.h>
  24. #include <drm/drm_gem_cma_helper.h>
  25. #include <drm/drm_of.h>
  26. #include <drm/drm_plane_helper.h>
  27. #include <drm/drm_simple_kms_helper.h>
  28. #include <linux/clk.h>
  29. #include <linux/iopoll.h>
  30. #include <linux/of_graph.h>
  31. #include <linux/platform_data/simplefb.h>
  32. #include <video/videomode.h>
  33. #include "mxsfb_drv.h"
  34. #include "mxsfb_regs.h"
  35. static u32 set_hsync_pulse_width(struct mxsfb_drm_private *mxsfb, u32 val)
  36. {
  37. return (val & mxsfb->devdata->hs_wdth_mask) <<
  38. mxsfb->devdata->hs_wdth_shift;
  39. }
  40. /* Setup the MXSFB registers for decoding the pixels out of the framebuffer */
  41. static int mxsfb_set_pixel_fmt(struct mxsfb_drm_private *mxsfb)
  42. {
  43. struct drm_crtc *crtc = &mxsfb->pipe.crtc;
  44. struct drm_device *drm = crtc->dev;
  45. const u32 format = crtc->primary->state->fb->format->format;
  46. u32 ctrl, ctrl1;
  47. ctrl = CTRL_BYPASS_COUNT | CTRL_MASTER;
  48. /*
  49. * WARNING: The bus width, CTRL_SET_BUS_WIDTH(), is configured to
  50. * match the selected mode here. This differs from the original
  51. * MXSFB driver, which had the option to configure the bus width
  52. * to arbitrary value. This limitation should not pose an issue.
  53. */
  54. /* CTRL1 contains IRQ config and status bits, preserve those. */
  55. ctrl1 = readl(mxsfb->base + LCDC_CTRL1);
  56. ctrl1 &= CTRL1_CUR_FRAME_DONE_IRQ_EN | CTRL1_CUR_FRAME_DONE_IRQ;
  57. switch (format) {
  58. case DRM_FORMAT_RGB565:
  59. dev_dbg(drm->dev, "Setting up RGB565 mode\n");
  60. ctrl |= CTRL_SET_WORD_LENGTH(0);
  61. ctrl1 |= CTRL1_SET_BYTE_PACKAGING(0xf);
  62. break;
  63. case DRM_FORMAT_XRGB8888:
  64. dev_dbg(drm->dev, "Setting up XRGB8888 mode\n");
  65. ctrl |= CTRL_SET_WORD_LENGTH(3);
  66. /* Do not use packed pixels = one pixel per word instead. */
  67. ctrl1 |= CTRL1_SET_BYTE_PACKAGING(0x7);
  68. break;
  69. default:
  70. dev_err(drm->dev, "Unhandled pixel format %08x\n", format);
  71. return -EINVAL;
  72. }
  73. writel(ctrl1, mxsfb->base + LCDC_CTRL1);
  74. writel(ctrl, mxsfb->base + LCDC_CTRL);
  75. return 0;
  76. }
  77. static void mxsfb_set_bus_fmt(struct mxsfb_drm_private *mxsfb)
  78. {
  79. struct drm_crtc *crtc = &mxsfb->pipe.crtc;
  80. struct drm_device *drm = crtc->dev;
  81. u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
  82. u32 reg;
  83. reg = readl(mxsfb->base + LCDC_CTRL);
  84. if (mxsfb->connector.display_info.num_bus_formats)
  85. bus_format = mxsfb->connector.display_info.bus_formats[0];
  86. reg &= ~CTRL_BUS_WIDTH_MASK;
  87. switch (bus_format) {
  88. case MEDIA_BUS_FMT_RGB565_1X16:
  89. reg |= CTRL_SET_BUS_WIDTH(STMLCDIF_16BIT);
  90. break;
  91. case MEDIA_BUS_FMT_RGB666_1X18:
  92. reg |= CTRL_SET_BUS_WIDTH(STMLCDIF_18BIT);
  93. break;
  94. case MEDIA_BUS_FMT_RGB888_1X24:
  95. reg |= CTRL_SET_BUS_WIDTH(STMLCDIF_24BIT);
  96. break;
  97. default:
  98. dev_err(drm->dev, "Unknown media bus format %d\n", bus_format);
  99. break;
  100. }
  101. writel(reg, mxsfb->base + LCDC_CTRL);
  102. }
  103. static void mxsfb_enable_controller(struct mxsfb_drm_private *mxsfb)
  104. {
  105. u32 reg;
  106. if (mxsfb->clk_disp_axi)
  107. clk_prepare_enable(mxsfb->clk_disp_axi);
  108. clk_prepare_enable(mxsfb->clk);
  109. mxsfb_enable_axi_clk(mxsfb);
  110. /* If it was disabled, re-enable the mode again */
  111. writel(CTRL_DOTCLK_MODE, mxsfb->base + LCDC_CTRL + REG_SET);
  112. /* Enable the SYNC signals first, then the DMA engine */
  113. reg = readl(mxsfb->base + LCDC_VDCTRL4);
  114. reg |= VDCTRL4_SYNC_SIGNALS_ON;
  115. writel(reg, mxsfb->base + LCDC_VDCTRL4);
  116. writel(CTRL_RUN, mxsfb->base + LCDC_CTRL + REG_SET);
  117. }
  118. static void mxsfb_disable_controller(struct mxsfb_drm_private *mxsfb)
  119. {
  120. u32 reg;
  121. /*
  122. * Even if we disable the controller here, it will still continue
  123. * until its FIFOs are running out of data
  124. */
  125. writel(CTRL_DOTCLK_MODE, mxsfb->base + LCDC_CTRL + REG_CLR);
  126. readl_poll_timeout(mxsfb->base + LCDC_CTRL, reg, !(reg & CTRL_RUN),
  127. 0, 1000);
  128. reg = readl(mxsfb->base + LCDC_VDCTRL4);
  129. reg &= ~VDCTRL4_SYNC_SIGNALS_ON;
  130. writel(reg, mxsfb->base + LCDC_VDCTRL4);
  131. mxsfb_disable_axi_clk(mxsfb);
  132. clk_disable_unprepare(mxsfb->clk);
  133. if (mxsfb->clk_disp_axi)
  134. clk_disable_unprepare(mxsfb->clk_disp_axi);
  135. }
  136. static void mxsfb_crtc_mode_set_nofb(struct mxsfb_drm_private *mxsfb)
  137. {
  138. struct drm_display_mode *m = &mxsfb->pipe.crtc.state->adjusted_mode;
  139. const u32 bus_flags = mxsfb->connector.display_info.bus_flags;
  140. u32 vdctrl0, vsync_pulse_len, hsync_pulse_len;
  141. int err;
  142. /*
  143. * It seems, you can't re-program the controller if it is still
  144. * running. This may lead to shifted pictures (FIFO issue?), so
  145. * first stop the controller and drain its FIFOs.
  146. */
  147. mxsfb_enable_axi_clk(mxsfb);
  148. /* Clear the FIFOs */
  149. writel(CTRL1_FIFO_CLEAR, mxsfb->base + LCDC_CTRL1 + REG_SET);
  150. err = mxsfb_set_pixel_fmt(mxsfb);
  151. if (err)
  152. return;
  153. clk_set_rate(mxsfb->clk, m->crtc_clock * 1000);
  154. writel(TRANSFER_COUNT_SET_VCOUNT(m->crtc_vdisplay) |
  155. TRANSFER_COUNT_SET_HCOUNT(m->crtc_hdisplay),
  156. mxsfb->base + mxsfb->devdata->transfer_count);
  157. vsync_pulse_len = m->crtc_vsync_end - m->crtc_vsync_start;
  158. vdctrl0 = VDCTRL0_ENABLE_PRESENT | /* Always in DOTCLOCK mode */
  159. VDCTRL0_VSYNC_PERIOD_UNIT |
  160. VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
  161. VDCTRL0_SET_VSYNC_PULSE_WIDTH(vsync_pulse_len);
  162. if (m->flags & DRM_MODE_FLAG_PHSYNC)
  163. vdctrl0 |= VDCTRL0_HSYNC_ACT_HIGH;
  164. if (m->flags & DRM_MODE_FLAG_PVSYNC)
  165. vdctrl0 |= VDCTRL0_VSYNC_ACT_HIGH;
  166. /* Make sure Data Enable is high active by default */
  167. if (!(bus_flags & DRM_BUS_FLAG_DE_LOW))
  168. vdctrl0 |= VDCTRL0_ENABLE_ACT_HIGH;
  169. /*
  170. * DRM_BUS_FLAG_PIXDATA_ defines are controller centric,
  171. * controllers VDCTRL0_DOTCLK is display centric.
  172. * Drive on positive edge -> display samples on falling edge
  173. * DRM_BUS_FLAG_PIXDATA_POSEDGE -> VDCTRL0_DOTCLK_ACT_FALLING
  174. */
  175. if (bus_flags & DRM_BUS_FLAG_PIXDATA_POSEDGE)
  176. vdctrl0 |= VDCTRL0_DOTCLK_ACT_FALLING;
  177. writel(vdctrl0, mxsfb->base + LCDC_VDCTRL0);
  178. mxsfb_set_bus_fmt(mxsfb);
  179. /* Frame length in lines. */
  180. writel(m->crtc_vtotal, mxsfb->base + LCDC_VDCTRL1);
  181. /* Line length in units of clocks or pixels. */
  182. hsync_pulse_len = m->crtc_hsync_end - m->crtc_hsync_start;
  183. writel(set_hsync_pulse_width(mxsfb, hsync_pulse_len) |
  184. VDCTRL2_SET_HSYNC_PERIOD(m->crtc_htotal),
  185. mxsfb->base + LCDC_VDCTRL2);
  186. writel(SET_HOR_WAIT_CNT(m->crtc_htotal - m->crtc_hsync_start) |
  187. SET_VERT_WAIT_CNT(m->crtc_vtotal - m->crtc_vsync_start),
  188. mxsfb->base + LCDC_VDCTRL3);
  189. writel(SET_DOTCLK_H_VALID_DATA_CNT(m->hdisplay),
  190. mxsfb->base + LCDC_VDCTRL4);
  191. mxsfb_disable_axi_clk(mxsfb);
  192. }
  193. void mxsfb_crtc_enable(struct mxsfb_drm_private *mxsfb)
  194. {
  195. mxsfb_crtc_mode_set_nofb(mxsfb);
  196. mxsfb_enable_controller(mxsfb);
  197. }
  198. void mxsfb_crtc_disable(struct mxsfb_drm_private *mxsfb)
  199. {
  200. mxsfb_disable_controller(mxsfb);
  201. }
  202. void mxsfb_plane_atomic_update(struct mxsfb_drm_private *mxsfb,
  203. struct drm_plane_state *state)
  204. {
  205. struct drm_simple_display_pipe *pipe = &mxsfb->pipe;
  206. struct drm_crtc *crtc = &pipe->crtc;
  207. struct drm_framebuffer *fb = pipe->plane.state->fb;
  208. struct drm_pending_vblank_event *event;
  209. struct drm_gem_cma_object *gem;
  210. if (!crtc)
  211. return;
  212. spin_lock_irq(&crtc->dev->event_lock);
  213. event = crtc->state->event;
  214. if (event) {
  215. crtc->state->event = NULL;
  216. if (drm_crtc_vblank_get(crtc) == 0) {
  217. drm_crtc_arm_vblank_event(crtc, event);
  218. } else {
  219. drm_crtc_send_vblank_event(crtc, event);
  220. }
  221. }
  222. spin_unlock_irq(&crtc->dev->event_lock);
  223. if (!fb)
  224. return;
  225. gem = drm_fb_cma_get_gem_obj(fb, 0);
  226. mxsfb_enable_axi_clk(mxsfb);
  227. writel(gem->paddr, mxsfb->base + mxsfb->devdata->next_buf);
  228. mxsfb_disable_axi_clk(mxsfb);
  229. }