mtk_disp_ovl.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <drm/drmP.h>
  14. #include <linux/clk.h>
  15. #include <linux/component.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/platform_device.h>
  19. #include "mtk_drm_crtc.h"
  20. #include "mtk_drm_ddp_comp.h"
  21. #define DISP_REG_OVL_INTEN 0x0004
  22. #define OVL_FME_CPL_INT BIT(1)
  23. #define DISP_REG_OVL_INTSTA 0x0008
  24. #define DISP_REG_OVL_EN 0x000c
  25. #define DISP_REG_OVL_RST 0x0014
  26. #define DISP_REG_OVL_ROI_SIZE 0x0020
  27. #define DISP_REG_OVL_ROI_BGCLR 0x0028
  28. #define DISP_REG_OVL_SRC_CON 0x002c
  29. #define DISP_REG_OVL_CON(n) (0x0030 + 0x20 * (n))
  30. #define DISP_REG_OVL_SRC_SIZE(n) (0x0038 + 0x20 * (n))
  31. #define DISP_REG_OVL_OFFSET(n) (0x003c + 0x20 * (n))
  32. #define DISP_REG_OVL_PITCH(n) (0x0044 + 0x20 * (n))
  33. #define DISP_REG_OVL_RDMA_CTRL(n) (0x00c0 + 0x20 * (n))
  34. #define DISP_REG_OVL_RDMA_GMC(n) (0x00c8 + 0x20 * (n))
  35. #define DISP_REG_OVL_ADDR_MT2701 0x0040
  36. #define DISP_REG_OVL_ADDR_MT8173 0x0f40
  37. #define DISP_REG_OVL_ADDR(ovl, n) ((ovl)->data->addr + 0x20 * (n))
  38. #define OVL_RDMA_MEM_GMC 0x40402020
  39. #define OVL_CON_BYTE_SWAP BIT(24)
  40. #define OVL_CON_CLRFMT_RGB (1 << 12)
  41. #define OVL_CON_CLRFMT_RGBA8888 (2 << 12)
  42. #define OVL_CON_CLRFMT_ARGB8888 (3 << 12)
  43. #define OVL_CON_CLRFMT_RGB565(ovl) ((ovl)->data->fmt_rgb565_is_0 ? \
  44. 0 : OVL_CON_CLRFMT_RGB)
  45. #define OVL_CON_CLRFMT_RGB888(ovl) ((ovl)->data->fmt_rgb565_is_0 ? \
  46. OVL_CON_CLRFMT_RGB : 0)
  47. #define OVL_CON_AEN BIT(8)
  48. #define OVL_CON_ALPHA 0xff
  49. struct mtk_disp_ovl_data {
  50. unsigned int addr;
  51. bool fmt_rgb565_is_0;
  52. };
  53. /**
  54. * struct mtk_disp_ovl - DISP_OVL driver structure
  55. * @ddp_comp - structure containing type enum and hardware resources
  56. * @crtc - associated crtc to report vblank events to
  57. */
  58. struct mtk_disp_ovl {
  59. struct mtk_ddp_comp ddp_comp;
  60. struct drm_crtc *crtc;
  61. const struct mtk_disp_ovl_data *data;
  62. };
  63. static inline struct mtk_disp_ovl *comp_to_ovl(struct mtk_ddp_comp *comp)
  64. {
  65. return container_of(comp, struct mtk_disp_ovl, ddp_comp);
  66. }
  67. static irqreturn_t mtk_disp_ovl_irq_handler(int irq, void *dev_id)
  68. {
  69. struct mtk_disp_ovl *priv = dev_id;
  70. struct mtk_ddp_comp *ovl = &priv->ddp_comp;
  71. /* Clear frame completion interrupt */
  72. writel(0x0, ovl->regs + DISP_REG_OVL_INTSTA);
  73. if (!priv->crtc)
  74. return IRQ_NONE;
  75. mtk_crtc_ddp_irq(priv->crtc, ovl);
  76. return IRQ_HANDLED;
  77. }
  78. static void mtk_ovl_enable_vblank(struct mtk_ddp_comp *comp,
  79. struct drm_crtc *crtc)
  80. {
  81. struct mtk_disp_ovl *ovl = comp_to_ovl(comp);
  82. ovl->crtc = crtc;
  83. writel(0x0, comp->regs + DISP_REG_OVL_INTSTA);
  84. writel_relaxed(OVL_FME_CPL_INT, comp->regs + DISP_REG_OVL_INTEN);
  85. }
  86. static void mtk_ovl_disable_vblank(struct mtk_ddp_comp *comp)
  87. {
  88. struct mtk_disp_ovl *ovl = comp_to_ovl(comp);
  89. ovl->crtc = NULL;
  90. writel_relaxed(0x0, comp->regs + DISP_REG_OVL_INTEN);
  91. }
  92. static void mtk_ovl_start(struct mtk_ddp_comp *comp)
  93. {
  94. writel_relaxed(0x1, comp->regs + DISP_REG_OVL_EN);
  95. }
  96. static void mtk_ovl_stop(struct mtk_ddp_comp *comp)
  97. {
  98. writel_relaxed(0x0, comp->regs + DISP_REG_OVL_EN);
  99. }
  100. static void mtk_ovl_config(struct mtk_ddp_comp *comp, unsigned int w,
  101. unsigned int h, unsigned int vrefresh,
  102. unsigned int bpc)
  103. {
  104. if (w != 0 && h != 0)
  105. writel_relaxed(h << 16 | w, comp->regs + DISP_REG_OVL_ROI_SIZE);
  106. writel_relaxed(0x0, comp->regs + DISP_REG_OVL_ROI_BGCLR);
  107. writel(0x1, comp->regs + DISP_REG_OVL_RST);
  108. writel(0x0, comp->regs + DISP_REG_OVL_RST);
  109. }
  110. static void mtk_ovl_layer_on(struct mtk_ddp_comp *comp, unsigned int idx)
  111. {
  112. unsigned int reg;
  113. writel(0x1, comp->regs + DISP_REG_OVL_RDMA_CTRL(idx));
  114. writel(OVL_RDMA_MEM_GMC, comp->regs + DISP_REG_OVL_RDMA_GMC(idx));
  115. reg = readl(comp->regs + DISP_REG_OVL_SRC_CON);
  116. reg = reg | BIT(idx);
  117. writel(reg, comp->regs + DISP_REG_OVL_SRC_CON);
  118. }
  119. static void mtk_ovl_layer_off(struct mtk_ddp_comp *comp, unsigned int idx)
  120. {
  121. unsigned int reg;
  122. reg = readl(comp->regs + DISP_REG_OVL_SRC_CON);
  123. reg = reg & ~BIT(idx);
  124. writel(reg, comp->regs + DISP_REG_OVL_SRC_CON);
  125. writel(0x0, comp->regs + DISP_REG_OVL_RDMA_CTRL(idx));
  126. }
  127. static unsigned int ovl_fmt_convert(struct mtk_disp_ovl *ovl, unsigned int fmt)
  128. {
  129. switch (fmt) {
  130. default:
  131. case DRM_FORMAT_RGB565:
  132. return OVL_CON_CLRFMT_RGB565(ovl);
  133. case DRM_FORMAT_BGR565:
  134. return OVL_CON_CLRFMT_RGB565(ovl) | OVL_CON_BYTE_SWAP;
  135. case DRM_FORMAT_RGB888:
  136. return OVL_CON_CLRFMT_RGB888(ovl);
  137. case DRM_FORMAT_BGR888:
  138. return OVL_CON_CLRFMT_RGB888(ovl) | OVL_CON_BYTE_SWAP;
  139. case DRM_FORMAT_RGBX8888:
  140. case DRM_FORMAT_RGBA8888:
  141. return OVL_CON_CLRFMT_ARGB8888;
  142. case DRM_FORMAT_BGRX8888:
  143. case DRM_FORMAT_BGRA8888:
  144. return OVL_CON_CLRFMT_ARGB8888 | OVL_CON_BYTE_SWAP;
  145. case DRM_FORMAT_XRGB8888:
  146. case DRM_FORMAT_ARGB8888:
  147. return OVL_CON_CLRFMT_RGBA8888;
  148. case DRM_FORMAT_XBGR8888:
  149. case DRM_FORMAT_ABGR8888:
  150. return OVL_CON_CLRFMT_RGBA8888 | OVL_CON_BYTE_SWAP;
  151. }
  152. }
  153. static void mtk_ovl_layer_config(struct mtk_ddp_comp *comp, unsigned int idx,
  154. struct mtk_plane_state *state)
  155. {
  156. struct mtk_disp_ovl *ovl = comp_to_ovl(comp);
  157. struct mtk_plane_pending_state *pending = &state->pending;
  158. unsigned int addr = pending->addr;
  159. unsigned int pitch = pending->pitch & 0xffff;
  160. unsigned int fmt = pending->format;
  161. unsigned int offset = (pending->y << 16) | pending->x;
  162. unsigned int src_size = (pending->height << 16) | pending->width;
  163. unsigned int con;
  164. if (!pending->enable)
  165. mtk_ovl_layer_off(comp, idx);
  166. con = ovl_fmt_convert(ovl, fmt);
  167. if (idx != 0)
  168. con |= OVL_CON_AEN | OVL_CON_ALPHA;
  169. writel_relaxed(con, comp->regs + DISP_REG_OVL_CON(idx));
  170. writel_relaxed(pitch, comp->regs + DISP_REG_OVL_PITCH(idx));
  171. writel_relaxed(src_size, comp->regs + DISP_REG_OVL_SRC_SIZE(idx));
  172. writel_relaxed(offset, comp->regs + DISP_REG_OVL_OFFSET(idx));
  173. writel_relaxed(addr, comp->regs + DISP_REG_OVL_ADDR(ovl, idx));
  174. if (pending->enable)
  175. mtk_ovl_layer_on(comp, idx);
  176. }
  177. static const struct mtk_ddp_comp_funcs mtk_disp_ovl_funcs = {
  178. .config = mtk_ovl_config,
  179. .start = mtk_ovl_start,
  180. .stop = mtk_ovl_stop,
  181. .enable_vblank = mtk_ovl_enable_vblank,
  182. .disable_vblank = mtk_ovl_disable_vblank,
  183. .layer_on = mtk_ovl_layer_on,
  184. .layer_off = mtk_ovl_layer_off,
  185. .layer_config = mtk_ovl_layer_config,
  186. };
  187. static int mtk_disp_ovl_bind(struct device *dev, struct device *master,
  188. void *data)
  189. {
  190. struct mtk_disp_ovl *priv = dev_get_drvdata(dev);
  191. struct drm_device *drm_dev = data;
  192. int ret;
  193. ret = mtk_ddp_comp_register(drm_dev, &priv->ddp_comp);
  194. if (ret < 0) {
  195. dev_err(dev, "Failed to register component %s: %d\n",
  196. dev->of_node->full_name, ret);
  197. return ret;
  198. }
  199. return 0;
  200. }
  201. static void mtk_disp_ovl_unbind(struct device *dev, struct device *master,
  202. void *data)
  203. {
  204. struct mtk_disp_ovl *priv = dev_get_drvdata(dev);
  205. struct drm_device *drm_dev = data;
  206. mtk_ddp_comp_unregister(drm_dev, &priv->ddp_comp);
  207. }
  208. static const struct component_ops mtk_disp_ovl_component_ops = {
  209. .bind = mtk_disp_ovl_bind,
  210. .unbind = mtk_disp_ovl_unbind,
  211. };
  212. static int mtk_disp_ovl_probe(struct platform_device *pdev)
  213. {
  214. struct device *dev = &pdev->dev;
  215. struct mtk_disp_ovl *priv;
  216. int comp_id;
  217. int irq;
  218. int ret;
  219. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  220. if (!priv)
  221. return -ENOMEM;
  222. irq = platform_get_irq(pdev, 0);
  223. if (irq < 0)
  224. return irq;
  225. comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DISP_OVL);
  226. if (comp_id < 0) {
  227. dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
  228. return comp_id;
  229. }
  230. ret = mtk_ddp_comp_init(dev, dev->of_node, &priv->ddp_comp, comp_id,
  231. &mtk_disp_ovl_funcs);
  232. if (ret) {
  233. dev_err(dev, "Failed to initialize component: %d\n", ret);
  234. return ret;
  235. }
  236. priv->data = of_device_get_match_data(dev);
  237. platform_set_drvdata(pdev, priv);
  238. ret = devm_request_irq(dev, irq, mtk_disp_ovl_irq_handler,
  239. IRQF_TRIGGER_NONE, dev_name(dev), priv);
  240. if (ret < 0) {
  241. dev_err(dev, "Failed to request irq %d: %d\n", irq, ret);
  242. return ret;
  243. }
  244. ret = component_add(dev, &mtk_disp_ovl_component_ops);
  245. if (ret)
  246. dev_err(dev, "Failed to add component: %d\n", ret);
  247. return ret;
  248. }
  249. static int mtk_disp_ovl_remove(struct platform_device *pdev)
  250. {
  251. component_del(&pdev->dev, &mtk_disp_ovl_component_ops);
  252. return 0;
  253. }
  254. static const struct mtk_disp_ovl_data mt2701_ovl_driver_data = {
  255. .addr = DISP_REG_OVL_ADDR_MT2701,
  256. .fmt_rgb565_is_0 = false,
  257. };
  258. static const struct mtk_disp_ovl_data mt8173_ovl_driver_data = {
  259. .addr = DISP_REG_OVL_ADDR_MT8173,
  260. .fmt_rgb565_is_0 = true,
  261. };
  262. static const struct of_device_id mtk_disp_ovl_driver_dt_match[] = {
  263. { .compatible = "mediatek,mt2701-disp-ovl",
  264. .data = &mt2701_ovl_driver_data},
  265. { .compatible = "mediatek,mt8173-disp-ovl",
  266. .data = &mt8173_ovl_driver_data},
  267. {},
  268. };
  269. MODULE_DEVICE_TABLE(of, mtk_disp_ovl_driver_dt_match);
  270. struct platform_driver mtk_disp_ovl_driver = {
  271. .probe = mtk_disp_ovl_probe,
  272. .remove = mtk_disp_ovl_remove,
  273. .driver = {
  274. .name = "mediatek-disp-ovl",
  275. .owner = THIS_MODULE,
  276. .of_match_table = mtk_disp_ovl_driver_dt_match,
  277. },
  278. };