intel_uncore.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #include "i915_vgpu.h"
  26. #include <asm/iosf_mbi.h>
  27. #include <linux/pm_runtime.h>
  28. #define FORCEWAKE_ACK_TIMEOUT_MS 50
  29. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
  30. static const char * const forcewake_domain_names[] = {
  31. "render",
  32. "blitter",
  33. "media",
  34. };
  35. const char *
  36. intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
  37. {
  38. BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
  39. if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
  40. return forcewake_domain_names[id];
  41. WARN_ON(id);
  42. return "unknown";
  43. }
  44. static inline void
  45. fw_domain_reset(struct drm_i915_private *i915,
  46. const struct intel_uncore_forcewake_domain *d)
  47. {
  48. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
  49. }
  50. static inline void
  51. fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
  52. {
  53. d->wake_count++;
  54. hrtimer_start_range_ns(&d->timer,
  55. NSEC_PER_MSEC,
  56. NSEC_PER_MSEC,
  57. HRTIMER_MODE_REL);
  58. }
  59. static inline void
  60. fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
  61. const struct intel_uncore_forcewake_domain *d)
  62. {
  63. if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
  64. FORCEWAKE_KERNEL) == 0,
  65. FORCEWAKE_ACK_TIMEOUT_MS))
  66. DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
  67. intel_uncore_forcewake_domain_to_str(d->id));
  68. }
  69. static inline void
  70. fw_domain_get(struct drm_i915_private *i915,
  71. const struct intel_uncore_forcewake_domain *d)
  72. {
  73. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
  74. }
  75. static inline void
  76. fw_domain_wait_ack(const struct drm_i915_private *i915,
  77. const struct intel_uncore_forcewake_domain *d)
  78. {
  79. if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
  80. FORCEWAKE_KERNEL),
  81. FORCEWAKE_ACK_TIMEOUT_MS))
  82. DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
  83. intel_uncore_forcewake_domain_to_str(d->id));
  84. }
  85. static inline void
  86. fw_domain_put(const struct drm_i915_private *i915,
  87. const struct intel_uncore_forcewake_domain *d)
  88. {
  89. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
  90. }
  91. static void
  92. fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
  93. {
  94. struct intel_uncore_forcewake_domain *d;
  95. unsigned int tmp;
  96. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  97. for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
  98. fw_domain_wait_ack_clear(i915, d);
  99. fw_domain_get(i915, d);
  100. }
  101. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  102. fw_domain_wait_ack(i915, d);
  103. i915->uncore.fw_domains_active |= fw_domains;
  104. }
  105. static void
  106. fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
  107. {
  108. struct intel_uncore_forcewake_domain *d;
  109. unsigned int tmp;
  110. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  111. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  112. fw_domain_put(i915, d);
  113. i915->uncore.fw_domains_active &= ~fw_domains;
  114. }
  115. static void
  116. fw_domains_reset(struct drm_i915_private *i915,
  117. enum forcewake_domains fw_domains)
  118. {
  119. struct intel_uncore_forcewake_domain *d;
  120. unsigned int tmp;
  121. if (!fw_domains)
  122. return;
  123. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  124. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  125. fw_domain_reset(i915, d);
  126. }
  127. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  128. {
  129. /* w/a for a sporadic read returning 0 by waiting for the GT
  130. * thread to wake up.
  131. */
  132. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
  133. GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
  134. DRM_ERROR("GT thread status wait timed out\n");
  135. }
  136. static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
  137. enum forcewake_domains fw_domains)
  138. {
  139. fw_domains_get(dev_priv, fw_domains);
  140. /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
  141. __gen6_gt_wait_for_thread_c0(dev_priv);
  142. }
  143. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  144. {
  145. u32 gtfifodbg;
  146. gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  147. if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
  148. __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
  149. }
  150. static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
  151. enum forcewake_domains fw_domains)
  152. {
  153. fw_domains_put(dev_priv, fw_domains);
  154. gen6_gt_check_fifodbg(dev_priv);
  155. }
  156. static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
  157. {
  158. u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
  159. return count & GT_FIFO_FREE_ENTRIES_MASK;
  160. }
  161. static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  162. {
  163. int ret = 0;
  164. /* On VLV, FIFO will be shared by both SW and HW.
  165. * So, we need to read the FREE_ENTRIES everytime */
  166. if (IS_VALLEYVIEW(dev_priv))
  167. dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
  168. if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  169. int loop = 500;
  170. u32 fifo = fifo_free_entries(dev_priv);
  171. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  172. udelay(10);
  173. fifo = fifo_free_entries(dev_priv);
  174. }
  175. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  176. ++ret;
  177. dev_priv->uncore.fifo_count = fifo;
  178. }
  179. dev_priv->uncore.fifo_count--;
  180. return ret;
  181. }
  182. static enum hrtimer_restart
  183. intel_uncore_fw_release_timer(struct hrtimer *timer)
  184. {
  185. struct intel_uncore_forcewake_domain *domain =
  186. container_of(timer, struct intel_uncore_forcewake_domain, timer);
  187. struct drm_i915_private *dev_priv =
  188. container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
  189. unsigned long irqflags;
  190. assert_rpm_device_not_suspended(dev_priv);
  191. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  192. if (WARN_ON(domain->wake_count == 0))
  193. domain->wake_count++;
  194. if (--domain->wake_count == 0)
  195. dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
  196. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  197. return HRTIMER_NORESTART;
  198. }
  199. static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
  200. bool restore)
  201. {
  202. unsigned long irqflags;
  203. struct intel_uncore_forcewake_domain *domain;
  204. int retry_count = 100;
  205. enum forcewake_domains fw, active_domains;
  206. /* Hold uncore.lock across reset to prevent any register access
  207. * with forcewake not set correctly. Wait until all pending
  208. * timers are run before holding.
  209. */
  210. while (1) {
  211. unsigned int tmp;
  212. active_domains = 0;
  213. for_each_fw_domain(domain, dev_priv, tmp) {
  214. if (hrtimer_cancel(&domain->timer) == 0)
  215. continue;
  216. intel_uncore_fw_release_timer(&domain->timer);
  217. }
  218. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  219. for_each_fw_domain(domain, dev_priv, tmp) {
  220. if (hrtimer_active(&domain->timer))
  221. active_domains |= domain->mask;
  222. }
  223. if (active_domains == 0)
  224. break;
  225. if (--retry_count == 0) {
  226. DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
  227. break;
  228. }
  229. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  230. cond_resched();
  231. }
  232. WARN_ON(active_domains);
  233. fw = dev_priv->uncore.fw_domains_active;
  234. if (fw)
  235. dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
  236. fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
  237. if (restore) { /* If reset with a user forcewake, try to restore */
  238. if (fw)
  239. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
  240. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  241. dev_priv->uncore.fifo_count =
  242. fifo_free_entries(dev_priv);
  243. }
  244. if (!restore)
  245. assert_forcewakes_inactive(dev_priv);
  246. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  247. }
  248. static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
  249. {
  250. const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
  251. const unsigned int sets[4] = { 1, 1, 2, 2 };
  252. const u32 cap = dev_priv->edram_cap;
  253. return EDRAM_NUM_BANKS(cap) *
  254. ways[EDRAM_WAYS_IDX(cap)] *
  255. sets[EDRAM_SETS_IDX(cap)] *
  256. 1024 * 1024;
  257. }
  258. u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
  259. {
  260. if (!HAS_EDRAM(dev_priv))
  261. return 0;
  262. /* The needed capability bits for size calculation
  263. * are not there with pre gen9 so return 128MB always.
  264. */
  265. if (INTEL_GEN(dev_priv) < 9)
  266. return 128 * 1024 * 1024;
  267. return gen9_edram_size(dev_priv);
  268. }
  269. static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
  270. {
  271. if (IS_HASWELL(dev_priv) ||
  272. IS_BROADWELL(dev_priv) ||
  273. INTEL_GEN(dev_priv) >= 9) {
  274. dev_priv->edram_cap = __raw_i915_read32(dev_priv,
  275. HSW_EDRAM_CAP);
  276. /* NB: We can't write IDICR yet because we do not have gt funcs
  277. * set up */
  278. } else {
  279. dev_priv->edram_cap = 0;
  280. }
  281. if (HAS_EDRAM(dev_priv))
  282. DRM_INFO("Found %lluMB of eDRAM\n",
  283. intel_uncore_edram_size(dev_priv) / (1024 * 1024));
  284. }
  285. static bool
  286. fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  287. {
  288. u32 dbg;
  289. dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
  290. if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
  291. return false;
  292. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  293. return true;
  294. }
  295. static bool
  296. vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  297. {
  298. u32 cer;
  299. cer = __raw_i915_read32(dev_priv, CLAIM_ER);
  300. if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
  301. return false;
  302. __raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);
  303. return true;
  304. }
  305. static bool
  306. check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  307. {
  308. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
  309. return fpga_check_for_unclaimed_mmio(dev_priv);
  310. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  311. return vlv_check_for_unclaimed_mmio(dev_priv);
  312. return false;
  313. }
  314. static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
  315. bool restore_forcewake)
  316. {
  317. struct intel_device_info *info = mkwrite_device_info(dev_priv);
  318. /* clear out unclaimed reg detection bit */
  319. if (check_for_unclaimed_mmio(dev_priv))
  320. DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
  321. /* clear out old GT FIFO errors */
  322. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  323. __raw_i915_write32(dev_priv, GTFIFODBG,
  324. __raw_i915_read32(dev_priv, GTFIFODBG));
  325. /* WaDisableShadowRegForCpd:chv */
  326. if (IS_CHERRYVIEW(dev_priv)) {
  327. __raw_i915_write32(dev_priv, GTFIFOCTL,
  328. __raw_i915_read32(dev_priv, GTFIFOCTL) |
  329. GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
  330. GT_FIFO_CTL_RC6_POLICY_STALL);
  331. }
  332. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
  333. info->has_decoupled_mmio = false;
  334. intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
  335. }
  336. void intel_uncore_suspend(struct drm_i915_private *dev_priv)
  337. {
  338. iosf_mbi_unregister_pmic_bus_access_notifier(
  339. &dev_priv->uncore.pmic_bus_access_nb);
  340. intel_uncore_forcewake_reset(dev_priv, false);
  341. }
  342. void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
  343. {
  344. __intel_uncore_early_sanitize(dev_priv, true);
  345. iosf_mbi_register_pmic_bus_access_notifier(
  346. &dev_priv->uncore.pmic_bus_access_nb);
  347. i915_check_and_clear_faults(dev_priv);
  348. }
  349. void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
  350. {
  351. i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
  352. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  353. intel_sanitize_gt_powersave(dev_priv);
  354. }
  355. static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  356. enum forcewake_domains fw_domains)
  357. {
  358. struct intel_uncore_forcewake_domain *domain;
  359. unsigned int tmp;
  360. fw_domains &= dev_priv->uncore.fw_domains;
  361. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
  362. if (domain->wake_count++)
  363. fw_domains &= ~domain->mask;
  364. if (fw_domains)
  365. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  366. }
  367. /**
  368. * intel_uncore_forcewake_get - grab forcewake domain references
  369. * @dev_priv: i915 device instance
  370. * @fw_domains: forcewake domains to get reference on
  371. *
  372. * This function can be used get GT's forcewake domain references.
  373. * Normal register access will handle the forcewake domains automatically.
  374. * However if some sequence requires the GT to not power down a particular
  375. * forcewake domains this function should be called at the beginning of the
  376. * sequence. And subsequently the reference should be dropped by symmetric
  377. * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
  378. * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
  379. */
  380. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  381. enum forcewake_domains fw_domains)
  382. {
  383. unsigned long irqflags;
  384. if (!dev_priv->uncore.funcs.force_wake_get)
  385. return;
  386. assert_rpm_wakelock_held(dev_priv);
  387. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  388. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  389. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  390. }
  391. /**
  392. * intel_uncore_forcewake_get__locked - grab forcewake domain references
  393. * @dev_priv: i915 device instance
  394. * @fw_domains: forcewake domains to get reference on
  395. *
  396. * See intel_uncore_forcewake_get(). This variant places the onus
  397. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  398. */
  399. void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
  400. enum forcewake_domains fw_domains)
  401. {
  402. lockdep_assert_held(&dev_priv->uncore.lock);
  403. if (!dev_priv->uncore.funcs.force_wake_get)
  404. return;
  405. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  406. }
  407. static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  408. enum forcewake_domains fw_domains)
  409. {
  410. struct intel_uncore_forcewake_domain *domain;
  411. unsigned int tmp;
  412. fw_domains &= dev_priv->uncore.fw_domains;
  413. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
  414. if (WARN_ON(domain->wake_count == 0))
  415. continue;
  416. if (--domain->wake_count)
  417. continue;
  418. fw_domain_arm_timer(domain);
  419. }
  420. }
  421. /**
  422. * intel_uncore_forcewake_put - release a forcewake domain reference
  423. * @dev_priv: i915 device instance
  424. * @fw_domains: forcewake domains to put references
  425. *
  426. * This function drops the device-level forcewakes for specified
  427. * domains obtained by intel_uncore_forcewake_get().
  428. */
  429. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  430. enum forcewake_domains fw_domains)
  431. {
  432. unsigned long irqflags;
  433. if (!dev_priv->uncore.funcs.force_wake_put)
  434. return;
  435. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  436. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  437. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  438. }
  439. /**
  440. * intel_uncore_forcewake_put__locked - grab forcewake domain references
  441. * @dev_priv: i915 device instance
  442. * @fw_domains: forcewake domains to get reference on
  443. *
  444. * See intel_uncore_forcewake_put(). This variant places the onus
  445. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  446. */
  447. void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
  448. enum forcewake_domains fw_domains)
  449. {
  450. lockdep_assert_held(&dev_priv->uncore.lock);
  451. if (!dev_priv->uncore.funcs.force_wake_put)
  452. return;
  453. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  454. }
  455. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
  456. {
  457. if (!dev_priv->uncore.funcs.force_wake_get)
  458. return;
  459. WARN_ON(dev_priv->uncore.fw_domains_active);
  460. }
  461. /* We give fast paths for the really cool registers */
  462. #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
  463. #define __gen6_reg_read_fw_domains(offset) \
  464. ({ \
  465. enum forcewake_domains __fwd; \
  466. if (NEEDS_FORCE_WAKE(offset)) \
  467. __fwd = FORCEWAKE_RENDER; \
  468. else \
  469. __fwd = 0; \
  470. __fwd; \
  471. })
  472. static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
  473. {
  474. if (offset < entry->start)
  475. return -1;
  476. else if (offset > entry->end)
  477. return 1;
  478. else
  479. return 0;
  480. }
  481. /* Copied and "macroized" from lib/bsearch.c */
  482. #define BSEARCH(key, base, num, cmp) ({ \
  483. unsigned int start__ = 0, end__ = (num); \
  484. typeof(base) result__ = NULL; \
  485. while (start__ < end__) { \
  486. unsigned int mid__ = start__ + (end__ - start__) / 2; \
  487. int ret__ = (cmp)((key), (base) + mid__); \
  488. if (ret__ < 0) { \
  489. end__ = mid__; \
  490. } else if (ret__ > 0) { \
  491. start__ = mid__ + 1; \
  492. } else { \
  493. result__ = (base) + mid__; \
  494. break; \
  495. } \
  496. } \
  497. result__; \
  498. })
  499. static enum forcewake_domains
  500. find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
  501. {
  502. const struct intel_forcewake_range *entry;
  503. entry = BSEARCH(offset,
  504. dev_priv->uncore.fw_domains_table,
  505. dev_priv->uncore.fw_domains_table_entries,
  506. fw_range_cmp);
  507. if (!entry)
  508. return 0;
  509. WARN(entry->domains & ~dev_priv->uncore.fw_domains,
  510. "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
  511. entry->domains & ~dev_priv->uncore.fw_domains, offset);
  512. return entry->domains;
  513. }
  514. #define GEN_FW_RANGE(s, e, d) \
  515. { .start = (s), .end = (e), .domains = (d) }
  516. #define HAS_FWTABLE(dev_priv) \
  517. (IS_GEN9(dev_priv) || \
  518. IS_CHERRYVIEW(dev_priv) || \
  519. IS_VALLEYVIEW(dev_priv))
  520. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  521. static const struct intel_forcewake_range __vlv_fw_ranges[] = {
  522. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  523. GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
  524. GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
  525. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  526. GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
  527. GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
  528. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  529. };
  530. #define __fwtable_reg_read_fw_domains(offset) \
  531. ({ \
  532. enum forcewake_domains __fwd = 0; \
  533. if (NEEDS_FORCE_WAKE((offset))) \
  534. __fwd = find_fw_domain(dev_priv, offset); \
  535. __fwd; \
  536. })
  537. /* *Must* be sorted by offset! See intel_shadow_table_check(). */
  538. static const i915_reg_t gen8_shadowed_regs[] = {
  539. RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
  540. GEN6_RPNSWREQ, /* 0xA008 */
  541. GEN6_RC_VIDEO_FREQ, /* 0xA00C */
  542. RING_TAIL(GEN6_BSD_RING_BASE), /* 0x12000 (base) */
  543. RING_TAIL(VEBOX_RING_BASE), /* 0x1a000 (base) */
  544. RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
  545. /* TODO: Other registers are not yet used */
  546. };
  547. static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
  548. {
  549. u32 offset = i915_mmio_reg_offset(*reg);
  550. if (key < offset)
  551. return -1;
  552. else if (key > offset)
  553. return 1;
  554. else
  555. return 0;
  556. }
  557. static bool is_gen8_shadowed(u32 offset)
  558. {
  559. const i915_reg_t *regs = gen8_shadowed_regs;
  560. return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
  561. mmio_reg_cmp);
  562. }
  563. #define __gen8_reg_write_fw_domains(offset) \
  564. ({ \
  565. enum forcewake_domains __fwd; \
  566. if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
  567. __fwd = FORCEWAKE_RENDER; \
  568. else \
  569. __fwd = 0; \
  570. __fwd; \
  571. })
  572. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  573. static const struct intel_forcewake_range __chv_fw_ranges[] = {
  574. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  575. GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  576. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  577. GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  578. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  579. GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  580. GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
  581. GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  582. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  583. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  584. GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
  585. GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  586. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  587. GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
  588. GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
  589. GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
  590. };
  591. #define __fwtable_reg_write_fw_domains(offset) \
  592. ({ \
  593. enum forcewake_domains __fwd = 0; \
  594. if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
  595. __fwd = find_fw_domain(dev_priv, offset); \
  596. __fwd; \
  597. })
  598. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  599. static const struct intel_forcewake_range __gen9_fw_ranges[] = {
  600. GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
  601. GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
  602. GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
  603. GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
  604. GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
  605. GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
  606. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  607. GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
  608. GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
  609. GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
  610. GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
  611. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  612. GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
  613. GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
  614. GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
  615. GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
  616. GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
  617. GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  618. GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
  619. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  620. GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
  621. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  622. GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
  623. GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
  624. GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
  625. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  626. GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
  627. GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
  628. GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
  629. GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
  630. GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
  631. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  632. };
  633. static void
  634. ilk_dummy_write(struct drm_i915_private *dev_priv)
  635. {
  636. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  637. * the chip from rc6 before touching it for real. MI_MODE is masked,
  638. * hence harmless to write 0 into. */
  639. __raw_i915_write32(dev_priv, MI_MODE, 0);
  640. }
  641. static void
  642. __unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  643. const i915_reg_t reg,
  644. const bool read,
  645. const bool before)
  646. {
  647. if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
  648. "Unclaimed %s register 0x%x\n",
  649. read ? "read from" : "write to",
  650. i915_mmio_reg_offset(reg)))
  651. i915.mmio_debug--; /* Only report the first N failures */
  652. }
  653. static inline void
  654. unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  655. const i915_reg_t reg,
  656. const bool read,
  657. const bool before)
  658. {
  659. if (likely(!i915.mmio_debug))
  660. return;
  661. __unclaimed_reg_debug(dev_priv, reg, read, before);
  662. }
  663. static const enum decoupled_power_domain fw2dpd_domain[] = {
  664. GEN9_DECOUPLED_PD_RENDER,
  665. GEN9_DECOUPLED_PD_BLITTER,
  666. GEN9_DECOUPLED_PD_ALL,
  667. GEN9_DECOUPLED_PD_MEDIA,
  668. GEN9_DECOUPLED_PD_ALL,
  669. GEN9_DECOUPLED_PD_ALL,
  670. GEN9_DECOUPLED_PD_ALL
  671. };
  672. /*
  673. * Decoupled MMIO access for only 1 DWORD
  674. */
  675. static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
  676. u32 reg,
  677. enum forcewake_domains fw_domain,
  678. enum decoupled_ops operation)
  679. {
  680. enum decoupled_power_domain dp_domain;
  681. u32 ctrl_reg_data = 0;
  682. dp_domain = fw2dpd_domain[fw_domain - 1];
  683. ctrl_reg_data |= reg;
  684. ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
  685. ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
  686. ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
  687. __raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);
  688. if (wait_for_atomic((__raw_i915_read32(dev_priv,
  689. GEN9_DECOUPLED_REG0_DW1) &
  690. GEN9_DECOUPLED_DW1_GO) == 0,
  691. FORCEWAKE_ACK_TIMEOUT_MS))
  692. DRM_ERROR("Decoupled MMIO wait timed out\n");
  693. }
  694. static inline u32
  695. __gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
  696. u32 reg,
  697. enum forcewake_domains fw_domain)
  698. {
  699. __gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
  700. GEN9_DECOUPLED_OP_READ);
  701. return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
  702. }
  703. static inline void
  704. __gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
  705. u32 reg, u32 data,
  706. enum forcewake_domains fw_domain)
  707. {
  708. __raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);
  709. __gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
  710. GEN9_DECOUPLED_OP_WRITE);
  711. }
  712. #define GEN2_READ_HEADER(x) \
  713. u##x val = 0; \
  714. assert_rpm_wakelock_held(dev_priv);
  715. #define GEN2_READ_FOOTER \
  716. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  717. return val
  718. #define __gen2_read(x) \
  719. static u##x \
  720. gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  721. GEN2_READ_HEADER(x); \
  722. val = __raw_i915_read##x(dev_priv, reg); \
  723. GEN2_READ_FOOTER; \
  724. }
  725. #define __gen5_read(x) \
  726. static u##x \
  727. gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  728. GEN2_READ_HEADER(x); \
  729. ilk_dummy_write(dev_priv); \
  730. val = __raw_i915_read##x(dev_priv, reg); \
  731. GEN2_READ_FOOTER; \
  732. }
  733. __gen5_read(8)
  734. __gen5_read(16)
  735. __gen5_read(32)
  736. __gen5_read(64)
  737. __gen2_read(8)
  738. __gen2_read(16)
  739. __gen2_read(32)
  740. __gen2_read(64)
  741. #undef __gen5_read
  742. #undef __gen2_read
  743. #undef GEN2_READ_FOOTER
  744. #undef GEN2_READ_HEADER
  745. #define GEN6_READ_HEADER(x) \
  746. u32 offset = i915_mmio_reg_offset(reg); \
  747. unsigned long irqflags; \
  748. u##x val = 0; \
  749. assert_rpm_wakelock_held(dev_priv); \
  750. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  751. unclaimed_reg_debug(dev_priv, reg, true, true)
  752. #define GEN6_READ_FOOTER \
  753. unclaimed_reg_debug(dev_priv, reg, true, false); \
  754. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  755. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  756. return val
  757. static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
  758. enum forcewake_domains fw_domains)
  759. {
  760. struct intel_uncore_forcewake_domain *domain;
  761. unsigned int tmp;
  762. GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  763. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
  764. fw_domain_arm_timer(domain);
  765. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  766. }
  767. static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
  768. enum forcewake_domains fw_domains)
  769. {
  770. if (WARN_ON(!fw_domains))
  771. return;
  772. /* Turn on all requested but inactive supported forcewake domains. */
  773. fw_domains &= dev_priv->uncore.fw_domains;
  774. fw_domains &= ~dev_priv->uncore.fw_domains_active;
  775. if (fw_domains)
  776. ___force_wake_auto(dev_priv, fw_domains);
  777. }
  778. #define __gen_read(func, x) \
  779. static u##x \
  780. func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  781. enum forcewake_domains fw_engine; \
  782. GEN6_READ_HEADER(x); \
  783. fw_engine = __##func##_reg_read_fw_domains(offset); \
  784. if (fw_engine) \
  785. __force_wake_auto(dev_priv, fw_engine); \
  786. val = __raw_i915_read##x(dev_priv, reg); \
  787. GEN6_READ_FOOTER; \
  788. }
  789. #define __gen6_read(x) __gen_read(gen6, x)
  790. #define __fwtable_read(x) __gen_read(fwtable, x)
  791. #define __gen9_decoupled_read(x) \
  792. static u##x \
  793. gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
  794. i915_reg_t reg, bool trace) { \
  795. enum forcewake_domains fw_engine; \
  796. GEN6_READ_HEADER(x); \
  797. fw_engine = __fwtable_reg_read_fw_domains(offset); \
  798. if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
  799. unsigned i; \
  800. u32 *ptr_data = (u32 *) &val; \
  801. for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
  802. *ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
  803. offset, \
  804. fw_engine); \
  805. } else { \
  806. val = __raw_i915_read##x(dev_priv, reg); \
  807. } \
  808. GEN6_READ_FOOTER; \
  809. }
  810. __gen9_decoupled_read(32)
  811. __gen9_decoupled_read(64)
  812. __fwtable_read(8)
  813. __fwtable_read(16)
  814. __fwtable_read(32)
  815. __fwtable_read(64)
  816. __gen6_read(8)
  817. __gen6_read(16)
  818. __gen6_read(32)
  819. __gen6_read(64)
  820. #undef __fwtable_read
  821. #undef __gen6_read
  822. #undef GEN6_READ_FOOTER
  823. #undef GEN6_READ_HEADER
  824. #define GEN2_WRITE_HEADER \
  825. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  826. assert_rpm_wakelock_held(dev_priv); \
  827. #define GEN2_WRITE_FOOTER
  828. #define __gen2_write(x) \
  829. static void \
  830. gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  831. GEN2_WRITE_HEADER; \
  832. __raw_i915_write##x(dev_priv, reg, val); \
  833. GEN2_WRITE_FOOTER; \
  834. }
  835. #define __gen5_write(x) \
  836. static void \
  837. gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  838. GEN2_WRITE_HEADER; \
  839. ilk_dummy_write(dev_priv); \
  840. __raw_i915_write##x(dev_priv, reg, val); \
  841. GEN2_WRITE_FOOTER; \
  842. }
  843. __gen5_write(8)
  844. __gen5_write(16)
  845. __gen5_write(32)
  846. __gen2_write(8)
  847. __gen2_write(16)
  848. __gen2_write(32)
  849. #undef __gen5_write
  850. #undef __gen2_write
  851. #undef GEN2_WRITE_FOOTER
  852. #undef GEN2_WRITE_HEADER
  853. #define GEN6_WRITE_HEADER \
  854. u32 offset = i915_mmio_reg_offset(reg); \
  855. unsigned long irqflags; \
  856. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  857. assert_rpm_wakelock_held(dev_priv); \
  858. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  859. unclaimed_reg_debug(dev_priv, reg, false, true)
  860. #define GEN6_WRITE_FOOTER \
  861. unclaimed_reg_debug(dev_priv, reg, false, false); \
  862. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  863. #define __gen6_write(x) \
  864. static void \
  865. gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  866. u32 __fifo_ret = 0; \
  867. GEN6_WRITE_HEADER; \
  868. if (NEEDS_FORCE_WAKE(offset)) { \
  869. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  870. } \
  871. __raw_i915_write##x(dev_priv, reg, val); \
  872. if (unlikely(__fifo_ret)) { \
  873. gen6_gt_check_fifodbg(dev_priv); \
  874. } \
  875. GEN6_WRITE_FOOTER; \
  876. }
  877. #define __gen_write(func, x) \
  878. static void \
  879. func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  880. enum forcewake_domains fw_engine; \
  881. GEN6_WRITE_HEADER; \
  882. fw_engine = __##func##_reg_write_fw_domains(offset); \
  883. if (fw_engine) \
  884. __force_wake_auto(dev_priv, fw_engine); \
  885. __raw_i915_write##x(dev_priv, reg, val); \
  886. GEN6_WRITE_FOOTER; \
  887. }
  888. #define __gen8_write(x) __gen_write(gen8, x)
  889. #define __fwtable_write(x) __gen_write(fwtable, x)
  890. #define __gen9_decoupled_write(x) \
  891. static void \
  892. gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
  893. i915_reg_t reg, u##x val, \
  894. bool trace) { \
  895. enum forcewake_domains fw_engine; \
  896. GEN6_WRITE_HEADER; \
  897. fw_engine = __fwtable_reg_write_fw_domains(offset); \
  898. if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
  899. __gen9_decoupled_mmio_write(dev_priv, \
  900. offset, \
  901. val, \
  902. fw_engine); \
  903. else \
  904. __raw_i915_write##x(dev_priv, reg, val); \
  905. GEN6_WRITE_FOOTER; \
  906. }
  907. __gen9_decoupled_write(32)
  908. __fwtable_write(8)
  909. __fwtable_write(16)
  910. __fwtable_write(32)
  911. __gen8_write(8)
  912. __gen8_write(16)
  913. __gen8_write(32)
  914. __gen6_write(8)
  915. __gen6_write(16)
  916. __gen6_write(32)
  917. #undef __fwtable_write
  918. #undef __gen8_write
  919. #undef __gen6_write
  920. #undef GEN6_WRITE_FOOTER
  921. #undef GEN6_WRITE_HEADER
  922. #define ASSIGN_WRITE_MMIO_VFUNCS(x) \
  923. do { \
  924. dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
  925. dev_priv->uncore.funcs.mmio_writew = x##_write16; \
  926. dev_priv->uncore.funcs.mmio_writel = x##_write32; \
  927. } while (0)
  928. #define ASSIGN_READ_MMIO_VFUNCS(x) \
  929. do { \
  930. dev_priv->uncore.funcs.mmio_readb = x##_read8; \
  931. dev_priv->uncore.funcs.mmio_readw = x##_read16; \
  932. dev_priv->uncore.funcs.mmio_readl = x##_read32; \
  933. dev_priv->uncore.funcs.mmio_readq = x##_read64; \
  934. } while (0)
  935. static void fw_domain_init(struct drm_i915_private *dev_priv,
  936. enum forcewake_domain_id domain_id,
  937. i915_reg_t reg_set,
  938. i915_reg_t reg_ack)
  939. {
  940. struct intel_uncore_forcewake_domain *d;
  941. if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  942. return;
  943. d = &dev_priv->uncore.fw_domain[domain_id];
  944. WARN_ON(d->wake_count);
  945. WARN_ON(!i915_mmio_reg_valid(reg_set));
  946. WARN_ON(!i915_mmio_reg_valid(reg_ack));
  947. d->wake_count = 0;
  948. d->reg_set = reg_set;
  949. d->reg_ack = reg_ack;
  950. d->id = domain_id;
  951. BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
  952. BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
  953. BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
  954. d->mask = BIT(domain_id);
  955. hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  956. d->timer.function = intel_uncore_fw_release_timer;
  957. dev_priv->uncore.fw_domains |= BIT(domain_id);
  958. fw_domain_reset(dev_priv, d);
  959. }
  960. static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
  961. {
  962. if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
  963. return;
  964. if (IS_GEN6(dev_priv)) {
  965. dev_priv->uncore.fw_reset = 0;
  966. dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
  967. dev_priv->uncore.fw_clear = 0;
  968. } else {
  969. /* WaRsClearFWBitsAtReset:bdw,skl */
  970. dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
  971. dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
  972. dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
  973. }
  974. if (IS_GEN9(dev_priv)) {
  975. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  976. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  977. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  978. FORCEWAKE_RENDER_GEN9,
  979. FORCEWAKE_ACK_RENDER_GEN9);
  980. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  981. FORCEWAKE_BLITTER_GEN9,
  982. FORCEWAKE_ACK_BLITTER_GEN9);
  983. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  984. FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
  985. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  986. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  987. if (!IS_CHERRYVIEW(dev_priv))
  988. dev_priv->uncore.funcs.force_wake_put =
  989. fw_domains_put_with_fifo;
  990. else
  991. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  992. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  993. FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
  994. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  995. FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
  996. } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  997. dev_priv->uncore.funcs.force_wake_get =
  998. fw_domains_get_with_thread_status;
  999. if (IS_HASWELL(dev_priv))
  1000. dev_priv->uncore.funcs.force_wake_put =
  1001. fw_domains_put_with_fifo;
  1002. else
  1003. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1004. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1005. FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
  1006. } else if (IS_IVYBRIDGE(dev_priv)) {
  1007. u32 ecobus;
  1008. /* IVB configs may use multi-threaded forcewake */
  1009. /* A small trick here - if the bios hasn't configured
  1010. * MT forcewake, and if the device is in RC6, then
  1011. * force_wake_mt_get will not wake the device and the
  1012. * ECOBUS read will return zero. Which will be
  1013. * (correctly) interpreted by the test below as MT
  1014. * forcewake being disabled.
  1015. */
  1016. dev_priv->uncore.funcs.force_wake_get =
  1017. fw_domains_get_with_thread_status;
  1018. dev_priv->uncore.funcs.force_wake_put =
  1019. fw_domains_put_with_fifo;
  1020. /* We need to init first for ECOBUS access and then
  1021. * determine later if we want to reinit, in case of MT access is
  1022. * not working. In this stage we don't know which flavour this
  1023. * ivb is, so it is better to reset also the gen6 fw registers
  1024. * before the ecobus check.
  1025. */
  1026. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  1027. __raw_posting_read(dev_priv, ECOBUS);
  1028. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1029. FORCEWAKE_MT, FORCEWAKE_MT_ACK);
  1030. spin_lock_irq(&dev_priv->uncore.lock);
  1031. fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
  1032. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  1033. fw_domains_put_with_fifo(dev_priv, FORCEWAKE_RENDER);
  1034. spin_unlock_irq(&dev_priv->uncore.lock);
  1035. if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
  1036. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  1037. DRM_INFO("when using vblank-synced partial screen updates.\n");
  1038. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1039. FORCEWAKE, FORCEWAKE_ACK);
  1040. }
  1041. } else if (IS_GEN6(dev_priv)) {
  1042. dev_priv->uncore.funcs.force_wake_get =
  1043. fw_domains_get_with_thread_status;
  1044. dev_priv->uncore.funcs.force_wake_put =
  1045. fw_domains_put_with_fifo;
  1046. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1047. FORCEWAKE, FORCEWAKE_ACK);
  1048. }
  1049. /* All future platforms are expected to require complex power gating */
  1050. WARN_ON(dev_priv->uncore.fw_domains == 0);
  1051. }
  1052. #define ASSIGN_FW_DOMAINS_TABLE(d) \
  1053. { \
  1054. dev_priv->uncore.fw_domains_table = \
  1055. (struct intel_forcewake_range *)(d); \
  1056. dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
  1057. }
  1058. static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
  1059. unsigned long action, void *data)
  1060. {
  1061. struct drm_i915_private *dev_priv = container_of(nb,
  1062. struct drm_i915_private, uncore.pmic_bus_access_nb);
  1063. switch (action) {
  1064. case MBI_PMIC_BUS_ACCESS_BEGIN:
  1065. /*
  1066. * forcewake all now to make sure that we don't need to do a
  1067. * forcewake later which on systems where this notifier gets
  1068. * called requires the punit to access to the shared pmic i2c
  1069. * bus, which will be busy after this notification, leading to:
  1070. * "render: timed out waiting for forcewake ack request."
  1071. * errors.
  1072. */
  1073. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1074. break;
  1075. case MBI_PMIC_BUS_ACCESS_END:
  1076. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1077. break;
  1078. }
  1079. return NOTIFY_OK;
  1080. }
  1081. void intel_uncore_init(struct drm_i915_private *dev_priv)
  1082. {
  1083. i915_check_vgpu(dev_priv);
  1084. intel_uncore_edram_detect(dev_priv);
  1085. intel_uncore_fw_domains_init(dev_priv);
  1086. __intel_uncore_early_sanitize(dev_priv, false);
  1087. dev_priv->uncore.unclaimed_mmio_check = 1;
  1088. dev_priv->uncore.pmic_bus_access_nb.notifier_call =
  1089. i915_pmic_bus_access_notifier;
  1090. if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
  1091. ASSIGN_WRITE_MMIO_VFUNCS(gen2);
  1092. ASSIGN_READ_MMIO_VFUNCS(gen2);
  1093. } else if (IS_GEN5(dev_priv)) {
  1094. ASSIGN_WRITE_MMIO_VFUNCS(gen5);
  1095. ASSIGN_READ_MMIO_VFUNCS(gen5);
  1096. } else if (IS_GEN(dev_priv, 6, 7)) {
  1097. ASSIGN_WRITE_MMIO_VFUNCS(gen6);
  1098. if (IS_VALLEYVIEW(dev_priv)) {
  1099. ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
  1100. ASSIGN_READ_MMIO_VFUNCS(fwtable);
  1101. } else {
  1102. ASSIGN_READ_MMIO_VFUNCS(gen6);
  1103. }
  1104. } else if (IS_GEN8(dev_priv)) {
  1105. if (IS_CHERRYVIEW(dev_priv)) {
  1106. ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
  1107. ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
  1108. ASSIGN_READ_MMIO_VFUNCS(fwtable);
  1109. } else {
  1110. ASSIGN_WRITE_MMIO_VFUNCS(gen8);
  1111. ASSIGN_READ_MMIO_VFUNCS(gen6);
  1112. }
  1113. } else {
  1114. ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
  1115. ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
  1116. ASSIGN_READ_MMIO_VFUNCS(fwtable);
  1117. if (HAS_DECOUPLED_MMIO(dev_priv)) {
  1118. dev_priv->uncore.funcs.mmio_readl =
  1119. gen9_decoupled_read32;
  1120. dev_priv->uncore.funcs.mmio_readq =
  1121. gen9_decoupled_read64;
  1122. dev_priv->uncore.funcs.mmio_writel =
  1123. gen9_decoupled_write32;
  1124. }
  1125. }
  1126. iosf_mbi_register_pmic_bus_access_notifier(
  1127. &dev_priv->uncore.pmic_bus_access_nb);
  1128. i915_check_and_clear_faults(dev_priv);
  1129. }
  1130. #undef ASSIGN_WRITE_MMIO_VFUNCS
  1131. #undef ASSIGN_READ_MMIO_VFUNCS
  1132. void intel_uncore_fini(struct drm_i915_private *dev_priv)
  1133. {
  1134. iosf_mbi_unregister_pmic_bus_access_notifier(
  1135. &dev_priv->uncore.pmic_bus_access_nb);
  1136. /* Paranoia: make sure we have disabled everything before we exit. */
  1137. intel_uncore_sanitize(dev_priv);
  1138. intel_uncore_forcewake_reset(dev_priv, false);
  1139. }
  1140. #define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
  1141. static const struct register_whitelist {
  1142. i915_reg_t offset_ldw, offset_udw;
  1143. uint32_t size;
  1144. /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1145. uint32_t gen_bitmask;
  1146. } whitelist[] = {
  1147. { .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
  1148. .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
  1149. .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
  1150. };
  1151. int i915_reg_read_ioctl(struct drm_device *dev,
  1152. void *data, struct drm_file *file)
  1153. {
  1154. struct drm_i915_private *dev_priv = to_i915(dev);
  1155. struct drm_i915_reg_read *reg = data;
  1156. struct register_whitelist const *entry = whitelist;
  1157. unsigned size;
  1158. i915_reg_t offset_ldw, offset_udw;
  1159. int i, ret = 0;
  1160. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1161. if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
  1162. (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
  1163. break;
  1164. }
  1165. if (i == ARRAY_SIZE(whitelist))
  1166. return -EINVAL;
  1167. /* We use the low bits to encode extra flags as the register should
  1168. * be naturally aligned (and those that are not so aligned merely
  1169. * limit the available flags for that register).
  1170. */
  1171. offset_ldw = entry->offset_ldw;
  1172. offset_udw = entry->offset_udw;
  1173. size = entry->size;
  1174. size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
  1175. intel_runtime_pm_get(dev_priv);
  1176. switch (size) {
  1177. case 8 | 1:
  1178. reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
  1179. break;
  1180. case 8:
  1181. reg->val = I915_READ64(offset_ldw);
  1182. break;
  1183. case 4:
  1184. reg->val = I915_READ(offset_ldw);
  1185. break;
  1186. case 2:
  1187. reg->val = I915_READ16(offset_ldw);
  1188. break;
  1189. case 1:
  1190. reg->val = I915_READ8(offset_ldw);
  1191. break;
  1192. default:
  1193. ret = -EINVAL;
  1194. goto out;
  1195. }
  1196. out:
  1197. intel_runtime_pm_put(dev_priv);
  1198. return ret;
  1199. }
  1200. static int i915_reset_complete(struct pci_dev *pdev)
  1201. {
  1202. u8 gdrst;
  1203. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1204. return (gdrst & GRDOM_RESET_STATUS) == 0;
  1205. }
  1206. static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1207. {
  1208. struct pci_dev *pdev = dev_priv->drm.pdev;
  1209. /* assert reset for at least 20 usec */
  1210. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1211. udelay(20);
  1212. pci_write_config_byte(pdev, I915_GDRST, 0);
  1213. return wait_for(i915_reset_complete(pdev), 500);
  1214. }
  1215. static int g4x_reset_complete(struct pci_dev *pdev)
  1216. {
  1217. u8 gdrst;
  1218. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1219. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  1220. }
  1221. static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1222. {
  1223. struct pci_dev *pdev = dev_priv->drm.pdev;
  1224. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1225. return wait_for(g4x_reset_complete(pdev), 500);
  1226. }
  1227. static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1228. {
  1229. struct pci_dev *pdev = dev_priv->drm.pdev;
  1230. int ret;
  1231. pci_write_config_byte(pdev, I915_GDRST,
  1232. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  1233. ret = wait_for(g4x_reset_complete(pdev), 500);
  1234. if (ret)
  1235. return ret;
  1236. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1237. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
  1238. POSTING_READ(VDECCLK_GATE_D);
  1239. pci_write_config_byte(pdev, I915_GDRST,
  1240. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  1241. ret = wait_for(g4x_reset_complete(pdev), 500);
  1242. if (ret)
  1243. return ret;
  1244. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1245. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
  1246. POSTING_READ(VDECCLK_GATE_D);
  1247. pci_write_config_byte(pdev, I915_GDRST, 0);
  1248. return 0;
  1249. }
  1250. static int ironlake_do_reset(struct drm_i915_private *dev_priv,
  1251. unsigned engine_mask)
  1252. {
  1253. int ret;
  1254. I915_WRITE(ILK_GDSR,
  1255. ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
  1256. ret = intel_wait_for_register(dev_priv,
  1257. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1258. 500);
  1259. if (ret)
  1260. return ret;
  1261. I915_WRITE(ILK_GDSR,
  1262. ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
  1263. ret = intel_wait_for_register(dev_priv,
  1264. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1265. 500);
  1266. if (ret)
  1267. return ret;
  1268. I915_WRITE(ILK_GDSR, 0);
  1269. return 0;
  1270. }
  1271. /* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
  1272. static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
  1273. u32 hw_domain_mask)
  1274. {
  1275. /* GEN6_GDRST is not in the gt power well, no need to check
  1276. * for fifo space for the write or forcewake the chip for
  1277. * the read
  1278. */
  1279. __raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
  1280. /* Spin waiting for the device to ack the reset requests */
  1281. return intel_wait_for_register_fw(dev_priv,
  1282. GEN6_GDRST, hw_domain_mask, 0,
  1283. 500);
  1284. }
  1285. /**
  1286. * gen6_reset_engines - reset individual engines
  1287. * @dev_priv: i915 device
  1288. * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
  1289. *
  1290. * This function will reset the individual engines that are set in engine_mask.
  1291. * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
  1292. *
  1293. * Note: It is responsibility of the caller to handle the difference between
  1294. * asking full domain reset versus reset for all available individual engines.
  1295. *
  1296. * Returns 0 on success, nonzero on error.
  1297. */
  1298. static int gen6_reset_engines(struct drm_i915_private *dev_priv,
  1299. unsigned engine_mask)
  1300. {
  1301. struct intel_engine_cs *engine;
  1302. const u32 hw_engine_mask[I915_NUM_ENGINES] = {
  1303. [RCS] = GEN6_GRDOM_RENDER,
  1304. [BCS] = GEN6_GRDOM_BLT,
  1305. [VCS] = GEN6_GRDOM_MEDIA,
  1306. [VCS2] = GEN8_GRDOM_MEDIA2,
  1307. [VECS] = GEN6_GRDOM_VECS,
  1308. };
  1309. u32 hw_mask;
  1310. int ret;
  1311. if (engine_mask == ALL_ENGINES) {
  1312. hw_mask = GEN6_GRDOM_FULL;
  1313. } else {
  1314. unsigned int tmp;
  1315. hw_mask = 0;
  1316. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1317. hw_mask |= hw_engine_mask[engine->id];
  1318. }
  1319. ret = gen6_hw_domain_reset(dev_priv, hw_mask);
  1320. intel_uncore_forcewake_reset(dev_priv, true);
  1321. return ret;
  1322. }
  1323. /**
  1324. * intel_wait_for_register_fw - wait until register matches expected state
  1325. * @dev_priv: the i915 device
  1326. * @reg: the register to read
  1327. * @mask: mask to apply to register value
  1328. * @value: expected value
  1329. * @timeout_ms: timeout in millisecond
  1330. *
  1331. * This routine waits until the target register @reg contains the expected
  1332. * @value after applying the @mask, i.e. it waits until ::
  1333. *
  1334. * (I915_READ_FW(reg) & mask) == value
  1335. *
  1336. * Otherwise, the wait will timeout after @timeout_ms milliseconds.
  1337. *
  1338. * Note that this routine assumes the caller holds forcewake asserted, it is
  1339. * not suitable for very long waits. See intel_wait_for_register() if you
  1340. * wish to wait without holding forcewake for the duration (i.e. you expect
  1341. * the wait to be slow).
  1342. *
  1343. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1344. */
  1345. int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
  1346. i915_reg_t reg,
  1347. const u32 mask,
  1348. const u32 value,
  1349. const unsigned long timeout_ms)
  1350. {
  1351. #define done ((I915_READ_FW(reg) & mask) == value)
  1352. int ret = wait_for_us(done, 2);
  1353. if (ret)
  1354. ret = wait_for(done, timeout_ms);
  1355. return ret;
  1356. #undef done
  1357. }
  1358. /**
  1359. * intel_wait_for_register - wait until register matches expected state
  1360. * @dev_priv: the i915 device
  1361. * @reg: the register to read
  1362. * @mask: mask to apply to register value
  1363. * @value: expected value
  1364. * @timeout_ms: timeout in millisecond
  1365. *
  1366. * This routine waits until the target register @reg contains the expected
  1367. * @value after applying the @mask, i.e. it waits until ::
  1368. *
  1369. * (I915_READ(reg) & mask) == value
  1370. *
  1371. * Otherwise, the wait will timeout after @timeout_ms milliseconds.
  1372. *
  1373. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1374. */
  1375. int intel_wait_for_register(struct drm_i915_private *dev_priv,
  1376. i915_reg_t reg,
  1377. const u32 mask,
  1378. const u32 value,
  1379. const unsigned long timeout_ms)
  1380. {
  1381. unsigned fw =
  1382. intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
  1383. int ret;
  1384. intel_uncore_forcewake_get(dev_priv, fw);
  1385. ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
  1386. intel_uncore_forcewake_put(dev_priv, fw);
  1387. if (ret)
  1388. ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
  1389. timeout_ms);
  1390. return ret;
  1391. }
  1392. static int gen8_request_engine_reset(struct intel_engine_cs *engine)
  1393. {
  1394. struct drm_i915_private *dev_priv = engine->i915;
  1395. int ret;
  1396. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1397. _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
  1398. ret = intel_wait_for_register_fw(dev_priv,
  1399. RING_RESET_CTL(engine->mmio_base),
  1400. RESET_CTL_READY_TO_RESET,
  1401. RESET_CTL_READY_TO_RESET,
  1402. 700);
  1403. if (ret)
  1404. DRM_ERROR("%s: reset request timeout\n", engine->name);
  1405. return ret;
  1406. }
  1407. static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
  1408. {
  1409. struct drm_i915_private *dev_priv = engine->i915;
  1410. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1411. _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
  1412. }
  1413. static int gen8_reset_engines(struct drm_i915_private *dev_priv,
  1414. unsigned engine_mask)
  1415. {
  1416. struct intel_engine_cs *engine;
  1417. unsigned int tmp;
  1418. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1419. if (gen8_request_engine_reset(engine))
  1420. goto not_ready;
  1421. return gen6_reset_engines(dev_priv, engine_mask);
  1422. not_ready:
  1423. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1424. gen8_unrequest_engine_reset(engine);
  1425. return -EIO;
  1426. }
  1427. typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);
  1428. static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
  1429. {
  1430. if (!i915.reset)
  1431. return NULL;
  1432. if (INTEL_INFO(dev_priv)->gen >= 8)
  1433. return gen8_reset_engines;
  1434. else if (INTEL_INFO(dev_priv)->gen >= 6)
  1435. return gen6_reset_engines;
  1436. else if (IS_GEN5(dev_priv))
  1437. return ironlake_do_reset;
  1438. else if (IS_G4X(dev_priv))
  1439. return g4x_do_reset;
  1440. else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
  1441. return g33_do_reset;
  1442. else if (INTEL_INFO(dev_priv)->gen >= 3)
  1443. return i915_do_reset;
  1444. else
  1445. return NULL;
  1446. }
  1447. int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1448. {
  1449. reset_func reset;
  1450. int ret;
  1451. reset = intel_get_gpu_reset(dev_priv);
  1452. if (reset == NULL)
  1453. return -ENODEV;
  1454. /* If the power well sleeps during the reset, the reset
  1455. * request may be dropped and never completes (causing -EIO).
  1456. */
  1457. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1458. ret = reset(dev_priv, engine_mask);
  1459. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1460. return ret;
  1461. }
  1462. bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
  1463. {
  1464. return intel_get_gpu_reset(dev_priv) != NULL;
  1465. }
  1466. int intel_guc_reset(struct drm_i915_private *dev_priv)
  1467. {
  1468. int ret;
  1469. unsigned long irqflags;
  1470. if (!HAS_GUC(dev_priv))
  1471. return -EINVAL;
  1472. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1473. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  1474. ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
  1475. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  1476. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1477. return ret;
  1478. }
  1479. bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
  1480. {
  1481. return check_for_unclaimed_mmio(dev_priv);
  1482. }
  1483. bool
  1484. intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
  1485. {
  1486. if (unlikely(i915.mmio_debug ||
  1487. dev_priv->uncore.unclaimed_mmio_check <= 0))
  1488. return false;
  1489. if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
  1490. DRM_DEBUG("Unclaimed register detected, "
  1491. "enabling oneshot unclaimed register reporting. "
  1492. "Please use i915.mmio_debug=N for more information.\n");
  1493. i915.mmio_debug++;
  1494. dev_priv->uncore.unclaimed_mmio_check--;
  1495. return true;
  1496. }
  1497. return false;
  1498. }
  1499. static enum forcewake_domains
  1500. intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
  1501. i915_reg_t reg)
  1502. {
  1503. u32 offset = i915_mmio_reg_offset(reg);
  1504. enum forcewake_domains fw_domains;
  1505. if (HAS_FWTABLE(dev_priv)) {
  1506. fw_domains = __fwtable_reg_read_fw_domains(offset);
  1507. } else if (INTEL_GEN(dev_priv) >= 6) {
  1508. fw_domains = __gen6_reg_read_fw_domains(offset);
  1509. } else {
  1510. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1511. fw_domains = 0;
  1512. }
  1513. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1514. return fw_domains;
  1515. }
  1516. static enum forcewake_domains
  1517. intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
  1518. i915_reg_t reg)
  1519. {
  1520. u32 offset = i915_mmio_reg_offset(reg);
  1521. enum forcewake_domains fw_domains;
  1522. if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
  1523. fw_domains = __fwtable_reg_write_fw_domains(offset);
  1524. } else if (IS_GEN8(dev_priv)) {
  1525. fw_domains = __gen8_reg_write_fw_domains(offset);
  1526. } else if (IS_GEN(dev_priv, 6, 7)) {
  1527. fw_domains = FORCEWAKE_RENDER;
  1528. } else {
  1529. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1530. fw_domains = 0;
  1531. }
  1532. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1533. return fw_domains;
  1534. }
  1535. /**
  1536. * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
  1537. * a register
  1538. * @dev_priv: pointer to struct drm_i915_private
  1539. * @reg: register in question
  1540. * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
  1541. *
  1542. * Returns a set of forcewake domains required to be taken with for example
  1543. * intel_uncore_forcewake_get for the specified register to be accessible in the
  1544. * specified mode (read, write or read/write) with raw mmio accessors.
  1545. *
  1546. * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
  1547. * callers to do FIFO management on their own or risk losing writes.
  1548. */
  1549. enum forcewake_domains
  1550. intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
  1551. i915_reg_t reg, unsigned int op)
  1552. {
  1553. enum forcewake_domains fw_domains = 0;
  1554. WARN_ON(!op);
  1555. if (intel_vgpu_active(dev_priv))
  1556. return 0;
  1557. if (op & FW_REG_READ)
  1558. fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);
  1559. if (op & FW_REG_WRITE)
  1560. fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);
  1561. return fw_domains;
  1562. }
  1563. #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
  1564. #include "selftests/intel_uncore.c"
  1565. #endif