intel_huc.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * Copyright © 2016-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <linux/firmware.h>
  25. #include "i915_drv.h"
  26. #include "intel_uc.h"
  27. /**
  28. * DOC: HuC Firmware
  29. *
  30. * Motivation:
  31. * GEN9 introduces a new dedicated firmware for usage in media HEVC (High
  32. * Efficiency Video Coding) operations. Userspace can use the firmware
  33. * capabilities by adding HuC specific commands to batch buffers.
  34. *
  35. * Implementation:
  36. * The same firmware loader is used as the GuC. However, the actual
  37. * loading to HW is deferred until GEM initialization is done.
  38. *
  39. * Note that HuC firmware loading must be done before GuC loading.
  40. */
  41. #define BXT_HUC_FW_MAJOR 01
  42. #define BXT_HUC_FW_MINOR 07
  43. #define BXT_BLD_NUM 1398
  44. #define SKL_HUC_FW_MAJOR 01
  45. #define SKL_HUC_FW_MINOR 07
  46. #define SKL_BLD_NUM 1398
  47. #define KBL_HUC_FW_MAJOR 02
  48. #define KBL_HUC_FW_MINOR 00
  49. #define KBL_BLD_NUM 1810
  50. #define HUC_FW_PATH(platform, major, minor, bld_num) \
  51. "i915/" __stringify(platform) "_huc_ver" __stringify(major) "_" \
  52. __stringify(minor) "_" __stringify(bld_num) ".bin"
  53. #define I915_SKL_HUC_UCODE HUC_FW_PATH(skl, SKL_HUC_FW_MAJOR, \
  54. SKL_HUC_FW_MINOR, SKL_BLD_NUM)
  55. MODULE_FIRMWARE(I915_SKL_HUC_UCODE);
  56. #define I915_BXT_HUC_UCODE HUC_FW_PATH(bxt, BXT_HUC_FW_MAJOR, \
  57. BXT_HUC_FW_MINOR, BXT_BLD_NUM)
  58. MODULE_FIRMWARE(I915_BXT_HUC_UCODE);
  59. #define I915_KBL_HUC_UCODE HUC_FW_PATH(kbl, KBL_HUC_FW_MAJOR, \
  60. KBL_HUC_FW_MINOR, KBL_BLD_NUM)
  61. MODULE_FIRMWARE(I915_KBL_HUC_UCODE);
  62. /**
  63. * huc_ucode_xfer() - DMA's the firmware
  64. * @dev_priv: the drm_i915_private device
  65. *
  66. * Transfer the firmware image to RAM for execution by the microcontroller.
  67. *
  68. * Return: 0 on success, non-zero on failure
  69. */
  70. static int huc_ucode_xfer(struct drm_i915_private *dev_priv)
  71. {
  72. struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
  73. struct i915_vma *vma;
  74. unsigned long offset = 0;
  75. u32 size;
  76. int ret;
  77. ret = i915_gem_object_set_to_gtt_domain(huc_fw->obj, false);
  78. if (ret) {
  79. DRM_DEBUG_DRIVER("set-domain failed %d\n", ret);
  80. return ret;
  81. }
  82. vma = i915_gem_object_ggtt_pin(huc_fw->obj, NULL, 0, 0,
  83. PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
  84. if (IS_ERR(vma)) {
  85. DRM_DEBUG_DRIVER("pin failed %d\n", (int)PTR_ERR(vma));
  86. return PTR_ERR(vma);
  87. }
  88. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  89. /* init WOPCM */
  90. I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv));
  91. I915_WRITE(DMA_GUC_WOPCM_OFFSET, GUC_WOPCM_OFFSET_VALUE |
  92. HUC_LOADING_AGENT_GUC);
  93. /* Set the source address for the uCode */
  94. offset = guc_ggtt_offset(vma) + huc_fw->header_offset;
  95. I915_WRITE(DMA_ADDR_0_LOW, lower_32_bits(offset));
  96. I915_WRITE(DMA_ADDR_0_HIGH, upper_32_bits(offset) & 0xFFFF);
  97. /* Hardware doesn't look at destination address for HuC. Set it to 0,
  98. * but still program the correct address space.
  99. */
  100. I915_WRITE(DMA_ADDR_1_LOW, 0);
  101. I915_WRITE(DMA_ADDR_1_HIGH, DMA_ADDRESS_SPACE_WOPCM);
  102. size = huc_fw->header_size + huc_fw->ucode_size;
  103. I915_WRITE(DMA_COPY_SIZE, size);
  104. /* Start the DMA */
  105. I915_WRITE(DMA_CTRL, _MASKED_BIT_ENABLE(HUC_UKERNEL | START_DMA));
  106. /* Wait for DMA to finish */
  107. ret = wait_for((I915_READ(DMA_CTRL) & START_DMA) == 0, 100);
  108. DRM_DEBUG_DRIVER("HuC DMA transfer wait over with ret %d\n", ret);
  109. /* Disable the bits once DMA is over */
  110. I915_WRITE(DMA_CTRL, _MASKED_BIT_DISABLE(HUC_UKERNEL));
  111. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  112. /*
  113. * We keep the object pages for reuse during resume. But we can unpin it
  114. * now that DMA has completed, so it doesn't continue to take up space.
  115. */
  116. i915_vma_unpin(vma);
  117. return ret;
  118. }
  119. /**
  120. * intel_huc_select_fw() - selects HuC firmware for loading
  121. * @huc: intel_huc struct
  122. */
  123. void intel_huc_select_fw(struct intel_huc *huc)
  124. {
  125. struct drm_i915_private *dev_priv = huc_to_i915(huc);
  126. huc->fw.path = NULL;
  127. huc->fw.fetch_status = INTEL_UC_FIRMWARE_NONE;
  128. huc->fw.load_status = INTEL_UC_FIRMWARE_NONE;
  129. huc->fw.type = INTEL_UC_FW_TYPE_HUC;
  130. if (i915.huc_firmware_path) {
  131. huc->fw.path = i915.huc_firmware_path;
  132. huc->fw.major_ver_wanted = 0;
  133. huc->fw.minor_ver_wanted = 0;
  134. } else if (IS_SKYLAKE(dev_priv)) {
  135. huc->fw.path = I915_SKL_HUC_UCODE;
  136. huc->fw.major_ver_wanted = SKL_HUC_FW_MAJOR;
  137. huc->fw.minor_ver_wanted = SKL_HUC_FW_MINOR;
  138. } else if (IS_BROXTON(dev_priv)) {
  139. huc->fw.path = I915_BXT_HUC_UCODE;
  140. huc->fw.major_ver_wanted = BXT_HUC_FW_MAJOR;
  141. huc->fw.minor_ver_wanted = BXT_HUC_FW_MINOR;
  142. } else if (IS_KABYLAKE(dev_priv)) {
  143. huc->fw.path = I915_KBL_HUC_UCODE;
  144. huc->fw.major_ver_wanted = KBL_HUC_FW_MAJOR;
  145. huc->fw.minor_ver_wanted = KBL_HUC_FW_MINOR;
  146. } else {
  147. DRM_ERROR("No HuC firmware known for platform with HuC!\n");
  148. return;
  149. }
  150. }
  151. /**
  152. * intel_huc_init_hw() - load HuC uCode to device
  153. * @huc: intel_huc structure
  154. *
  155. * Called from guc_setup() during driver loading and also after a GPU reset.
  156. * Be note that HuC loading must be done before GuC loading.
  157. *
  158. * The firmware image should have already been fetched into memory by the
  159. * earlier call to intel_huc_init(), so here we need only check that
  160. * is succeeded, and then transfer the image to the h/w.
  161. *
  162. * Return: non-zero code on error
  163. */
  164. int intel_huc_init_hw(struct intel_huc *huc)
  165. {
  166. struct drm_i915_private *dev_priv = huc_to_i915(huc);
  167. int err;
  168. if (huc->fw.fetch_status == INTEL_UC_FIRMWARE_NONE)
  169. return 0;
  170. DRM_DEBUG_DRIVER("%s fw status: fetch %s, load %s\n",
  171. huc->fw.path,
  172. intel_uc_fw_status_repr(huc->fw.fetch_status),
  173. intel_uc_fw_status_repr(huc->fw.load_status));
  174. if (huc->fw.fetch_status == INTEL_UC_FIRMWARE_SUCCESS &&
  175. huc->fw.load_status == INTEL_UC_FIRMWARE_FAIL)
  176. return -ENOEXEC;
  177. huc->fw.load_status = INTEL_UC_FIRMWARE_PENDING;
  178. switch (huc->fw.fetch_status) {
  179. case INTEL_UC_FIRMWARE_FAIL:
  180. /* something went wrong :( */
  181. err = -EIO;
  182. goto fail;
  183. case INTEL_UC_FIRMWARE_NONE:
  184. case INTEL_UC_FIRMWARE_PENDING:
  185. default:
  186. /* "can't happen" */
  187. WARN_ONCE(1, "HuC fw %s invalid fetch_status %s [%d]\n",
  188. huc->fw.path,
  189. intel_uc_fw_status_repr(huc->fw.fetch_status),
  190. huc->fw.fetch_status);
  191. err = -ENXIO;
  192. goto fail;
  193. case INTEL_UC_FIRMWARE_SUCCESS:
  194. break;
  195. }
  196. err = huc_ucode_xfer(dev_priv);
  197. if (err)
  198. goto fail;
  199. huc->fw.load_status = INTEL_UC_FIRMWARE_SUCCESS;
  200. DRM_DEBUG_DRIVER("%s fw status: fetch %s, load %s\n",
  201. huc->fw.path,
  202. intel_uc_fw_status_repr(huc->fw.fetch_status),
  203. intel_uc_fw_status_repr(huc->fw.load_status));
  204. return 0;
  205. fail:
  206. if (huc->fw.load_status == INTEL_UC_FIRMWARE_PENDING)
  207. huc->fw.load_status = INTEL_UC_FIRMWARE_FAIL;
  208. DRM_ERROR("Failed to complete HuC uCode load with ret %d\n", err);
  209. return err;
  210. }
  211. /**
  212. * intel_guc_auth_huc() - authenticate ucode
  213. * @dev_priv: the drm_i915_device
  214. *
  215. * Triggers a HuC fw authentication request to the GuC via intel_guc_action_
  216. * authenticate_huc interface.
  217. */
  218. void intel_guc_auth_huc(struct drm_i915_private *dev_priv)
  219. {
  220. struct intel_guc *guc = &dev_priv->guc;
  221. struct intel_huc *huc = &dev_priv->huc;
  222. struct i915_vma *vma;
  223. int ret;
  224. u32 data[2];
  225. if (huc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
  226. return;
  227. vma = i915_gem_object_ggtt_pin(huc->fw.obj, NULL, 0, 0,
  228. PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
  229. if (IS_ERR(vma)) {
  230. DRM_ERROR("failed to pin huc fw object %d\n",
  231. (int)PTR_ERR(vma));
  232. return;
  233. }
  234. /* Specify auth action and where public signature is. */
  235. data[0] = INTEL_GUC_ACTION_AUTHENTICATE_HUC;
  236. data[1] = guc_ggtt_offset(vma) + huc->fw.rsa_offset;
  237. ret = intel_guc_send(guc, data, ARRAY_SIZE(data));
  238. if (ret) {
  239. DRM_ERROR("HuC: GuC did not ack Auth request %d\n", ret);
  240. goto out;
  241. }
  242. /* Check authentication status, it should be done by now */
  243. ret = intel_wait_for_register(dev_priv,
  244. HUC_STATUS2,
  245. HUC_FW_VERIFIED,
  246. HUC_FW_VERIFIED,
  247. 50);
  248. if (ret) {
  249. DRM_ERROR("HuC: Authentication failed %d\n", ret);
  250. goto out;
  251. }
  252. out:
  253. i915_vma_unpin(vma);
  254. }