intel_csr.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <linux/firmware.h>
  25. #include "i915_drv.h"
  26. #include "i915_reg.h"
  27. /**
  28. * DOC: csr support for dmc
  29. *
  30. * Display Context Save and Restore (CSR) firmware support added from gen9
  31. * onwards to drive newly added DMC (Display microcontroller) in display
  32. * engine to save and restore the state of display engine when it enter into
  33. * low-power state and comes back to normal.
  34. */
  35. #define I915_CSR_GLK "i915/glk_dmc_ver1_04.bin"
  36. #define GLK_CSR_VERSION_REQUIRED CSR_VERSION(1, 4)
  37. #define I915_CSR_KBL "i915/kbl_dmc_ver1_01.bin"
  38. MODULE_FIRMWARE(I915_CSR_KBL);
  39. #define KBL_CSR_VERSION_REQUIRED CSR_VERSION(1, 1)
  40. #define I915_CSR_SKL "i915/skl_dmc_ver1_26.bin"
  41. MODULE_FIRMWARE(I915_CSR_SKL);
  42. #define SKL_CSR_VERSION_REQUIRED CSR_VERSION(1, 26)
  43. #define I915_CSR_BXT "i915/bxt_dmc_ver1_07.bin"
  44. MODULE_FIRMWARE(I915_CSR_BXT);
  45. #define BXT_CSR_VERSION_REQUIRED CSR_VERSION(1, 7)
  46. #define FIRMWARE_URL "https://01.org/linuxgraphics/downloads/firmware"
  47. #define CSR_MAX_FW_SIZE 0x2FFF
  48. #define CSR_DEFAULT_FW_OFFSET 0xFFFFFFFF
  49. struct intel_css_header {
  50. /* 0x09 for DMC */
  51. uint32_t module_type;
  52. /* Includes the DMC specific header in dwords */
  53. uint32_t header_len;
  54. /* always value would be 0x10000 */
  55. uint32_t header_ver;
  56. /* Not used */
  57. uint32_t module_id;
  58. /* Not used */
  59. uint32_t module_vendor;
  60. /* in YYYYMMDD format */
  61. uint32_t date;
  62. /* Size in dwords (CSS_Headerlen + PackageHeaderLen + dmc FWsLen)/4 */
  63. uint32_t size;
  64. /* Not used */
  65. uint32_t key_size;
  66. /* Not used */
  67. uint32_t modulus_size;
  68. /* Not used */
  69. uint32_t exponent_size;
  70. /* Not used */
  71. uint32_t reserved1[12];
  72. /* Major Minor */
  73. uint32_t version;
  74. /* Not used */
  75. uint32_t reserved2[8];
  76. /* Not used */
  77. uint32_t kernel_header_info;
  78. } __packed;
  79. struct intel_fw_info {
  80. uint16_t reserved1;
  81. /* Stepping (A, B, C, ..., *). * is a wildcard */
  82. char stepping;
  83. /* Sub-stepping (0, 1, ..., *). * is a wildcard */
  84. char substepping;
  85. uint32_t offset;
  86. uint32_t reserved2;
  87. } __packed;
  88. struct intel_package_header {
  89. /* DMC container header length in dwords */
  90. unsigned char header_len;
  91. /* always value would be 0x01 */
  92. unsigned char header_ver;
  93. unsigned char reserved[10];
  94. /* Number of valid entries in the FWInfo array below */
  95. uint32_t num_entries;
  96. struct intel_fw_info fw_info[20];
  97. } __packed;
  98. struct intel_dmc_header {
  99. /* always value would be 0x40403E3E */
  100. uint32_t signature;
  101. /* DMC binary header length */
  102. unsigned char header_len;
  103. /* 0x01 */
  104. unsigned char header_ver;
  105. /* Reserved */
  106. uint16_t dmcc_ver;
  107. /* Major, Minor */
  108. uint32_t project;
  109. /* Firmware program size (excluding header) in dwords */
  110. uint32_t fw_size;
  111. /* Major Minor version */
  112. uint32_t fw_version;
  113. /* Number of valid MMIO cycles present. */
  114. uint32_t mmio_count;
  115. /* MMIO address */
  116. uint32_t mmioaddr[8];
  117. /* MMIO data */
  118. uint32_t mmiodata[8];
  119. /* FW filename */
  120. unsigned char dfile[32];
  121. uint32_t reserved1[2];
  122. } __packed;
  123. struct stepping_info {
  124. char stepping;
  125. char substepping;
  126. };
  127. static const struct stepping_info skl_stepping_info[] = {
  128. {'A', '0'}, {'B', '0'}, {'C', '0'},
  129. {'D', '0'}, {'E', '0'}, {'F', '0'},
  130. {'G', '0'}, {'H', '0'}, {'I', '0'},
  131. {'J', '0'}, {'K', '0'}
  132. };
  133. static const struct stepping_info bxt_stepping_info[] = {
  134. {'A', '0'}, {'A', '1'}, {'A', '2'},
  135. {'B', '0'}, {'B', '1'}, {'B', '2'}
  136. };
  137. static const struct stepping_info no_stepping_info = { '*', '*' };
  138. static const struct stepping_info *
  139. intel_get_stepping_info(struct drm_i915_private *dev_priv)
  140. {
  141. const struct stepping_info *si;
  142. unsigned int size;
  143. if (IS_SKYLAKE(dev_priv)) {
  144. size = ARRAY_SIZE(skl_stepping_info);
  145. si = skl_stepping_info;
  146. } else if (IS_BROXTON(dev_priv)) {
  147. size = ARRAY_SIZE(bxt_stepping_info);
  148. si = bxt_stepping_info;
  149. } else {
  150. size = 0;
  151. }
  152. if (INTEL_REVID(dev_priv) < size)
  153. return si + INTEL_REVID(dev_priv);
  154. return &no_stepping_info;
  155. }
  156. static void gen9_set_dc_state_debugmask(struct drm_i915_private *dev_priv)
  157. {
  158. uint32_t val, mask;
  159. mask = DC_STATE_DEBUG_MASK_MEMORY_UP;
  160. if (IS_BROXTON(dev_priv))
  161. mask |= DC_STATE_DEBUG_MASK_CORES;
  162. /* The below bit doesn't need to be cleared ever afterwards */
  163. val = I915_READ(DC_STATE_DEBUG);
  164. if ((val & mask) != mask) {
  165. val |= mask;
  166. I915_WRITE(DC_STATE_DEBUG, val);
  167. POSTING_READ(DC_STATE_DEBUG);
  168. }
  169. }
  170. /**
  171. * intel_csr_load_program() - write the firmware from memory to register.
  172. * @dev_priv: i915 drm device.
  173. *
  174. * CSR firmware is read from a .bin file and kept in internal memory one time.
  175. * Everytime display comes back from low power state this function is called to
  176. * copy the firmware from internal memory to registers.
  177. */
  178. void intel_csr_load_program(struct drm_i915_private *dev_priv)
  179. {
  180. u32 *payload = dev_priv->csr.dmc_payload;
  181. uint32_t i, fw_size;
  182. if (!IS_GEN9(dev_priv)) {
  183. DRM_ERROR("No CSR support available for this platform\n");
  184. return;
  185. }
  186. if (!dev_priv->csr.dmc_payload) {
  187. DRM_ERROR("Tried to program CSR with empty payload\n");
  188. return;
  189. }
  190. fw_size = dev_priv->csr.dmc_fw_size;
  191. for (i = 0; i < fw_size; i++)
  192. I915_WRITE(CSR_PROGRAM(i), payload[i]);
  193. for (i = 0; i < dev_priv->csr.mmio_count; i++) {
  194. I915_WRITE(dev_priv->csr.mmioaddr[i],
  195. dev_priv->csr.mmiodata[i]);
  196. }
  197. dev_priv->csr.dc_state = 0;
  198. gen9_set_dc_state_debugmask(dev_priv);
  199. }
  200. static uint32_t *parse_csr_fw(struct drm_i915_private *dev_priv,
  201. const struct firmware *fw)
  202. {
  203. struct intel_css_header *css_header;
  204. struct intel_package_header *package_header;
  205. struct intel_dmc_header *dmc_header;
  206. struct intel_csr *csr = &dev_priv->csr;
  207. const struct stepping_info *si = intel_get_stepping_info(dev_priv);
  208. uint32_t dmc_offset = CSR_DEFAULT_FW_OFFSET, readcount = 0, nbytes;
  209. uint32_t i;
  210. uint32_t *dmc_payload;
  211. uint32_t required_version;
  212. if (!fw)
  213. return NULL;
  214. /* Extract CSS Header information*/
  215. css_header = (struct intel_css_header *)fw->data;
  216. if (sizeof(struct intel_css_header) !=
  217. (css_header->header_len * 4)) {
  218. DRM_ERROR("Firmware has wrong CSS header length %u bytes\n",
  219. (css_header->header_len * 4));
  220. return NULL;
  221. }
  222. csr->version = css_header->version;
  223. if (IS_GEMINILAKE(dev_priv)) {
  224. required_version = GLK_CSR_VERSION_REQUIRED;
  225. } else if (IS_KABYLAKE(dev_priv)) {
  226. required_version = KBL_CSR_VERSION_REQUIRED;
  227. } else if (IS_SKYLAKE(dev_priv)) {
  228. required_version = SKL_CSR_VERSION_REQUIRED;
  229. } else if (IS_BROXTON(dev_priv)) {
  230. required_version = BXT_CSR_VERSION_REQUIRED;
  231. } else {
  232. MISSING_CASE(INTEL_REVID(dev_priv));
  233. required_version = 0;
  234. }
  235. if (csr->version != required_version) {
  236. DRM_INFO("Refusing to load DMC firmware v%u.%u,"
  237. " please use v%u.%u [" FIRMWARE_URL "].\n",
  238. CSR_VERSION_MAJOR(csr->version),
  239. CSR_VERSION_MINOR(csr->version),
  240. CSR_VERSION_MAJOR(required_version),
  241. CSR_VERSION_MINOR(required_version));
  242. return NULL;
  243. }
  244. readcount += sizeof(struct intel_css_header);
  245. /* Extract Package Header information*/
  246. package_header = (struct intel_package_header *)
  247. &fw->data[readcount];
  248. if (sizeof(struct intel_package_header) !=
  249. (package_header->header_len * 4)) {
  250. DRM_ERROR("Firmware has wrong package header length %u bytes\n",
  251. (package_header->header_len * 4));
  252. return NULL;
  253. }
  254. readcount += sizeof(struct intel_package_header);
  255. /* Search for dmc_offset to find firware binary. */
  256. for (i = 0; i < package_header->num_entries; i++) {
  257. if (package_header->fw_info[i].substepping == '*' &&
  258. si->stepping == package_header->fw_info[i].stepping) {
  259. dmc_offset = package_header->fw_info[i].offset;
  260. break;
  261. } else if (si->stepping == package_header->fw_info[i].stepping &&
  262. si->substepping == package_header->fw_info[i].substepping) {
  263. dmc_offset = package_header->fw_info[i].offset;
  264. break;
  265. } else if (package_header->fw_info[i].stepping == '*' &&
  266. package_header->fw_info[i].substepping == '*')
  267. dmc_offset = package_header->fw_info[i].offset;
  268. }
  269. if (dmc_offset == CSR_DEFAULT_FW_OFFSET) {
  270. DRM_ERROR("Firmware not supported for %c stepping\n",
  271. si->stepping);
  272. return NULL;
  273. }
  274. readcount += dmc_offset;
  275. /* Extract dmc_header information. */
  276. dmc_header = (struct intel_dmc_header *)&fw->data[readcount];
  277. if (sizeof(struct intel_dmc_header) != (dmc_header->header_len)) {
  278. DRM_ERROR("Firmware has wrong dmc header length %u bytes\n",
  279. (dmc_header->header_len));
  280. return NULL;
  281. }
  282. readcount += sizeof(struct intel_dmc_header);
  283. /* Cache the dmc header info. */
  284. if (dmc_header->mmio_count > ARRAY_SIZE(csr->mmioaddr)) {
  285. DRM_ERROR("Firmware has wrong mmio count %u\n",
  286. dmc_header->mmio_count);
  287. return NULL;
  288. }
  289. csr->mmio_count = dmc_header->mmio_count;
  290. for (i = 0; i < dmc_header->mmio_count; i++) {
  291. if (dmc_header->mmioaddr[i] < CSR_MMIO_START_RANGE ||
  292. dmc_header->mmioaddr[i] > CSR_MMIO_END_RANGE) {
  293. DRM_ERROR(" Firmware has wrong mmio address 0x%x\n",
  294. dmc_header->mmioaddr[i]);
  295. return NULL;
  296. }
  297. csr->mmioaddr[i] = _MMIO(dmc_header->mmioaddr[i]);
  298. csr->mmiodata[i] = dmc_header->mmiodata[i];
  299. }
  300. /* fw_size is in dwords, so multiplied by 4 to convert into bytes. */
  301. nbytes = dmc_header->fw_size * 4;
  302. if (nbytes > CSR_MAX_FW_SIZE) {
  303. DRM_ERROR("CSR firmware too big (%u) bytes\n", nbytes);
  304. return NULL;
  305. }
  306. csr->dmc_fw_size = dmc_header->fw_size;
  307. dmc_payload = kmalloc(nbytes, GFP_KERNEL);
  308. if (!dmc_payload) {
  309. DRM_ERROR("Memory allocation failed for dmc payload\n");
  310. return NULL;
  311. }
  312. return memcpy(dmc_payload, &fw->data[readcount], nbytes);
  313. }
  314. static void csr_load_work_fn(struct work_struct *work)
  315. {
  316. struct drm_i915_private *dev_priv;
  317. struct intel_csr *csr;
  318. const struct firmware *fw = NULL;
  319. dev_priv = container_of(work, typeof(*dev_priv), csr.work);
  320. csr = &dev_priv->csr;
  321. request_firmware(&fw, dev_priv->csr.fw_path, &dev_priv->drm.pdev->dev);
  322. if (fw)
  323. dev_priv->csr.dmc_payload = parse_csr_fw(dev_priv, fw);
  324. if (dev_priv->csr.dmc_payload) {
  325. intel_csr_load_program(dev_priv);
  326. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  327. DRM_INFO("Finished loading DMC firmware %s (v%u.%u)\n",
  328. dev_priv->csr.fw_path,
  329. CSR_VERSION_MAJOR(csr->version),
  330. CSR_VERSION_MINOR(csr->version));
  331. } else {
  332. dev_notice(dev_priv->drm.dev,
  333. "Failed to load DMC firmware"
  334. " [" FIRMWARE_URL "],"
  335. " disabling runtime power management.\n");
  336. }
  337. release_firmware(fw);
  338. }
  339. /**
  340. * intel_csr_ucode_init() - initialize the firmware loading.
  341. * @dev_priv: i915 drm device.
  342. *
  343. * This function is called at the time of loading the display driver to read
  344. * firmware from a .bin file and copied into a internal memory.
  345. */
  346. void intel_csr_ucode_init(struct drm_i915_private *dev_priv)
  347. {
  348. struct intel_csr *csr = &dev_priv->csr;
  349. INIT_WORK(&dev_priv->csr.work, csr_load_work_fn);
  350. if (!HAS_CSR(dev_priv))
  351. return;
  352. if (IS_GEMINILAKE(dev_priv))
  353. csr->fw_path = I915_CSR_GLK;
  354. else if (IS_KABYLAKE(dev_priv))
  355. csr->fw_path = I915_CSR_KBL;
  356. else if (IS_SKYLAKE(dev_priv))
  357. csr->fw_path = I915_CSR_SKL;
  358. else if (IS_BROXTON(dev_priv))
  359. csr->fw_path = I915_CSR_BXT;
  360. else {
  361. DRM_ERROR("Unexpected: no known CSR firmware for platform\n");
  362. return;
  363. }
  364. DRM_DEBUG_KMS("Loading %s\n", csr->fw_path);
  365. /*
  366. * Obtain a runtime pm reference, until CSR is loaded,
  367. * to avoid entering runtime-suspend.
  368. */
  369. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  370. schedule_work(&dev_priv->csr.work);
  371. }
  372. /**
  373. * intel_csr_ucode_suspend() - prepare CSR firmware before system suspend
  374. * @dev_priv: i915 drm device
  375. *
  376. * Prepare the DMC firmware before entering system suspend. This includes
  377. * flushing pending work items and releasing any resources acquired during
  378. * init.
  379. */
  380. void intel_csr_ucode_suspend(struct drm_i915_private *dev_priv)
  381. {
  382. if (!HAS_CSR(dev_priv))
  383. return;
  384. flush_work(&dev_priv->csr.work);
  385. /* Drop the reference held in case DMC isn't loaded. */
  386. if (!dev_priv->csr.dmc_payload)
  387. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  388. }
  389. /**
  390. * intel_csr_ucode_resume() - init CSR firmware during system resume
  391. * @dev_priv: i915 drm device
  392. *
  393. * Reinitialize the DMC firmware during system resume, reacquiring any
  394. * resources released in intel_csr_ucode_suspend().
  395. */
  396. void intel_csr_ucode_resume(struct drm_i915_private *dev_priv)
  397. {
  398. if (!HAS_CSR(dev_priv))
  399. return;
  400. /*
  401. * Reacquire the reference to keep RPM disabled in case DMC isn't
  402. * loaded.
  403. */
  404. if (!dev_priv->csr.dmc_payload)
  405. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  406. }
  407. /**
  408. * intel_csr_ucode_fini() - unload the CSR firmware.
  409. * @dev_priv: i915 drm device.
  410. *
  411. * Firmmware unloading includes freeing the internal memory and reset the
  412. * firmware loading status.
  413. */
  414. void intel_csr_ucode_fini(struct drm_i915_private *dev_priv)
  415. {
  416. if (!HAS_CSR(dev_priv))
  417. return;
  418. intel_csr_ucode_suspend(dev_priv);
  419. kfree(dev_priv->csr.dmc_payload);
  420. }