i915_sysfs.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Ben Widawsky <ben@bwidawsk.net>
  25. *
  26. */
  27. #include <linux/device.h>
  28. #include <linux/module.h>
  29. #include <linux/stat.h>
  30. #include <linux/sysfs.h>
  31. #include "intel_drv.h"
  32. #include "i915_drv.h"
  33. static inline struct drm_i915_private *kdev_minor_to_i915(struct device *kdev)
  34. {
  35. struct drm_minor *minor = dev_get_drvdata(kdev);
  36. return to_i915(minor->dev);
  37. }
  38. #ifdef CONFIG_PM
  39. static u32 calc_residency(struct drm_i915_private *dev_priv,
  40. i915_reg_t reg)
  41. {
  42. return DIV_ROUND_CLOSEST_ULL(intel_rc6_residency_us(dev_priv, reg),
  43. 1000);
  44. }
  45. static ssize_t
  46. show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
  47. {
  48. return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6());
  49. }
  50. static ssize_t
  51. show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
  52. {
  53. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  54. u32 rc6_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6);
  55. return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
  56. }
  57. static ssize_t
  58. show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
  59. {
  60. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  61. u32 rc6p_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6p);
  62. return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
  63. }
  64. static ssize_t
  65. show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
  66. {
  67. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  68. u32 rc6pp_residency = calc_residency(dev_priv, GEN6_GT_GFX_RC6pp);
  69. return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
  70. }
  71. static ssize_t
  72. show_media_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
  73. {
  74. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  75. u32 rc6_residency = calc_residency(dev_priv, VLV_GT_MEDIA_RC6);
  76. return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
  77. }
  78. static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
  79. static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
  80. static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
  81. static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
  82. static DEVICE_ATTR(media_rc6_residency_ms, S_IRUGO, show_media_rc6_ms, NULL);
  83. static struct attribute *rc6_attrs[] = {
  84. &dev_attr_rc6_enable.attr,
  85. &dev_attr_rc6_residency_ms.attr,
  86. NULL
  87. };
  88. static struct attribute_group rc6_attr_group = {
  89. .name = power_group_name,
  90. .attrs = rc6_attrs
  91. };
  92. static struct attribute *rc6p_attrs[] = {
  93. &dev_attr_rc6p_residency_ms.attr,
  94. &dev_attr_rc6pp_residency_ms.attr,
  95. NULL
  96. };
  97. static struct attribute_group rc6p_attr_group = {
  98. .name = power_group_name,
  99. .attrs = rc6p_attrs
  100. };
  101. static struct attribute *media_rc6_attrs[] = {
  102. &dev_attr_media_rc6_residency_ms.attr,
  103. NULL
  104. };
  105. static struct attribute_group media_rc6_attr_group = {
  106. .name = power_group_name,
  107. .attrs = media_rc6_attrs
  108. };
  109. #endif
  110. static int l3_access_valid(struct drm_i915_private *dev_priv, loff_t offset)
  111. {
  112. if (!HAS_L3_DPF(dev_priv))
  113. return -EPERM;
  114. if (offset % 4 != 0)
  115. return -EINVAL;
  116. if (offset >= GEN7_L3LOG_SIZE)
  117. return -ENXIO;
  118. return 0;
  119. }
  120. static ssize_t
  121. i915_l3_read(struct file *filp, struct kobject *kobj,
  122. struct bin_attribute *attr, char *buf,
  123. loff_t offset, size_t count)
  124. {
  125. struct device *kdev = kobj_to_dev(kobj);
  126. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  127. struct drm_device *dev = &dev_priv->drm;
  128. int slice = (int)(uintptr_t)attr->private;
  129. int ret;
  130. count = round_down(count, 4);
  131. ret = l3_access_valid(dev_priv, offset);
  132. if (ret)
  133. return ret;
  134. count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count);
  135. ret = i915_mutex_lock_interruptible(dev);
  136. if (ret)
  137. return ret;
  138. if (dev_priv->l3_parity.remap_info[slice])
  139. memcpy(buf,
  140. dev_priv->l3_parity.remap_info[slice] + (offset/4),
  141. count);
  142. else
  143. memset(buf, 0, count);
  144. mutex_unlock(&dev->struct_mutex);
  145. return count;
  146. }
  147. static ssize_t
  148. i915_l3_write(struct file *filp, struct kobject *kobj,
  149. struct bin_attribute *attr, char *buf,
  150. loff_t offset, size_t count)
  151. {
  152. struct device *kdev = kobj_to_dev(kobj);
  153. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  154. struct drm_device *dev = &dev_priv->drm;
  155. struct i915_gem_context *ctx;
  156. u32 *temp = NULL; /* Just here to make handling failures easy */
  157. int slice = (int)(uintptr_t)attr->private;
  158. int ret;
  159. if (!HAS_HW_CONTEXTS(dev_priv))
  160. return -ENXIO;
  161. ret = l3_access_valid(dev_priv, offset);
  162. if (ret)
  163. return ret;
  164. ret = i915_mutex_lock_interruptible(dev);
  165. if (ret)
  166. return ret;
  167. if (!dev_priv->l3_parity.remap_info[slice]) {
  168. temp = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
  169. if (!temp) {
  170. mutex_unlock(&dev->struct_mutex);
  171. return -ENOMEM;
  172. }
  173. }
  174. /* TODO: Ideally we really want a GPU reset here to make sure errors
  175. * aren't propagated. Since I cannot find a stable way to reset the GPU
  176. * at this point it is left as a TODO.
  177. */
  178. if (temp)
  179. dev_priv->l3_parity.remap_info[slice] = temp;
  180. memcpy(dev_priv->l3_parity.remap_info[slice] + (offset/4), buf, count);
  181. /* NB: We defer the remapping until we switch to the context */
  182. list_for_each_entry(ctx, &dev_priv->context_list, link)
  183. ctx->remap_slice |= (1<<slice);
  184. mutex_unlock(&dev->struct_mutex);
  185. return count;
  186. }
  187. static struct bin_attribute dpf_attrs = {
  188. .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
  189. .size = GEN7_L3LOG_SIZE,
  190. .read = i915_l3_read,
  191. .write = i915_l3_write,
  192. .mmap = NULL,
  193. .private = (void *)0
  194. };
  195. static struct bin_attribute dpf_attrs_1 = {
  196. .attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
  197. .size = GEN7_L3LOG_SIZE,
  198. .read = i915_l3_read,
  199. .write = i915_l3_write,
  200. .mmap = NULL,
  201. .private = (void *)1
  202. };
  203. static ssize_t gt_act_freq_mhz_show(struct device *kdev,
  204. struct device_attribute *attr, char *buf)
  205. {
  206. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  207. int ret;
  208. intel_runtime_pm_get(dev_priv);
  209. mutex_lock(&dev_priv->rps.hw_lock);
  210. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  211. u32 freq;
  212. freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  213. ret = intel_gpu_freq(dev_priv, (freq >> 8) & 0xff);
  214. } else {
  215. u32 rpstat = I915_READ(GEN6_RPSTAT1);
  216. if (IS_GEN9(dev_priv))
  217. ret = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
  218. else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  219. ret = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  220. else
  221. ret = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  222. ret = intel_gpu_freq(dev_priv, ret);
  223. }
  224. mutex_unlock(&dev_priv->rps.hw_lock);
  225. intel_runtime_pm_put(dev_priv);
  226. return snprintf(buf, PAGE_SIZE, "%d\n", ret);
  227. }
  228. static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
  229. struct device_attribute *attr, char *buf)
  230. {
  231. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  232. return snprintf(buf, PAGE_SIZE, "%d\n",
  233. intel_gpu_freq(dev_priv,
  234. dev_priv->rps.cur_freq));
  235. }
  236. static ssize_t gt_boost_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
  237. {
  238. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  239. return snprintf(buf, PAGE_SIZE, "%d\n",
  240. intel_gpu_freq(dev_priv,
  241. dev_priv->rps.boost_freq));
  242. }
  243. static ssize_t gt_boost_freq_mhz_store(struct device *kdev,
  244. struct device_attribute *attr,
  245. const char *buf, size_t count)
  246. {
  247. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  248. u32 val;
  249. ssize_t ret;
  250. ret = kstrtou32(buf, 0, &val);
  251. if (ret)
  252. return ret;
  253. /* Validate against (static) hardware limits */
  254. val = intel_freq_opcode(dev_priv, val);
  255. if (val < dev_priv->rps.min_freq || val > dev_priv->rps.max_freq)
  256. return -EINVAL;
  257. mutex_lock(&dev_priv->rps.hw_lock);
  258. dev_priv->rps.boost_freq = val;
  259. mutex_unlock(&dev_priv->rps.hw_lock);
  260. return count;
  261. }
  262. static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
  263. struct device_attribute *attr, char *buf)
  264. {
  265. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  266. return snprintf(buf, PAGE_SIZE, "%d\n",
  267. intel_gpu_freq(dev_priv,
  268. dev_priv->rps.efficient_freq));
  269. }
  270. static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
  271. {
  272. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  273. return snprintf(buf, PAGE_SIZE, "%d\n",
  274. intel_gpu_freq(dev_priv,
  275. dev_priv->rps.max_freq_softlimit));
  276. }
  277. static ssize_t gt_max_freq_mhz_store(struct device *kdev,
  278. struct device_attribute *attr,
  279. const char *buf, size_t count)
  280. {
  281. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  282. u32 val;
  283. ssize_t ret;
  284. ret = kstrtou32(buf, 0, &val);
  285. if (ret)
  286. return ret;
  287. intel_runtime_pm_get(dev_priv);
  288. mutex_lock(&dev_priv->rps.hw_lock);
  289. val = intel_freq_opcode(dev_priv, val);
  290. if (val < dev_priv->rps.min_freq ||
  291. val > dev_priv->rps.max_freq ||
  292. val < dev_priv->rps.min_freq_softlimit) {
  293. mutex_unlock(&dev_priv->rps.hw_lock);
  294. intel_runtime_pm_put(dev_priv);
  295. return -EINVAL;
  296. }
  297. if (val > dev_priv->rps.rp0_freq)
  298. DRM_DEBUG("User requested overclocking to %d\n",
  299. intel_gpu_freq(dev_priv, val));
  300. dev_priv->rps.max_freq_softlimit = val;
  301. val = clamp_t(int, dev_priv->rps.cur_freq,
  302. dev_priv->rps.min_freq_softlimit,
  303. dev_priv->rps.max_freq_softlimit);
  304. /* We still need *_set_rps to process the new max_delay and
  305. * update the interrupt limits and PMINTRMSK even though
  306. * frequency request may be unchanged. */
  307. ret = intel_set_rps(dev_priv, val);
  308. mutex_unlock(&dev_priv->rps.hw_lock);
  309. intel_runtime_pm_put(dev_priv);
  310. return ret ?: count;
  311. }
  312. static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
  313. {
  314. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  315. return snprintf(buf, PAGE_SIZE, "%d\n",
  316. intel_gpu_freq(dev_priv,
  317. dev_priv->rps.min_freq_softlimit));
  318. }
  319. static ssize_t gt_min_freq_mhz_store(struct device *kdev,
  320. struct device_attribute *attr,
  321. const char *buf, size_t count)
  322. {
  323. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  324. u32 val;
  325. ssize_t ret;
  326. ret = kstrtou32(buf, 0, &val);
  327. if (ret)
  328. return ret;
  329. intel_runtime_pm_get(dev_priv);
  330. mutex_lock(&dev_priv->rps.hw_lock);
  331. val = intel_freq_opcode(dev_priv, val);
  332. if (val < dev_priv->rps.min_freq ||
  333. val > dev_priv->rps.max_freq ||
  334. val > dev_priv->rps.max_freq_softlimit) {
  335. mutex_unlock(&dev_priv->rps.hw_lock);
  336. intel_runtime_pm_put(dev_priv);
  337. return -EINVAL;
  338. }
  339. dev_priv->rps.min_freq_softlimit = val;
  340. val = clamp_t(int, dev_priv->rps.cur_freq,
  341. dev_priv->rps.min_freq_softlimit,
  342. dev_priv->rps.max_freq_softlimit);
  343. /* We still need *_set_rps to process the new min_delay and
  344. * update the interrupt limits and PMINTRMSK even though
  345. * frequency request may be unchanged. */
  346. ret = intel_set_rps(dev_priv, val);
  347. mutex_unlock(&dev_priv->rps.hw_lock);
  348. intel_runtime_pm_put(dev_priv);
  349. return ret ?: count;
  350. }
  351. static DEVICE_ATTR(gt_act_freq_mhz, S_IRUGO, gt_act_freq_mhz_show, NULL);
  352. static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL);
  353. static DEVICE_ATTR(gt_boost_freq_mhz, S_IRUGO | S_IWUSR, gt_boost_freq_mhz_show, gt_boost_freq_mhz_store);
  354. static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store);
  355. static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store);
  356. static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL);
  357. static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
  358. static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
  359. static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
  360. static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
  361. /* For now we have a static number of RP states */
  362. static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
  363. {
  364. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  365. u32 val;
  366. if (attr == &dev_attr_gt_RP0_freq_mhz)
  367. val = intel_gpu_freq(dev_priv, dev_priv->rps.rp0_freq);
  368. else if (attr == &dev_attr_gt_RP1_freq_mhz)
  369. val = intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq);
  370. else if (attr == &dev_attr_gt_RPn_freq_mhz)
  371. val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq);
  372. else
  373. BUG();
  374. return snprintf(buf, PAGE_SIZE, "%d\n", val);
  375. }
  376. static const struct attribute *gen6_attrs[] = {
  377. &dev_attr_gt_act_freq_mhz.attr,
  378. &dev_attr_gt_cur_freq_mhz.attr,
  379. &dev_attr_gt_boost_freq_mhz.attr,
  380. &dev_attr_gt_max_freq_mhz.attr,
  381. &dev_attr_gt_min_freq_mhz.attr,
  382. &dev_attr_gt_RP0_freq_mhz.attr,
  383. &dev_attr_gt_RP1_freq_mhz.attr,
  384. &dev_attr_gt_RPn_freq_mhz.attr,
  385. NULL,
  386. };
  387. static const struct attribute *vlv_attrs[] = {
  388. &dev_attr_gt_act_freq_mhz.attr,
  389. &dev_attr_gt_cur_freq_mhz.attr,
  390. &dev_attr_gt_boost_freq_mhz.attr,
  391. &dev_attr_gt_max_freq_mhz.attr,
  392. &dev_attr_gt_min_freq_mhz.attr,
  393. &dev_attr_gt_RP0_freq_mhz.attr,
  394. &dev_attr_gt_RP1_freq_mhz.attr,
  395. &dev_attr_gt_RPn_freq_mhz.attr,
  396. &dev_attr_vlv_rpe_freq_mhz.attr,
  397. NULL,
  398. };
  399. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  400. static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
  401. struct bin_attribute *attr, char *buf,
  402. loff_t off, size_t count)
  403. {
  404. struct device *kdev = kobj_to_dev(kobj);
  405. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  406. struct drm_i915_error_state_buf error_str;
  407. struct i915_gpu_state *gpu;
  408. ssize_t ret;
  409. ret = i915_error_state_buf_init(&error_str, dev_priv, count, off);
  410. if (ret)
  411. return ret;
  412. gpu = i915_first_error_state(dev_priv);
  413. ret = i915_error_state_to_str(&error_str, gpu);
  414. if (ret)
  415. goto out;
  416. ret = count < error_str.bytes ? count : error_str.bytes;
  417. memcpy(buf, error_str.buf, ret);
  418. out:
  419. i915_gpu_state_put(gpu);
  420. i915_error_state_buf_release(&error_str);
  421. return ret;
  422. }
  423. static ssize_t error_state_write(struct file *file, struct kobject *kobj,
  424. struct bin_attribute *attr, char *buf,
  425. loff_t off, size_t count)
  426. {
  427. struct device *kdev = kobj_to_dev(kobj);
  428. struct drm_i915_private *dev_priv = kdev_minor_to_i915(kdev);
  429. DRM_DEBUG_DRIVER("Resetting error state\n");
  430. i915_reset_error_state(dev_priv);
  431. return count;
  432. }
  433. static struct bin_attribute error_state_attr = {
  434. .attr.name = "error",
  435. .attr.mode = S_IRUSR | S_IWUSR,
  436. .size = 0,
  437. .read = error_state_read,
  438. .write = error_state_write,
  439. };
  440. static void i915_setup_error_capture(struct device *kdev)
  441. {
  442. if (sysfs_create_bin_file(&kdev->kobj, &error_state_attr))
  443. DRM_ERROR("error_state sysfs setup failed\n");
  444. }
  445. static void i915_teardown_error_capture(struct device *kdev)
  446. {
  447. sysfs_remove_bin_file(&kdev->kobj, &error_state_attr);
  448. }
  449. #else
  450. static void i915_setup_error_capture(struct device *kdev) {}
  451. static void i915_teardown_error_capture(struct device *kdev) {}
  452. #endif
  453. void i915_setup_sysfs(struct drm_i915_private *dev_priv)
  454. {
  455. struct device *kdev = dev_priv->drm.primary->kdev;
  456. int ret;
  457. #ifdef CONFIG_PM
  458. if (HAS_RC6(dev_priv)) {
  459. ret = sysfs_merge_group(&kdev->kobj,
  460. &rc6_attr_group);
  461. if (ret)
  462. DRM_ERROR("RC6 residency sysfs setup failed\n");
  463. }
  464. if (HAS_RC6p(dev_priv)) {
  465. ret = sysfs_merge_group(&kdev->kobj,
  466. &rc6p_attr_group);
  467. if (ret)
  468. DRM_ERROR("RC6p residency sysfs setup failed\n");
  469. }
  470. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  471. ret = sysfs_merge_group(&kdev->kobj,
  472. &media_rc6_attr_group);
  473. if (ret)
  474. DRM_ERROR("Media RC6 residency sysfs setup failed\n");
  475. }
  476. #endif
  477. if (HAS_L3_DPF(dev_priv)) {
  478. ret = device_create_bin_file(kdev, &dpf_attrs);
  479. if (ret)
  480. DRM_ERROR("l3 parity sysfs setup failed\n");
  481. if (NUM_L3_SLICES(dev_priv) > 1) {
  482. ret = device_create_bin_file(kdev,
  483. &dpf_attrs_1);
  484. if (ret)
  485. DRM_ERROR("l3 parity slice 1 setup failed\n");
  486. }
  487. }
  488. ret = 0;
  489. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  490. ret = sysfs_create_files(&kdev->kobj, vlv_attrs);
  491. else if (INTEL_GEN(dev_priv) >= 6)
  492. ret = sysfs_create_files(&kdev->kobj, gen6_attrs);
  493. if (ret)
  494. DRM_ERROR("RPS sysfs setup failed\n");
  495. i915_setup_error_capture(kdev);
  496. }
  497. void i915_teardown_sysfs(struct drm_i915_private *dev_priv)
  498. {
  499. struct device *kdev = dev_priv->drm.primary->kdev;
  500. i915_teardown_error_capture(kdev);
  501. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  502. sysfs_remove_files(&kdev->kobj, vlv_attrs);
  503. else
  504. sysfs_remove_files(&kdev->kobj, gen6_attrs);
  505. device_remove_bin_file(kdev, &dpf_attrs_1);
  506. device_remove_bin_file(kdev, &dpf_attrs);
  507. #ifdef CONFIG_PM
  508. sysfs_unmerge_group(&kdev->kobj, &rc6_attr_group);
  509. sysfs_unmerge_group(&kdev->kobj, &rc6p_attr_group);
  510. #endif
  511. }