interrupt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <kevin.tian@intel.com>
  25. * Zhi Wang <zhi.a.wang@intel.com>
  26. *
  27. * Contributors:
  28. * Min he <min.he@intel.com>
  29. *
  30. */
  31. #include "i915_drv.h"
  32. #include "gvt.h"
  33. /* common offset among interrupt control registers */
  34. #define regbase_to_isr(base) (base)
  35. #define regbase_to_imr(base) (base + 0x4)
  36. #define regbase_to_iir(base) (base + 0x8)
  37. #define regbase_to_ier(base) (base + 0xC)
  38. #define iir_to_regbase(iir) (iir - 0x8)
  39. #define ier_to_regbase(ier) (ier - 0xC)
  40. #define get_event_virt_handler(irq, e) (irq->events[e].v_handler)
  41. #define get_irq_info(irq, e) (irq->events[e].info)
  42. #define irq_to_gvt(irq) \
  43. container_of(irq, struct intel_gvt, irq)
  44. static void update_upstream_irq(struct intel_vgpu *vgpu,
  45. struct intel_gvt_irq_info *info);
  46. static const char * const irq_name[INTEL_GVT_EVENT_MAX] = {
  47. [RCS_MI_USER_INTERRUPT] = "Render CS MI USER INTERRUPT",
  48. [RCS_DEBUG] = "Render EU debug from SVG",
  49. [RCS_MMIO_SYNC_FLUSH] = "Render MMIO sync flush status",
  50. [RCS_CMD_STREAMER_ERR] = "Render CS error interrupt",
  51. [RCS_PIPE_CONTROL] = "Render PIPE CONTROL notify",
  52. [RCS_WATCHDOG_EXCEEDED] = "Render CS Watchdog counter exceeded",
  53. [RCS_PAGE_DIRECTORY_FAULT] = "Render page directory faults",
  54. [RCS_AS_CONTEXT_SWITCH] = "Render AS Context Switch Interrupt",
  55. [VCS_MI_USER_INTERRUPT] = "Video CS MI USER INTERRUPT",
  56. [VCS_MMIO_SYNC_FLUSH] = "Video MMIO sync flush status",
  57. [VCS_CMD_STREAMER_ERR] = "Video CS error interrupt",
  58. [VCS_MI_FLUSH_DW] = "Video MI FLUSH DW notify",
  59. [VCS_WATCHDOG_EXCEEDED] = "Video CS Watchdog counter exceeded",
  60. [VCS_PAGE_DIRECTORY_FAULT] = "Video page directory faults",
  61. [VCS_AS_CONTEXT_SWITCH] = "Video AS Context Switch Interrupt",
  62. [VCS2_MI_USER_INTERRUPT] = "VCS2 Video CS MI USER INTERRUPT",
  63. [VCS2_MI_FLUSH_DW] = "VCS2 Video MI FLUSH DW notify",
  64. [VCS2_AS_CONTEXT_SWITCH] = "VCS2 Context Switch Interrupt",
  65. [BCS_MI_USER_INTERRUPT] = "Blitter CS MI USER INTERRUPT",
  66. [BCS_MMIO_SYNC_FLUSH] = "Billter MMIO sync flush status",
  67. [BCS_CMD_STREAMER_ERR] = "Blitter CS error interrupt",
  68. [BCS_MI_FLUSH_DW] = "Blitter MI FLUSH DW notify",
  69. [BCS_PAGE_DIRECTORY_FAULT] = "Blitter page directory faults",
  70. [BCS_AS_CONTEXT_SWITCH] = "Blitter AS Context Switch Interrupt",
  71. [VECS_MI_FLUSH_DW] = "Video Enhanced Streamer MI FLUSH DW notify",
  72. [VECS_AS_CONTEXT_SWITCH] = "VECS Context Switch Interrupt",
  73. [PIPE_A_FIFO_UNDERRUN] = "Pipe A FIFO underrun",
  74. [PIPE_A_CRC_ERR] = "Pipe A CRC error",
  75. [PIPE_A_CRC_DONE] = "Pipe A CRC done",
  76. [PIPE_A_VSYNC] = "Pipe A vsync",
  77. [PIPE_A_LINE_COMPARE] = "Pipe A line compare",
  78. [PIPE_A_ODD_FIELD] = "Pipe A odd field",
  79. [PIPE_A_EVEN_FIELD] = "Pipe A even field",
  80. [PIPE_A_VBLANK] = "Pipe A vblank",
  81. [PIPE_B_FIFO_UNDERRUN] = "Pipe B FIFO underrun",
  82. [PIPE_B_CRC_ERR] = "Pipe B CRC error",
  83. [PIPE_B_CRC_DONE] = "Pipe B CRC done",
  84. [PIPE_B_VSYNC] = "Pipe B vsync",
  85. [PIPE_B_LINE_COMPARE] = "Pipe B line compare",
  86. [PIPE_B_ODD_FIELD] = "Pipe B odd field",
  87. [PIPE_B_EVEN_FIELD] = "Pipe B even field",
  88. [PIPE_B_VBLANK] = "Pipe B vblank",
  89. [PIPE_C_VBLANK] = "Pipe C vblank",
  90. [DPST_PHASE_IN] = "DPST phase in event",
  91. [DPST_HISTOGRAM] = "DPST histogram event",
  92. [GSE] = "GSE",
  93. [DP_A_HOTPLUG] = "DP A Hotplug",
  94. [AUX_CHANNEL_A] = "AUX Channel A",
  95. [PERF_COUNTER] = "Performance counter",
  96. [POISON] = "Poison",
  97. [GTT_FAULT] = "GTT fault",
  98. [PRIMARY_A_FLIP_DONE] = "Primary Plane A flip done",
  99. [PRIMARY_B_FLIP_DONE] = "Primary Plane B flip done",
  100. [PRIMARY_C_FLIP_DONE] = "Primary Plane C flip done",
  101. [SPRITE_A_FLIP_DONE] = "Sprite Plane A flip done",
  102. [SPRITE_B_FLIP_DONE] = "Sprite Plane B flip done",
  103. [SPRITE_C_FLIP_DONE] = "Sprite Plane C flip done",
  104. [PCU_THERMAL] = "PCU Thermal Event",
  105. [PCU_PCODE2DRIVER_MAILBOX] = "PCU pcode2driver mailbox event",
  106. [FDI_RX_INTERRUPTS_TRANSCODER_A] = "FDI RX Interrupts Combined A",
  107. [AUDIO_CP_CHANGE_TRANSCODER_A] = "Audio CP Change Transcoder A",
  108. [AUDIO_CP_REQUEST_TRANSCODER_A] = "Audio CP Request Transcoder A",
  109. [FDI_RX_INTERRUPTS_TRANSCODER_B] = "FDI RX Interrupts Combined B",
  110. [AUDIO_CP_CHANGE_TRANSCODER_B] = "Audio CP Change Transcoder B",
  111. [AUDIO_CP_REQUEST_TRANSCODER_B] = "Audio CP Request Transcoder B",
  112. [FDI_RX_INTERRUPTS_TRANSCODER_C] = "FDI RX Interrupts Combined C",
  113. [AUDIO_CP_CHANGE_TRANSCODER_C] = "Audio CP Change Transcoder C",
  114. [AUDIO_CP_REQUEST_TRANSCODER_C] = "Audio CP Request Transcoder C",
  115. [ERR_AND_DBG] = "South Error and Debug Interupts Combined",
  116. [GMBUS] = "Gmbus",
  117. [SDVO_B_HOTPLUG] = "SDVO B hotplug",
  118. [CRT_HOTPLUG] = "CRT Hotplug",
  119. [DP_B_HOTPLUG] = "DisplayPort/HDMI/DVI B Hotplug",
  120. [DP_C_HOTPLUG] = "DisplayPort/HDMI/DVI C Hotplug",
  121. [DP_D_HOTPLUG] = "DisplayPort/HDMI/DVI D Hotplug",
  122. [AUX_CHANNEL_B] = "AUX Channel B",
  123. [AUX_CHANNEL_C] = "AUX Channel C",
  124. [AUX_CHANNEL_D] = "AUX Channel D",
  125. [AUDIO_POWER_STATE_CHANGE_B] = "Audio Power State change Port B",
  126. [AUDIO_POWER_STATE_CHANGE_C] = "Audio Power State change Port C",
  127. [AUDIO_POWER_STATE_CHANGE_D] = "Audio Power State change Port D",
  128. [INTEL_GVT_EVENT_RESERVED] = "RESERVED EVENTS!!!",
  129. };
  130. static inline struct intel_gvt_irq_info *regbase_to_irq_info(
  131. struct intel_gvt *gvt,
  132. unsigned int reg)
  133. {
  134. struct intel_gvt_irq *irq = &gvt->irq;
  135. int i;
  136. for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
  137. if (i915_mmio_reg_offset(irq->info[i]->reg_base) == reg)
  138. return irq->info[i];
  139. }
  140. return NULL;
  141. }
  142. /**
  143. * intel_vgpu_reg_imr_handler - Generic IMR register emulation write handler
  144. * @vgpu: a vGPU
  145. * @reg: register offset written by guest
  146. * @p_data: register data written by guest
  147. * @bytes: register data length
  148. *
  149. * This function is used to emulate the generic IMR register bit change
  150. * behavior.
  151. *
  152. * Returns:
  153. * Zero on success, negative error code if failed.
  154. *
  155. */
  156. int intel_vgpu_reg_imr_handler(struct intel_vgpu *vgpu,
  157. unsigned int reg, void *p_data, unsigned int bytes)
  158. {
  159. struct intel_gvt *gvt = vgpu->gvt;
  160. struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  161. u32 imr = *(u32 *)p_data;
  162. gvt_dbg_irq("write IMR %x, new %08x, old %08x, changed %08x\n",
  163. reg, imr, vgpu_vreg(vgpu, reg), vgpu_vreg(vgpu, reg) ^ imr);
  164. vgpu_vreg(vgpu, reg) = imr;
  165. ops->check_pending_irq(vgpu);
  166. return 0;
  167. }
  168. /**
  169. * intel_vgpu_reg_master_irq_handler - master IRQ write emulation handler
  170. * @vgpu: a vGPU
  171. * @reg: register offset written by guest
  172. * @p_data: register data written by guest
  173. * @bytes: register data length
  174. *
  175. * This function is used to emulate the master IRQ register on gen8+.
  176. *
  177. * Returns:
  178. * Zero on success, negative error code if failed.
  179. *
  180. */
  181. int intel_vgpu_reg_master_irq_handler(struct intel_vgpu *vgpu,
  182. unsigned int reg, void *p_data, unsigned int bytes)
  183. {
  184. struct intel_gvt *gvt = vgpu->gvt;
  185. struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  186. u32 ier = *(u32 *)p_data;
  187. u32 virtual_ier = vgpu_vreg(vgpu, reg);
  188. gvt_dbg_irq("write MASTER_IRQ %x, new %08x, old %08x, changed %08x\n",
  189. reg, ier, virtual_ier, virtual_ier ^ ier);
  190. /*
  191. * GEN8_MASTER_IRQ is a special irq register,
  192. * only bit 31 is allowed to be modified
  193. * and treated as an IER bit.
  194. */
  195. ier &= GEN8_MASTER_IRQ_CONTROL;
  196. virtual_ier &= GEN8_MASTER_IRQ_CONTROL;
  197. vgpu_vreg(vgpu, reg) &= ~GEN8_MASTER_IRQ_CONTROL;
  198. vgpu_vreg(vgpu, reg) |= ier;
  199. ops->check_pending_irq(vgpu);
  200. return 0;
  201. }
  202. /**
  203. * intel_vgpu_reg_ier_handler - Generic IER write emulation handler
  204. * @vgpu: a vGPU
  205. * @reg: register offset written by guest
  206. * @p_data: register data written by guest
  207. * @bytes: register data length
  208. *
  209. * This function is used to emulate the generic IER register behavior.
  210. *
  211. * Returns:
  212. * Zero on success, negative error code if failed.
  213. *
  214. */
  215. int intel_vgpu_reg_ier_handler(struct intel_vgpu *vgpu,
  216. unsigned int reg, void *p_data, unsigned int bytes)
  217. {
  218. struct intel_gvt *gvt = vgpu->gvt;
  219. struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  220. struct intel_gvt_irq_info *info;
  221. u32 ier = *(u32 *)p_data;
  222. gvt_dbg_irq("write IER %x, new %08x, old %08x, changed %08x\n",
  223. reg, ier, vgpu_vreg(vgpu, reg), vgpu_vreg(vgpu, reg) ^ ier);
  224. vgpu_vreg(vgpu, reg) = ier;
  225. info = regbase_to_irq_info(gvt, ier_to_regbase(reg));
  226. if (WARN_ON(!info))
  227. return -EINVAL;
  228. if (info->has_upstream_irq)
  229. update_upstream_irq(vgpu, info);
  230. ops->check_pending_irq(vgpu);
  231. return 0;
  232. }
  233. /**
  234. * intel_vgpu_reg_iir_handler - Generic IIR write emulation handler
  235. * @vgpu: a vGPU
  236. * @reg: register offset written by guest
  237. * @p_data: register data written by guest
  238. * @bytes: register data length
  239. *
  240. * This function is used to emulate the generic IIR register behavior.
  241. *
  242. * Returns:
  243. * Zero on success, negative error code if failed.
  244. *
  245. */
  246. int intel_vgpu_reg_iir_handler(struct intel_vgpu *vgpu, unsigned int reg,
  247. void *p_data, unsigned int bytes)
  248. {
  249. struct intel_gvt_irq_info *info = regbase_to_irq_info(vgpu->gvt,
  250. iir_to_regbase(reg));
  251. u32 iir = *(u32 *)p_data;
  252. gvt_dbg_irq("write IIR %x, new %08x, old %08x, changed %08x\n",
  253. reg, iir, vgpu_vreg(vgpu, reg), vgpu_vreg(vgpu, reg) ^ iir);
  254. if (WARN_ON(!info))
  255. return -EINVAL;
  256. vgpu_vreg(vgpu, reg) &= ~iir;
  257. if (info->has_upstream_irq)
  258. update_upstream_irq(vgpu, info);
  259. return 0;
  260. }
  261. static struct intel_gvt_irq_map gen8_irq_map[] = {
  262. { INTEL_GVT_IRQ_INFO_MASTER, 0, INTEL_GVT_IRQ_INFO_GT0, 0xffff },
  263. { INTEL_GVT_IRQ_INFO_MASTER, 1, INTEL_GVT_IRQ_INFO_GT0, 0xffff0000 },
  264. { INTEL_GVT_IRQ_INFO_MASTER, 2, INTEL_GVT_IRQ_INFO_GT1, 0xffff },
  265. { INTEL_GVT_IRQ_INFO_MASTER, 3, INTEL_GVT_IRQ_INFO_GT1, 0xffff0000 },
  266. { INTEL_GVT_IRQ_INFO_MASTER, 4, INTEL_GVT_IRQ_INFO_GT2, 0xffff },
  267. { INTEL_GVT_IRQ_INFO_MASTER, 6, INTEL_GVT_IRQ_INFO_GT3, 0xffff },
  268. { INTEL_GVT_IRQ_INFO_MASTER, 16, INTEL_GVT_IRQ_INFO_DE_PIPE_A, ~0 },
  269. { INTEL_GVT_IRQ_INFO_MASTER, 17, INTEL_GVT_IRQ_INFO_DE_PIPE_B, ~0 },
  270. { INTEL_GVT_IRQ_INFO_MASTER, 18, INTEL_GVT_IRQ_INFO_DE_PIPE_C, ~0 },
  271. { INTEL_GVT_IRQ_INFO_MASTER, 20, INTEL_GVT_IRQ_INFO_DE_PORT, ~0 },
  272. { INTEL_GVT_IRQ_INFO_MASTER, 22, INTEL_GVT_IRQ_INFO_DE_MISC, ~0 },
  273. { INTEL_GVT_IRQ_INFO_MASTER, 23, INTEL_GVT_IRQ_INFO_PCH, ~0 },
  274. { INTEL_GVT_IRQ_INFO_MASTER, 30, INTEL_GVT_IRQ_INFO_PCU, ~0 },
  275. { -1, -1, ~0 },
  276. };
  277. static void update_upstream_irq(struct intel_vgpu *vgpu,
  278. struct intel_gvt_irq_info *info)
  279. {
  280. struct intel_gvt_irq *irq = &vgpu->gvt->irq;
  281. struct intel_gvt_irq_map *map = irq->irq_map;
  282. struct intel_gvt_irq_info *up_irq_info = NULL;
  283. u32 set_bits = 0;
  284. u32 clear_bits = 0;
  285. int bit;
  286. u32 val = vgpu_vreg(vgpu,
  287. regbase_to_iir(i915_mmio_reg_offset(info->reg_base)))
  288. & vgpu_vreg(vgpu,
  289. regbase_to_ier(i915_mmio_reg_offset(info->reg_base)));
  290. if (!info->has_upstream_irq)
  291. return;
  292. for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
  293. if (info->group != map->down_irq_group)
  294. continue;
  295. if (!up_irq_info)
  296. up_irq_info = irq->info[map->up_irq_group];
  297. else
  298. WARN_ON(up_irq_info != irq->info[map->up_irq_group]);
  299. bit = map->up_irq_bit;
  300. if (val & map->down_irq_bitmask)
  301. set_bits |= (1 << bit);
  302. else
  303. clear_bits |= (1 << bit);
  304. }
  305. WARN_ON(!up_irq_info);
  306. if (up_irq_info->group == INTEL_GVT_IRQ_INFO_MASTER) {
  307. u32 isr = i915_mmio_reg_offset(up_irq_info->reg_base);
  308. vgpu_vreg(vgpu, isr) &= ~clear_bits;
  309. vgpu_vreg(vgpu, isr) |= set_bits;
  310. } else {
  311. u32 iir = regbase_to_iir(
  312. i915_mmio_reg_offset(up_irq_info->reg_base));
  313. u32 imr = regbase_to_imr(
  314. i915_mmio_reg_offset(up_irq_info->reg_base));
  315. vgpu_vreg(vgpu, iir) |= (set_bits & ~vgpu_vreg(vgpu, imr));
  316. }
  317. if (up_irq_info->has_upstream_irq)
  318. update_upstream_irq(vgpu, up_irq_info);
  319. }
  320. static void init_irq_map(struct intel_gvt_irq *irq)
  321. {
  322. struct intel_gvt_irq_map *map;
  323. struct intel_gvt_irq_info *up_info, *down_info;
  324. int up_bit;
  325. for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
  326. up_info = irq->info[map->up_irq_group];
  327. up_bit = map->up_irq_bit;
  328. down_info = irq->info[map->down_irq_group];
  329. set_bit(up_bit, up_info->downstream_irq_bitmap);
  330. down_info->has_upstream_irq = true;
  331. gvt_dbg_irq("[up] grp %d bit %d -> [down] grp %d bitmask %x\n",
  332. up_info->group, up_bit,
  333. down_info->group, map->down_irq_bitmask);
  334. }
  335. }
  336. /* =======================vEvent injection===================== */
  337. static int inject_virtual_interrupt(struct intel_vgpu *vgpu)
  338. {
  339. return intel_gvt_hypervisor_inject_msi(vgpu);
  340. }
  341. static void propagate_event(struct intel_gvt_irq *irq,
  342. enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
  343. {
  344. struct intel_gvt_irq_info *info;
  345. unsigned int reg_base;
  346. int bit;
  347. info = get_irq_info(irq, event);
  348. if (WARN_ON(!info))
  349. return;
  350. reg_base = i915_mmio_reg_offset(info->reg_base);
  351. bit = irq->events[event].bit;
  352. if (!test_bit(bit, (void *)&vgpu_vreg(vgpu,
  353. regbase_to_imr(reg_base)))) {
  354. gvt_dbg_irq("set bit (%d) for (%s) for vgpu (%d)\n",
  355. bit, irq_name[event], vgpu->id);
  356. set_bit(bit, (void *)&vgpu_vreg(vgpu,
  357. regbase_to_iir(reg_base)));
  358. }
  359. }
  360. /* =======================vEvent Handlers===================== */
  361. static void handle_default_event_virt(struct intel_gvt_irq *irq,
  362. enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
  363. {
  364. if (!vgpu->irq.irq_warn_once[event]) {
  365. gvt_dbg_core("vgpu%d: IRQ receive event %d (%s)\n",
  366. vgpu->id, event, irq_name[event]);
  367. vgpu->irq.irq_warn_once[event] = true;
  368. }
  369. propagate_event(irq, event, vgpu);
  370. }
  371. /* =====================GEN specific logic======================= */
  372. /* GEN8 interrupt routines. */
  373. #define DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(regname, regbase) \
  374. static struct intel_gvt_irq_info gen8_##regname##_info = { \
  375. .name = #regname"-IRQ", \
  376. .reg_base = (regbase), \
  377. .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] = \
  378. INTEL_GVT_EVENT_RESERVED}, \
  379. }
  380. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt0, GEN8_GT_ISR(0));
  381. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt1, GEN8_GT_ISR(1));
  382. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt2, GEN8_GT_ISR(2));
  383. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt3, GEN8_GT_ISR(3));
  384. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_a, GEN8_DE_PIPE_ISR(PIPE_A));
  385. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_b, GEN8_DE_PIPE_ISR(PIPE_B));
  386. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_c, GEN8_DE_PIPE_ISR(PIPE_C));
  387. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_port, GEN8_DE_PORT_ISR);
  388. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_misc, GEN8_DE_MISC_ISR);
  389. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(pcu, GEN8_PCU_ISR);
  390. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(master, GEN8_MASTER_IRQ);
  391. static struct intel_gvt_irq_info gvt_base_pch_info = {
  392. .name = "PCH-IRQ",
  393. .reg_base = SDEISR,
  394. .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] =
  395. INTEL_GVT_EVENT_RESERVED},
  396. };
  397. static void gen8_check_pending_irq(struct intel_vgpu *vgpu)
  398. {
  399. struct intel_gvt_irq *irq = &vgpu->gvt->irq;
  400. int i;
  401. if (!(vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ)) &
  402. GEN8_MASTER_IRQ_CONTROL))
  403. return;
  404. for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
  405. struct intel_gvt_irq_info *info = irq->info[i];
  406. u32 reg_base;
  407. if (!info->has_upstream_irq)
  408. continue;
  409. reg_base = i915_mmio_reg_offset(info->reg_base);
  410. if ((vgpu_vreg(vgpu, regbase_to_iir(reg_base))
  411. & vgpu_vreg(vgpu, regbase_to_ier(reg_base))))
  412. update_upstream_irq(vgpu, info);
  413. }
  414. if (vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ))
  415. & ~GEN8_MASTER_IRQ_CONTROL)
  416. inject_virtual_interrupt(vgpu);
  417. }
  418. static void gen8_init_irq(
  419. struct intel_gvt_irq *irq)
  420. {
  421. struct intel_gvt *gvt = irq_to_gvt(irq);
  422. #define SET_BIT_INFO(s, b, e, i) \
  423. do { \
  424. s->events[e].bit = b; \
  425. s->events[e].info = s->info[i]; \
  426. s->info[i]->bit_to_event[b] = e;\
  427. } while (0)
  428. #define SET_IRQ_GROUP(s, g, i) \
  429. do { \
  430. s->info[g] = i; \
  431. (i)->group = g; \
  432. set_bit(g, s->irq_info_bitmap); \
  433. } while (0)
  434. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_MASTER, &gen8_master_info);
  435. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT0, &gen8_gt0_info);
  436. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT1, &gen8_gt1_info);
  437. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT2, &gen8_gt2_info);
  438. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT3, &gen8_gt3_info);
  439. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_A, &gen8_de_pipe_a_info);
  440. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_B, &gen8_de_pipe_b_info);
  441. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_C, &gen8_de_pipe_c_info);
  442. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PORT, &gen8_de_port_info);
  443. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_MISC, &gen8_de_misc_info);
  444. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCU, &gen8_pcu_info);
  445. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCH, &gvt_base_pch_info);
  446. /* GEN8 level 2 interrupts. */
  447. /* GEN8 interrupt GT0 events */
  448. SET_BIT_INFO(irq, 0, RCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
  449. SET_BIT_INFO(irq, 4, RCS_PIPE_CONTROL, INTEL_GVT_IRQ_INFO_GT0);
  450. SET_BIT_INFO(irq, 8, RCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
  451. SET_BIT_INFO(irq, 16, BCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
  452. SET_BIT_INFO(irq, 20, BCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT0);
  453. SET_BIT_INFO(irq, 24, BCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
  454. /* GEN8 interrupt GT1 events */
  455. SET_BIT_INFO(irq, 0, VCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT1);
  456. SET_BIT_INFO(irq, 4, VCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT1);
  457. SET_BIT_INFO(irq, 8, VCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT1);
  458. if (HAS_BSD2(gvt->dev_priv)) {
  459. SET_BIT_INFO(irq, 16, VCS2_MI_USER_INTERRUPT,
  460. INTEL_GVT_IRQ_INFO_GT1);
  461. SET_BIT_INFO(irq, 20, VCS2_MI_FLUSH_DW,
  462. INTEL_GVT_IRQ_INFO_GT1);
  463. SET_BIT_INFO(irq, 24, VCS2_AS_CONTEXT_SWITCH,
  464. INTEL_GVT_IRQ_INFO_GT1);
  465. }
  466. /* GEN8 interrupt GT3 events */
  467. SET_BIT_INFO(irq, 0, VECS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT3);
  468. SET_BIT_INFO(irq, 4, VECS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT3);
  469. SET_BIT_INFO(irq, 8, VECS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT3);
  470. SET_BIT_INFO(irq, 0, PIPE_A_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  471. SET_BIT_INFO(irq, 0, PIPE_B_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  472. SET_BIT_INFO(irq, 0, PIPE_C_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  473. /* GEN8 interrupt DE PORT events */
  474. SET_BIT_INFO(irq, 0, AUX_CHANNEL_A, INTEL_GVT_IRQ_INFO_DE_PORT);
  475. SET_BIT_INFO(irq, 3, DP_A_HOTPLUG, INTEL_GVT_IRQ_INFO_DE_PORT);
  476. /* GEN8 interrupt DE MISC events */
  477. SET_BIT_INFO(irq, 0, GSE, INTEL_GVT_IRQ_INFO_DE_MISC);
  478. /* PCH events */
  479. SET_BIT_INFO(irq, 17, GMBUS, INTEL_GVT_IRQ_INFO_PCH);
  480. SET_BIT_INFO(irq, 19, CRT_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  481. SET_BIT_INFO(irq, 21, DP_B_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  482. SET_BIT_INFO(irq, 22, DP_C_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  483. SET_BIT_INFO(irq, 23, DP_D_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  484. if (IS_BROADWELL(gvt->dev_priv)) {
  485. SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_PCH);
  486. SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_PCH);
  487. SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_PCH);
  488. SET_BIT_INFO(irq, 4, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  489. SET_BIT_INFO(irq, 5, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  490. SET_BIT_INFO(irq, 4, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  491. SET_BIT_INFO(irq, 5, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  492. SET_BIT_INFO(irq, 4, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  493. SET_BIT_INFO(irq, 5, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  494. } else if (IS_SKYLAKE(gvt->dev_priv) || IS_KABYLAKE(gvt->dev_priv)) {
  495. SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_DE_PORT);
  496. SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_DE_PORT);
  497. SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_DE_PORT);
  498. SET_BIT_INFO(irq, 3, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  499. SET_BIT_INFO(irq, 3, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  500. SET_BIT_INFO(irq, 3, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  501. SET_BIT_INFO(irq, 4, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  502. SET_BIT_INFO(irq, 4, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  503. SET_BIT_INFO(irq, 4, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  504. }
  505. /* GEN8 interrupt PCU events */
  506. SET_BIT_INFO(irq, 24, PCU_THERMAL, INTEL_GVT_IRQ_INFO_PCU);
  507. SET_BIT_INFO(irq, 25, PCU_PCODE2DRIVER_MAILBOX, INTEL_GVT_IRQ_INFO_PCU);
  508. }
  509. static struct intel_gvt_irq_ops gen8_irq_ops = {
  510. .init_irq = gen8_init_irq,
  511. .check_pending_irq = gen8_check_pending_irq,
  512. };
  513. /**
  514. * intel_vgpu_trigger_virtual_event - Trigger a virtual event for a vGPU
  515. * @vgpu: a vGPU
  516. * @event: interrupt event
  517. *
  518. * This function is used to trigger a virtual interrupt event for vGPU.
  519. * The caller provides the event to be triggered, the framework itself
  520. * will emulate the IRQ register bit change.
  521. *
  522. */
  523. void intel_vgpu_trigger_virtual_event(struct intel_vgpu *vgpu,
  524. enum intel_gvt_event_type event)
  525. {
  526. struct intel_gvt *gvt = vgpu->gvt;
  527. struct intel_gvt_irq *irq = &gvt->irq;
  528. gvt_event_virt_handler_t handler;
  529. struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  530. handler = get_event_virt_handler(irq, event);
  531. WARN_ON(!handler);
  532. handler(irq, event, vgpu);
  533. ops->check_pending_irq(vgpu);
  534. }
  535. static void init_events(
  536. struct intel_gvt_irq *irq)
  537. {
  538. int i;
  539. for (i = 0; i < INTEL_GVT_EVENT_MAX; i++) {
  540. irq->events[i].info = NULL;
  541. irq->events[i].v_handler = handle_default_event_virt;
  542. }
  543. }
  544. static enum hrtimer_restart vblank_timer_fn(struct hrtimer *data)
  545. {
  546. struct intel_gvt_vblank_timer *vblank_timer;
  547. struct intel_gvt_irq *irq;
  548. struct intel_gvt *gvt;
  549. vblank_timer = container_of(data, struct intel_gvt_vblank_timer, timer);
  550. irq = container_of(vblank_timer, struct intel_gvt_irq, vblank_timer);
  551. gvt = container_of(irq, struct intel_gvt, irq);
  552. intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EMULATE_VBLANK);
  553. hrtimer_add_expires_ns(&vblank_timer->timer, vblank_timer->period);
  554. return HRTIMER_RESTART;
  555. }
  556. /**
  557. * intel_gvt_clean_irq - clean up GVT-g IRQ emulation subsystem
  558. * @gvt: a GVT device
  559. *
  560. * This function is called at driver unloading stage, to clean up GVT-g IRQ
  561. * emulation subsystem.
  562. *
  563. */
  564. void intel_gvt_clean_irq(struct intel_gvt *gvt)
  565. {
  566. struct intel_gvt_irq *irq = &gvt->irq;
  567. hrtimer_cancel(&irq->vblank_timer.timer);
  568. }
  569. #define VBLNAK_TIMER_PERIOD 16000000
  570. /**
  571. * intel_gvt_init_irq - initialize GVT-g IRQ emulation subsystem
  572. * @gvt: a GVT device
  573. *
  574. * This function is called at driver loading stage, to initialize the GVT-g IRQ
  575. * emulation subsystem.
  576. *
  577. * Returns:
  578. * Zero on success, negative error code if failed.
  579. */
  580. int intel_gvt_init_irq(struct intel_gvt *gvt)
  581. {
  582. struct intel_gvt_irq *irq = &gvt->irq;
  583. struct intel_gvt_vblank_timer *vblank_timer = &irq->vblank_timer;
  584. gvt_dbg_core("init irq framework\n");
  585. if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)
  586. || IS_KABYLAKE(gvt->dev_priv)) {
  587. irq->ops = &gen8_irq_ops;
  588. irq->irq_map = gen8_irq_map;
  589. } else {
  590. WARN_ON(1);
  591. return -ENODEV;
  592. }
  593. /* common event initialization */
  594. init_events(irq);
  595. /* gen specific initialization */
  596. irq->ops->init_irq(irq);
  597. init_irq_map(irq);
  598. hrtimer_init(&vblank_timer->timer, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
  599. vblank_timer->timer.function = vblank_timer_fn;
  600. vblank_timer->period = VBLNAK_TIMER_PERIOD;
  601. return 0;
  602. }