gvt.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <kevin.tian@intel.com>
  25. * Eddie Dong <eddie.dong@intel.com>
  26. *
  27. * Contributors:
  28. * Niu Bing <bing.niu@intel.com>
  29. * Zhi Wang <zhi.a.wang@intel.com>
  30. *
  31. */
  32. #ifndef _GVT_H_
  33. #define _GVT_H_
  34. #include "debug.h"
  35. #include "hypercall.h"
  36. #include "mmio.h"
  37. #include "reg.h"
  38. #include "interrupt.h"
  39. #include "gtt.h"
  40. #include "display.h"
  41. #include "edid.h"
  42. #include "execlist.h"
  43. #include "scheduler.h"
  44. #include "sched_policy.h"
  45. #include "render.h"
  46. #include "cmd_parser.h"
  47. #define GVT_MAX_VGPU 8
  48. enum {
  49. INTEL_GVT_HYPERVISOR_XEN = 0,
  50. INTEL_GVT_HYPERVISOR_KVM,
  51. };
  52. struct intel_gvt_host {
  53. bool initialized;
  54. int hypervisor_type;
  55. struct intel_gvt_mpt *mpt;
  56. };
  57. extern struct intel_gvt_host intel_gvt_host;
  58. /* Describe per-platform limitations. */
  59. struct intel_gvt_device_info {
  60. u32 max_support_vgpus;
  61. u32 cfg_space_size;
  62. u32 mmio_size;
  63. u32 mmio_bar;
  64. unsigned long msi_cap_offset;
  65. u32 gtt_start_offset;
  66. u32 gtt_entry_size;
  67. u32 gtt_entry_size_shift;
  68. int gmadr_bytes_in_cmd;
  69. u32 max_surface_size;
  70. };
  71. /* GM resources owned by a vGPU */
  72. struct intel_vgpu_gm {
  73. u64 aperture_sz;
  74. u64 hidden_sz;
  75. struct drm_mm_node low_gm_node;
  76. struct drm_mm_node high_gm_node;
  77. };
  78. #define INTEL_GVT_MAX_NUM_FENCES 32
  79. /* Fences owned by a vGPU */
  80. struct intel_vgpu_fence {
  81. struct drm_i915_fence_reg *regs[INTEL_GVT_MAX_NUM_FENCES];
  82. u32 base;
  83. u32 size;
  84. };
  85. struct intel_vgpu_mmio {
  86. void *vreg;
  87. void *sreg;
  88. bool disable_warn_untrack;
  89. };
  90. #define INTEL_GVT_MAX_CFG_SPACE_SZ 256
  91. #define INTEL_GVT_MAX_BAR_NUM 4
  92. struct intel_vgpu_pci_bar {
  93. u64 size;
  94. bool tracked;
  95. };
  96. struct intel_vgpu_cfg_space {
  97. unsigned char virtual_cfg_space[INTEL_GVT_MAX_CFG_SPACE_SZ];
  98. struct intel_vgpu_pci_bar bar[INTEL_GVT_MAX_BAR_NUM];
  99. };
  100. #define vgpu_cfg_space(vgpu) ((vgpu)->cfg_space.virtual_cfg_space)
  101. #define INTEL_GVT_MAX_PIPE 4
  102. struct intel_vgpu_irq {
  103. bool irq_warn_once[INTEL_GVT_EVENT_MAX];
  104. DECLARE_BITMAP(flip_done_event[INTEL_GVT_MAX_PIPE],
  105. INTEL_GVT_EVENT_MAX);
  106. };
  107. struct intel_vgpu_opregion {
  108. void *va;
  109. u32 gfn[INTEL_GVT_OPREGION_PAGES];
  110. struct page *pages[INTEL_GVT_OPREGION_PAGES];
  111. };
  112. #define vgpu_opregion(vgpu) (&(vgpu->opregion))
  113. #define INTEL_GVT_MAX_PORT 5
  114. struct intel_vgpu_display {
  115. struct intel_vgpu_i2c_edid i2c_edid;
  116. struct intel_vgpu_port ports[INTEL_GVT_MAX_PORT];
  117. struct intel_vgpu_sbi sbi;
  118. };
  119. struct vgpu_sched_ctl {
  120. int weight;
  121. };
  122. struct intel_vgpu {
  123. struct intel_gvt *gvt;
  124. int id;
  125. unsigned long handle; /* vGPU handle used by hypervisor MPT modules */
  126. bool active;
  127. bool pv_notified;
  128. bool failsafe;
  129. bool resetting;
  130. void *sched_data;
  131. struct vgpu_sched_ctl sched_ctl;
  132. struct intel_vgpu_fence fence;
  133. struct intel_vgpu_gm gm;
  134. struct intel_vgpu_cfg_space cfg_space;
  135. struct intel_vgpu_mmio mmio;
  136. struct intel_vgpu_irq irq;
  137. struct intel_vgpu_gtt gtt;
  138. struct intel_vgpu_opregion opregion;
  139. struct intel_vgpu_display display;
  140. struct intel_vgpu_execlist execlist[I915_NUM_ENGINES];
  141. struct list_head workload_q_head[I915_NUM_ENGINES];
  142. struct kmem_cache *workloads;
  143. atomic_t running_workload_num;
  144. ktime_t last_ctx_submit_time;
  145. DECLARE_BITMAP(tlb_handle_pending, I915_NUM_ENGINES);
  146. struct i915_gem_context *shadow_ctx;
  147. #if IS_ENABLED(CONFIG_DRM_I915_GVT_KVMGT)
  148. struct {
  149. struct mdev_device *mdev;
  150. struct vfio_region *region;
  151. int num_regions;
  152. struct eventfd_ctx *intx_trigger;
  153. struct eventfd_ctx *msi_trigger;
  154. struct rb_root cache;
  155. struct mutex cache_lock;
  156. struct notifier_block iommu_notifier;
  157. struct notifier_block group_notifier;
  158. struct kvm *kvm;
  159. struct work_struct release_work;
  160. atomic_t released;
  161. } vdev;
  162. #endif
  163. };
  164. struct intel_gvt_gm {
  165. unsigned long vgpu_allocated_low_gm_size;
  166. unsigned long vgpu_allocated_high_gm_size;
  167. };
  168. struct intel_gvt_fence {
  169. unsigned long vgpu_allocated_fence_num;
  170. };
  171. #define INTEL_GVT_MMIO_HASH_BITS 9
  172. struct intel_gvt_mmio {
  173. u32 *mmio_attribute;
  174. DECLARE_HASHTABLE(mmio_info_table, INTEL_GVT_MMIO_HASH_BITS);
  175. };
  176. struct intel_gvt_firmware {
  177. void *cfg_space;
  178. void *mmio;
  179. bool firmware_loaded;
  180. };
  181. struct intel_gvt_opregion {
  182. void *opregion_va;
  183. u32 opregion_pa;
  184. };
  185. #define NR_MAX_INTEL_VGPU_TYPES 20
  186. struct intel_vgpu_type {
  187. char name[16];
  188. unsigned int avail_instance;
  189. unsigned int low_gm_size;
  190. unsigned int high_gm_size;
  191. unsigned int fence;
  192. unsigned int weight;
  193. enum intel_vgpu_edid resolution;
  194. };
  195. struct intel_gvt {
  196. struct mutex lock;
  197. struct drm_i915_private *dev_priv;
  198. struct idr vgpu_idr; /* vGPU IDR pool */
  199. struct intel_gvt_device_info device_info;
  200. struct intel_gvt_gm gm;
  201. struct intel_gvt_fence fence;
  202. struct intel_gvt_mmio mmio;
  203. struct intel_gvt_firmware firmware;
  204. struct intel_gvt_irq irq;
  205. struct intel_gvt_gtt gtt;
  206. struct intel_gvt_opregion opregion;
  207. struct intel_gvt_workload_scheduler scheduler;
  208. struct notifier_block shadow_ctx_notifier_block[I915_NUM_ENGINES];
  209. DECLARE_HASHTABLE(cmd_table, GVT_CMD_HASH_BITS);
  210. struct intel_vgpu_type *types;
  211. unsigned int num_types;
  212. struct intel_vgpu *idle_vgpu;
  213. struct task_struct *service_thread;
  214. wait_queue_head_t service_thread_wq;
  215. unsigned long service_request;
  216. };
  217. static inline struct intel_gvt *to_gvt(struct drm_i915_private *i915)
  218. {
  219. return i915->gvt;
  220. }
  221. enum {
  222. INTEL_GVT_REQUEST_EMULATE_VBLANK = 0,
  223. INTEL_GVT_REQUEST_SCHED = 1,
  224. };
  225. static inline void intel_gvt_request_service(struct intel_gvt *gvt,
  226. int service)
  227. {
  228. set_bit(service, (void *)&gvt->service_request);
  229. wake_up(&gvt->service_thread_wq);
  230. }
  231. void intel_gvt_free_firmware(struct intel_gvt *gvt);
  232. int intel_gvt_load_firmware(struct intel_gvt *gvt);
  233. /* Aperture/GM space definitions for GVT device */
  234. #define MB_TO_BYTES(mb) ((mb) << 20ULL)
  235. #define BYTES_TO_MB(b) ((b) >> 20ULL)
  236. #define HOST_LOW_GM_SIZE MB_TO_BYTES(128)
  237. #define HOST_HIGH_GM_SIZE MB_TO_BYTES(384)
  238. #define HOST_FENCE 4
  239. /* Aperture/GM space definitions for GVT device */
  240. #define gvt_aperture_sz(gvt) (gvt->dev_priv->ggtt.mappable_end)
  241. #define gvt_aperture_pa_base(gvt) (gvt->dev_priv->ggtt.mappable_base)
  242. #define gvt_ggtt_gm_sz(gvt) (gvt->dev_priv->ggtt.base.total)
  243. #define gvt_ggtt_sz(gvt) \
  244. ((gvt->dev_priv->ggtt.base.total >> PAGE_SHIFT) << 3)
  245. #define gvt_hidden_sz(gvt) (gvt_ggtt_gm_sz(gvt) - gvt_aperture_sz(gvt))
  246. #define gvt_aperture_gmadr_base(gvt) (0)
  247. #define gvt_aperture_gmadr_end(gvt) (gvt_aperture_gmadr_base(gvt) \
  248. + gvt_aperture_sz(gvt) - 1)
  249. #define gvt_hidden_gmadr_base(gvt) (gvt_aperture_gmadr_base(gvt) \
  250. + gvt_aperture_sz(gvt))
  251. #define gvt_hidden_gmadr_end(gvt) (gvt_hidden_gmadr_base(gvt) \
  252. + gvt_hidden_sz(gvt) - 1)
  253. #define gvt_fence_sz(gvt) (gvt->dev_priv->num_fence_regs)
  254. /* Aperture/GM space definitions for vGPU */
  255. #define vgpu_aperture_offset(vgpu) ((vgpu)->gm.low_gm_node.start)
  256. #define vgpu_hidden_offset(vgpu) ((vgpu)->gm.high_gm_node.start)
  257. #define vgpu_aperture_sz(vgpu) ((vgpu)->gm.aperture_sz)
  258. #define vgpu_hidden_sz(vgpu) ((vgpu)->gm.hidden_sz)
  259. #define vgpu_aperture_pa_base(vgpu) \
  260. (gvt_aperture_pa_base(vgpu->gvt) + vgpu_aperture_offset(vgpu))
  261. #define vgpu_ggtt_gm_sz(vgpu) ((vgpu)->gm.aperture_sz + (vgpu)->gm.hidden_sz)
  262. #define vgpu_aperture_pa_end(vgpu) \
  263. (vgpu_aperture_pa_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
  264. #define vgpu_aperture_gmadr_base(vgpu) (vgpu_aperture_offset(vgpu))
  265. #define vgpu_aperture_gmadr_end(vgpu) \
  266. (vgpu_aperture_gmadr_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
  267. #define vgpu_hidden_gmadr_base(vgpu) (vgpu_hidden_offset(vgpu))
  268. #define vgpu_hidden_gmadr_end(vgpu) \
  269. (vgpu_hidden_gmadr_base(vgpu) + vgpu_hidden_sz(vgpu) - 1)
  270. #define vgpu_fence_base(vgpu) (vgpu->fence.base)
  271. #define vgpu_fence_sz(vgpu) (vgpu->fence.size)
  272. struct intel_vgpu_creation_params {
  273. __u64 handle;
  274. __u64 low_gm_sz; /* in MB */
  275. __u64 high_gm_sz; /* in MB */
  276. __u64 fence_sz;
  277. __u64 resolution;
  278. __s32 primary;
  279. __u64 vgpu_id;
  280. __u32 weight;
  281. };
  282. int intel_vgpu_alloc_resource(struct intel_vgpu *vgpu,
  283. struct intel_vgpu_creation_params *param);
  284. void intel_vgpu_reset_resource(struct intel_vgpu *vgpu);
  285. void intel_vgpu_free_resource(struct intel_vgpu *vgpu);
  286. void intel_vgpu_write_fence(struct intel_vgpu *vgpu,
  287. u32 fence, u64 value);
  288. /* Macros for easily accessing vGPU virtual/shadow register */
  289. #define vgpu_vreg(vgpu, reg) \
  290. (*(u32 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
  291. #define vgpu_vreg8(vgpu, reg) \
  292. (*(u8 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
  293. #define vgpu_vreg16(vgpu, reg) \
  294. (*(u16 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
  295. #define vgpu_vreg64(vgpu, reg) \
  296. (*(u64 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
  297. #define vgpu_sreg(vgpu, reg) \
  298. (*(u32 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
  299. #define vgpu_sreg8(vgpu, reg) \
  300. (*(u8 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
  301. #define vgpu_sreg16(vgpu, reg) \
  302. (*(u16 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
  303. #define vgpu_sreg64(vgpu, reg) \
  304. (*(u64 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
  305. #define for_each_active_vgpu(gvt, vgpu, id) \
  306. idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) \
  307. for_each_if(vgpu->active)
  308. static inline void intel_vgpu_write_pci_bar(struct intel_vgpu *vgpu,
  309. u32 offset, u32 val, bool low)
  310. {
  311. u32 *pval;
  312. /* BAR offset should be 32 bits algiend */
  313. offset = rounddown(offset, 4);
  314. pval = (u32 *)(vgpu_cfg_space(vgpu) + offset);
  315. if (low) {
  316. /*
  317. * only update bit 31 - bit 4,
  318. * leave the bit 3 - bit 0 unchanged.
  319. */
  320. *pval = (val & GENMASK(31, 4)) | (*pval & GENMASK(3, 0));
  321. } else {
  322. *pval = val;
  323. }
  324. }
  325. int intel_gvt_init_vgpu_types(struct intel_gvt *gvt);
  326. void intel_gvt_clean_vgpu_types(struct intel_gvt *gvt);
  327. struct intel_vgpu *intel_gvt_create_idle_vgpu(struct intel_gvt *gvt);
  328. void intel_gvt_destroy_idle_vgpu(struct intel_vgpu *vgpu);
  329. struct intel_vgpu *intel_gvt_create_vgpu(struct intel_gvt *gvt,
  330. struct intel_vgpu_type *type);
  331. void intel_gvt_destroy_vgpu(struct intel_vgpu *vgpu);
  332. void intel_gvt_reset_vgpu_locked(struct intel_vgpu *vgpu, bool dmlr,
  333. unsigned int engine_mask);
  334. void intel_gvt_reset_vgpu(struct intel_vgpu *vgpu);
  335. void intel_gvt_activate_vgpu(struct intel_vgpu *vgpu);
  336. void intel_gvt_deactivate_vgpu(struct intel_vgpu *vgpu);
  337. /* validating GM functions */
  338. #define vgpu_gmadr_is_aperture(vgpu, gmadr) \
  339. ((gmadr >= vgpu_aperture_gmadr_base(vgpu)) && \
  340. (gmadr <= vgpu_aperture_gmadr_end(vgpu)))
  341. #define vgpu_gmadr_is_hidden(vgpu, gmadr) \
  342. ((gmadr >= vgpu_hidden_gmadr_base(vgpu)) && \
  343. (gmadr <= vgpu_hidden_gmadr_end(vgpu)))
  344. #define vgpu_gmadr_is_valid(vgpu, gmadr) \
  345. ((vgpu_gmadr_is_aperture(vgpu, gmadr) || \
  346. (vgpu_gmadr_is_hidden(vgpu, gmadr))))
  347. #define gvt_gmadr_is_aperture(gvt, gmadr) \
  348. ((gmadr >= gvt_aperture_gmadr_base(gvt)) && \
  349. (gmadr <= gvt_aperture_gmadr_end(gvt)))
  350. #define gvt_gmadr_is_hidden(gvt, gmadr) \
  351. ((gmadr >= gvt_hidden_gmadr_base(gvt)) && \
  352. (gmadr <= gvt_hidden_gmadr_end(gvt)))
  353. #define gvt_gmadr_is_valid(gvt, gmadr) \
  354. (gvt_gmadr_is_aperture(gvt, gmadr) || \
  355. gvt_gmadr_is_hidden(gvt, gmadr))
  356. bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size);
  357. int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr);
  358. int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr);
  359. int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
  360. unsigned long *h_index);
  361. int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
  362. unsigned long *g_index);
  363. void intel_vgpu_init_cfg_space(struct intel_vgpu *vgpu,
  364. bool primary);
  365. void intel_vgpu_reset_cfg_space(struct intel_vgpu *vgpu);
  366. int intel_vgpu_emulate_cfg_read(struct intel_vgpu *vgpu, unsigned int offset,
  367. void *p_data, unsigned int bytes);
  368. int intel_vgpu_emulate_cfg_write(struct intel_vgpu *vgpu, unsigned int offset,
  369. void *p_data, unsigned int bytes);
  370. void intel_gvt_clean_opregion(struct intel_gvt *gvt);
  371. int intel_gvt_init_opregion(struct intel_gvt *gvt);
  372. void intel_vgpu_clean_opregion(struct intel_vgpu *vgpu);
  373. int intel_vgpu_init_opregion(struct intel_vgpu *vgpu, u32 gpa);
  374. int intel_vgpu_emulate_opregion_request(struct intel_vgpu *vgpu, u32 swsci);
  375. void populate_pvinfo_page(struct intel_vgpu *vgpu);
  376. struct intel_gvt_ops {
  377. int (*emulate_cfg_read)(struct intel_vgpu *, unsigned int, void *,
  378. unsigned int);
  379. int (*emulate_cfg_write)(struct intel_vgpu *, unsigned int, void *,
  380. unsigned int);
  381. int (*emulate_mmio_read)(struct intel_vgpu *, u64, void *,
  382. unsigned int);
  383. int (*emulate_mmio_write)(struct intel_vgpu *, u64, void *,
  384. unsigned int);
  385. struct intel_vgpu *(*vgpu_create)(struct intel_gvt *,
  386. struct intel_vgpu_type *);
  387. void (*vgpu_destroy)(struct intel_vgpu *);
  388. void (*vgpu_reset)(struct intel_vgpu *);
  389. void (*vgpu_activate)(struct intel_vgpu *);
  390. void (*vgpu_deactivate)(struct intel_vgpu *);
  391. };
  392. enum {
  393. GVT_FAILSAFE_UNSUPPORTED_GUEST,
  394. GVT_FAILSAFE_INSUFFICIENT_RESOURCE,
  395. };
  396. #include "mpt.h"
  397. #endif