hibmc_ttm.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /* Hisilicon Hibmc SoC drm driver
  2. *
  3. * Based on the bochs drm driver.
  4. *
  5. * Copyright (c) 2016 Huawei Limited.
  6. *
  7. * Author:
  8. * Rongrong Zou <zourongrong@huawei.com>
  9. * Rongrong Zou <zourongrong@gmail.com>
  10. * Jianhua Li <lijianhua@huawei.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. */
  18. #include <drm/drm_atomic_helper.h>
  19. #include <ttm/ttm_page_alloc.h>
  20. #include "hibmc_drm_drv.h"
  21. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  22. static inline struct hibmc_drm_private *
  23. hibmc_bdev(struct ttm_bo_device *bd)
  24. {
  25. return container_of(bd, struct hibmc_drm_private, bdev);
  26. }
  27. static int
  28. hibmc_ttm_mem_global_init(struct drm_global_reference *ref)
  29. {
  30. return ttm_mem_global_init(ref->object);
  31. }
  32. static void
  33. hibmc_ttm_mem_global_release(struct drm_global_reference *ref)
  34. {
  35. ttm_mem_global_release(ref->object);
  36. }
  37. static int hibmc_ttm_global_init(struct hibmc_drm_private *hibmc)
  38. {
  39. int ret;
  40. hibmc->mem_global_ref.global_type = DRM_GLOBAL_TTM_MEM;
  41. hibmc->mem_global_ref.size = sizeof(struct ttm_mem_global);
  42. hibmc->mem_global_ref.init = &hibmc_ttm_mem_global_init;
  43. hibmc->mem_global_ref.release = &hibmc_ttm_mem_global_release;
  44. ret = drm_global_item_ref(&hibmc->mem_global_ref);
  45. if (ret) {
  46. DRM_ERROR("could not get ref on ttm global: %d\n", ret);
  47. return ret;
  48. }
  49. hibmc->bo_global_ref.mem_glob =
  50. hibmc->mem_global_ref.object;
  51. hibmc->bo_global_ref.ref.global_type = DRM_GLOBAL_TTM_BO;
  52. hibmc->bo_global_ref.ref.size = sizeof(struct ttm_bo_global);
  53. hibmc->bo_global_ref.ref.init = &ttm_bo_global_init;
  54. hibmc->bo_global_ref.ref.release = &ttm_bo_global_release;
  55. ret = drm_global_item_ref(&hibmc->bo_global_ref.ref);
  56. if (ret) {
  57. DRM_ERROR("failed setting up TTM BO subsystem: %d\n", ret);
  58. drm_global_item_unref(&hibmc->mem_global_ref);
  59. return ret;
  60. }
  61. return 0;
  62. }
  63. static void
  64. hibmc_ttm_global_release(struct hibmc_drm_private *hibmc)
  65. {
  66. drm_global_item_unref(&hibmc->bo_global_ref.ref);
  67. drm_global_item_unref(&hibmc->mem_global_ref);
  68. hibmc->mem_global_ref.release = NULL;
  69. }
  70. static void hibmc_bo_ttm_destroy(struct ttm_buffer_object *tbo)
  71. {
  72. struct hibmc_bo *bo = container_of(tbo, struct hibmc_bo, bo);
  73. drm_gem_object_release(&bo->gem);
  74. kfree(bo);
  75. }
  76. static bool hibmc_ttm_bo_is_hibmc_bo(struct ttm_buffer_object *bo)
  77. {
  78. return bo->destroy == &hibmc_bo_ttm_destroy;
  79. }
  80. static int
  81. hibmc_bo_init_mem_type(struct ttm_bo_device *bdev, u32 type,
  82. struct ttm_mem_type_manager *man)
  83. {
  84. switch (type) {
  85. case TTM_PL_SYSTEM:
  86. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  87. man->available_caching = TTM_PL_MASK_CACHING;
  88. man->default_caching = TTM_PL_FLAG_CACHED;
  89. break;
  90. case TTM_PL_VRAM:
  91. man->func = &ttm_bo_manager_func;
  92. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  93. TTM_MEMTYPE_FLAG_MAPPABLE;
  94. man->available_caching = TTM_PL_FLAG_UNCACHED |
  95. TTM_PL_FLAG_WC;
  96. man->default_caching = TTM_PL_FLAG_WC;
  97. break;
  98. default:
  99. DRM_ERROR("unsupported memory type %u\n", type);
  100. return -EINVAL;
  101. }
  102. return 0;
  103. }
  104. void hibmc_ttm_placement(struct hibmc_bo *bo, int domain)
  105. {
  106. u32 count = 0;
  107. u32 i;
  108. bo->placement.placement = bo->placements;
  109. bo->placement.busy_placement = bo->placements;
  110. if (domain & TTM_PL_FLAG_VRAM)
  111. bo->placements[count++].flags = TTM_PL_FLAG_WC |
  112. TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_VRAM;
  113. if (domain & TTM_PL_FLAG_SYSTEM)
  114. bo->placements[count++].flags = TTM_PL_MASK_CACHING |
  115. TTM_PL_FLAG_SYSTEM;
  116. if (!count)
  117. bo->placements[count++].flags = TTM_PL_MASK_CACHING |
  118. TTM_PL_FLAG_SYSTEM;
  119. bo->placement.num_placement = count;
  120. bo->placement.num_busy_placement = count;
  121. for (i = 0; i < count; i++) {
  122. bo->placements[i].fpfn = 0;
  123. bo->placements[i].lpfn = 0;
  124. }
  125. }
  126. static void
  127. hibmc_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
  128. {
  129. struct hibmc_bo *hibmcbo = hibmc_bo(bo);
  130. if (!hibmc_ttm_bo_is_hibmc_bo(bo))
  131. return;
  132. hibmc_ttm_placement(hibmcbo, TTM_PL_FLAG_SYSTEM);
  133. *pl = hibmcbo->placement;
  134. }
  135. static int hibmc_bo_verify_access(struct ttm_buffer_object *bo,
  136. struct file *filp)
  137. {
  138. struct hibmc_bo *hibmcbo = hibmc_bo(bo);
  139. return drm_vma_node_verify_access(&hibmcbo->gem.vma_node,
  140. filp->private_data);
  141. }
  142. static int hibmc_ttm_io_mem_reserve(struct ttm_bo_device *bdev,
  143. struct ttm_mem_reg *mem)
  144. {
  145. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  146. struct hibmc_drm_private *hibmc = hibmc_bdev(bdev);
  147. mem->bus.addr = NULL;
  148. mem->bus.offset = 0;
  149. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  150. mem->bus.base = 0;
  151. mem->bus.is_iomem = false;
  152. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  153. return -EINVAL;
  154. switch (mem->mem_type) {
  155. case TTM_PL_SYSTEM:
  156. /* system memory */
  157. return 0;
  158. case TTM_PL_VRAM:
  159. mem->bus.offset = mem->start << PAGE_SHIFT;
  160. mem->bus.base = pci_resource_start(hibmc->dev->pdev, 0);
  161. mem->bus.is_iomem = true;
  162. break;
  163. default:
  164. return -EINVAL;
  165. }
  166. return 0;
  167. }
  168. static void hibmc_ttm_backend_destroy(struct ttm_tt *tt)
  169. {
  170. ttm_tt_fini(tt);
  171. kfree(tt);
  172. }
  173. static struct ttm_backend_func hibmc_tt_backend_func = {
  174. .destroy = &hibmc_ttm_backend_destroy,
  175. };
  176. static struct ttm_tt *hibmc_ttm_tt_create(struct ttm_bo_device *bdev,
  177. unsigned long size,
  178. u32 page_flags,
  179. struct page *dummy_read_page)
  180. {
  181. struct ttm_tt *tt;
  182. int ret;
  183. tt = kzalloc(sizeof(*tt), GFP_KERNEL);
  184. if (!tt) {
  185. DRM_ERROR("failed to allocate ttm_tt\n");
  186. return NULL;
  187. }
  188. tt->func = &hibmc_tt_backend_func;
  189. ret = ttm_tt_init(tt, bdev, size, page_flags, dummy_read_page);
  190. if (ret) {
  191. DRM_ERROR("failed to initialize ttm_tt: %d\n", ret);
  192. kfree(tt);
  193. return NULL;
  194. }
  195. return tt;
  196. }
  197. static int hibmc_ttm_tt_populate(struct ttm_tt *ttm)
  198. {
  199. return ttm_pool_populate(ttm);
  200. }
  201. static void hibmc_ttm_tt_unpopulate(struct ttm_tt *ttm)
  202. {
  203. ttm_pool_unpopulate(ttm);
  204. }
  205. struct ttm_bo_driver hibmc_bo_driver = {
  206. .ttm_tt_create = hibmc_ttm_tt_create,
  207. .ttm_tt_populate = hibmc_ttm_tt_populate,
  208. .ttm_tt_unpopulate = hibmc_ttm_tt_unpopulate,
  209. .init_mem_type = hibmc_bo_init_mem_type,
  210. .evict_flags = hibmc_bo_evict_flags,
  211. .move = NULL,
  212. .verify_access = hibmc_bo_verify_access,
  213. .io_mem_reserve = &hibmc_ttm_io_mem_reserve,
  214. .io_mem_free = NULL,
  215. };
  216. int hibmc_mm_init(struct hibmc_drm_private *hibmc)
  217. {
  218. int ret;
  219. struct drm_device *dev = hibmc->dev;
  220. struct ttm_bo_device *bdev = &hibmc->bdev;
  221. ret = hibmc_ttm_global_init(hibmc);
  222. if (ret)
  223. return ret;
  224. ret = ttm_bo_device_init(&hibmc->bdev,
  225. hibmc->bo_global_ref.ref.object,
  226. &hibmc_bo_driver,
  227. dev->anon_inode->i_mapping,
  228. DRM_FILE_PAGE_OFFSET,
  229. true);
  230. if (ret) {
  231. hibmc_ttm_global_release(hibmc);
  232. DRM_ERROR("error initializing bo driver: %d\n", ret);
  233. return ret;
  234. }
  235. ret = ttm_bo_init_mm(bdev, TTM_PL_VRAM,
  236. hibmc->fb_size >> PAGE_SHIFT);
  237. if (ret) {
  238. hibmc_ttm_global_release(hibmc);
  239. DRM_ERROR("failed ttm VRAM init: %d\n", ret);
  240. return ret;
  241. }
  242. hibmc->mm_inited = true;
  243. return 0;
  244. }
  245. void hibmc_mm_fini(struct hibmc_drm_private *hibmc)
  246. {
  247. if (!hibmc->mm_inited)
  248. return;
  249. ttm_bo_device_release(&hibmc->bdev);
  250. hibmc_ttm_global_release(hibmc);
  251. hibmc->mm_inited = false;
  252. }
  253. static void hibmc_bo_unref(struct hibmc_bo **bo)
  254. {
  255. struct ttm_buffer_object *tbo;
  256. if ((*bo) == NULL)
  257. return;
  258. tbo = &((*bo)->bo);
  259. ttm_bo_unref(&tbo);
  260. *bo = NULL;
  261. }
  262. int hibmc_bo_create(struct drm_device *dev, int size, int align,
  263. u32 flags, struct hibmc_bo **phibmcbo)
  264. {
  265. struct hibmc_drm_private *hibmc = dev->dev_private;
  266. struct hibmc_bo *hibmcbo;
  267. size_t acc_size;
  268. int ret;
  269. hibmcbo = kzalloc(sizeof(*hibmcbo), GFP_KERNEL);
  270. if (!hibmcbo) {
  271. DRM_ERROR("failed to allocate hibmcbo\n");
  272. return -ENOMEM;
  273. }
  274. ret = drm_gem_object_init(dev, &hibmcbo->gem, size);
  275. if (ret) {
  276. DRM_ERROR("failed to initialize drm gem object: %d\n", ret);
  277. kfree(hibmcbo);
  278. return ret;
  279. }
  280. hibmcbo->bo.bdev = &hibmc->bdev;
  281. hibmc_ttm_placement(hibmcbo, TTM_PL_FLAG_VRAM | TTM_PL_FLAG_SYSTEM);
  282. acc_size = ttm_bo_dma_acc_size(&hibmc->bdev, size,
  283. sizeof(struct hibmc_bo));
  284. ret = ttm_bo_init(&hibmc->bdev, &hibmcbo->bo, size,
  285. ttm_bo_type_device, &hibmcbo->placement,
  286. align >> PAGE_SHIFT, false, NULL, acc_size,
  287. NULL, NULL, hibmc_bo_ttm_destroy);
  288. if (ret) {
  289. hibmc_bo_unref(&hibmcbo);
  290. DRM_ERROR("failed to initialize ttm_bo: %d\n", ret);
  291. return ret;
  292. }
  293. *phibmcbo = hibmcbo;
  294. return 0;
  295. }
  296. int hibmc_bo_pin(struct hibmc_bo *bo, u32 pl_flag, u64 *gpu_addr)
  297. {
  298. int i, ret;
  299. if (bo->pin_count) {
  300. bo->pin_count++;
  301. if (gpu_addr)
  302. *gpu_addr = bo->bo.offset;
  303. return 0;
  304. }
  305. hibmc_ttm_placement(bo, pl_flag);
  306. for (i = 0; i < bo->placement.num_placement; i++)
  307. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  308. ret = ttm_bo_validate(&bo->bo, &bo->placement, false, false);
  309. if (ret)
  310. return ret;
  311. bo->pin_count = 1;
  312. if (gpu_addr)
  313. *gpu_addr = bo->bo.offset;
  314. return 0;
  315. }
  316. int hibmc_bo_unpin(struct hibmc_bo *bo)
  317. {
  318. int i, ret;
  319. if (!bo->pin_count) {
  320. DRM_ERROR("unpin bad %p\n", bo);
  321. return 0;
  322. }
  323. bo->pin_count--;
  324. if (bo->pin_count)
  325. return 0;
  326. for (i = 0; i < bo->placement.num_placement ; i++)
  327. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  328. ret = ttm_bo_validate(&bo->bo, &bo->placement, false, false);
  329. if (ret) {
  330. DRM_ERROR("validate failed for unpin: %d\n", ret);
  331. return ret;
  332. }
  333. return 0;
  334. }
  335. int hibmc_mmap(struct file *filp, struct vm_area_struct *vma)
  336. {
  337. struct drm_file *file_priv;
  338. struct hibmc_drm_private *hibmc;
  339. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  340. return -EINVAL;
  341. file_priv = filp->private_data;
  342. hibmc = file_priv->minor->dev->dev_private;
  343. return ttm_bo_mmap(filp, vma, &hibmc->bdev);
  344. }
  345. int hibmc_gem_create(struct drm_device *dev, u32 size, bool iskernel,
  346. struct drm_gem_object **obj)
  347. {
  348. struct hibmc_bo *hibmcbo;
  349. int ret;
  350. *obj = NULL;
  351. size = PAGE_ALIGN(size);
  352. if (size == 0) {
  353. DRM_ERROR("error: zero size\n");
  354. return -EINVAL;
  355. }
  356. ret = hibmc_bo_create(dev, size, 0, 0, &hibmcbo);
  357. if (ret) {
  358. if (ret != -ERESTARTSYS)
  359. DRM_ERROR("failed to allocate GEM object: %d\n", ret);
  360. return ret;
  361. }
  362. *obj = &hibmcbo->gem;
  363. return 0;
  364. }
  365. int hibmc_dumb_create(struct drm_file *file, struct drm_device *dev,
  366. struct drm_mode_create_dumb *args)
  367. {
  368. struct drm_gem_object *gobj;
  369. u32 handle;
  370. int ret;
  371. args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 16);
  372. args->size = args->pitch * args->height;
  373. ret = hibmc_gem_create(dev, args->size, false,
  374. &gobj);
  375. if (ret) {
  376. DRM_ERROR("failed to create GEM object: %d\n", ret);
  377. return ret;
  378. }
  379. ret = drm_gem_handle_create(file, gobj, &handle);
  380. drm_gem_object_unreference_unlocked(gobj);
  381. if (ret) {
  382. DRM_ERROR("failed to unreference GEM object: %d\n", ret);
  383. return ret;
  384. }
  385. args->handle = handle;
  386. return 0;
  387. }
  388. void hibmc_gem_free_object(struct drm_gem_object *obj)
  389. {
  390. struct hibmc_bo *hibmcbo = gem_to_hibmc_bo(obj);
  391. hibmc_bo_unref(&hibmcbo);
  392. }
  393. static u64 hibmc_bo_mmap_offset(struct hibmc_bo *bo)
  394. {
  395. return drm_vma_node_offset_addr(&bo->bo.vma_node);
  396. }
  397. int hibmc_dumb_mmap_offset(struct drm_file *file, struct drm_device *dev,
  398. u32 handle, u64 *offset)
  399. {
  400. struct drm_gem_object *obj;
  401. struct hibmc_bo *bo;
  402. obj = drm_gem_object_lookup(file, handle);
  403. if (!obj)
  404. return -ENOENT;
  405. bo = gem_to_hibmc_bo(obj);
  406. *offset = hibmc_bo_mmap_offset(bo);
  407. drm_gem_object_unreference_unlocked(obj);
  408. return 0;
  409. }
  410. static void hibmc_user_framebuffer_destroy(struct drm_framebuffer *fb)
  411. {
  412. struct hibmc_framebuffer *hibmc_fb = to_hibmc_framebuffer(fb);
  413. drm_gem_object_unreference_unlocked(hibmc_fb->obj);
  414. drm_framebuffer_cleanup(fb);
  415. kfree(hibmc_fb);
  416. }
  417. static const struct drm_framebuffer_funcs hibmc_fb_funcs = {
  418. .destroy = hibmc_user_framebuffer_destroy,
  419. };
  420. struct hibmc_framebuffer *
  421. hibmc_framebuffer_init(struct drm_device *dev,
  422. const struct drm_mode_fb_cmd2 *mode_cmd,
  423. struct drm_gem_object *obj)
  424. {
  425. struct hibmc_framebuffer *hibmc_fb;
  426. int ret;
  427. hibmc_fb = kzalloc(sizeof(*hibmc_fb), GFP_KERNEL);
  428. if (!hibmc_fb) {
  429. DRM_ERROR("failed to allocate hibmc_fb\n");
  430. return ERR_PTR(-ENOMEM);
  431. }
  432. drm_helper_mode_fill_fb_struct(dev, &hibmc_fb->fb, mode_cmd);
  433. hibmc_fb->obj = obj;
  434. ret = drm_framebuffer_init(dev, &hibmc_fb->fb, &hibmc_fb_funcs);
  435. if (ret) {
  436. DRM_ERROR("drm_framebuffer_init failed: %d\n", ret);
  437. kfree(hibmc_fb);
  438. return ERR_PTR(ret);
  439. }
  440. return hibmc_fb;
  441. }
  442. static struct drm_framebuffer *
  443. hibmc_user_framebuffer_create(struct drm_device *dev,
  444. struct drm_file *filp,
  445. const struct drm_mode_fb_cmd2 *mode_cmd)
  446. {
  447. struct drm_gem_object *obj;
  448. struct hibmc_framebuffer *hibmc_fb;
  449. DRM_DEBUG_DRIVER("%dx%d, format %c%c%c%c\n",
  450. mode_cmd->width, mode_cmd->height,
  451. (mode_cmd->pixel_format) & 0xff,
  452. (mode_cmd->pixel_format >> 8) & 0xff,
  453. (mode_cmd->pixel_format >> 16) & 0xff,
  454. (mode_cmd->pixel_format >> 24) & 0xff);
  455. obj = drm_gem_object_lookup(filp, mode_cmd->handles[0]);
  456. if (!obj)
  457. return ERR_PTR(-ENOENT);
  458. hibmc_fb = hibmc_framebuffer_init(dev, mode_cmd, obj);
  459. if (IS_ERR(hibmc_fb)) {
  460. drm_gem_object_unreference_unlocked(obj);
  461. return ERR_PTR((long)hibmc_fb);
  462. }
  463. return &hibmc_fb->fb;
  464. }
  465. const struct drm_mode_config_funcs hibmc_mode_funcs = {
  466. .atomic_check = drm_atomic_helper_check,
  467. .atomic_commit = drm_atomic_helper_commit,
  468. .fb_create = hibmc_user_framebuffer_create,
  469. };