exynos_drm_fimd.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fb.h"
  30. #include "exynos_drm_crtc.h"
  31. #include "exynos_drm_plane.h"
  32. #include "exynos_drm_iommu.h"
  33. /*
  34. * FIMD stands for Fully Interactive Mobile Display and
  35. * as a display controller, it transfers contents drawn on memory
  36. * to a LCD Panel through Display Interfaces such as RGB or
  37. * CPU Interface.
  38. */
  39. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  40. /* position control register for hardware window 0, 2 ~ 4.*/
  41. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  42. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  43. /*
  44. * size control register for hardware windows 0 and alpha control register
  45. * for hardware windows 1 ~ 4
  46. */
  47. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  48. /* size control register for hardware windows 1 ~ 2. */
  49. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  50. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  51. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  52. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  53. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  54. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  55. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  56. /* color key control register for hardware window 1 ~ 4. */
  57. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  58. /* color key value register for hardware window 1 ~ 4. */
  59. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  60. /* I80 trigger control register */
  61. #define TRIGCON 0x1A4
  62. #define TRGMODE_ENABLE (1 << 0)
  63. #define SWTRGCMD_ENABLE (1 << 1)
  64. /* Exynos3250, 3472, 5260 5410, 5420 and 5422 only supported. */
  65. #define HWTRGEN_ENABLE (1 << 3)
  66. #define HWTRGMASK_ENABLE (1 << 4)
  67. /* Exynos3250, 3472, 5260, 5420 and 5422 only supported. */
  68. #define HWTRIGEN_PER_ENABLE (1 << 31)
  69. /* display mode change control register except exynos4 */
  70. #define VIDOUT_CON 0x000
  71. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  72. /* I80 interface control for main LDI register */
  73. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  74. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  75. #define LCD_CS_SETUP(x) ((x) << 16)
  76. #define LCD_WR_SETUP(x) ((x) << 12)
  77. #define LCD_WR_ACTIVE(x) ((x) << 8)
  78. #define LCD_WR_HOLD(x) ((x) << 4)
  79. #define I80IFEN_ENABLE (1 << 0)
  80. /* FIMD has totally five hardware windows. */
  81. #define WINDOWS_NR 5
  82. /* HW trigger flag on i80 panel. */
  83. #define I80_HW_TRG (1 << 1)
  84. struct fimd_driver_data {
  85. unsigned int timing_base;
  86. unsigned int lcdblk_offset;
  87. unsigned int lcdblk_vt_shift;
  88. unsigned int lcdblk_bypass_shift;
  89. unsigned int lcdblk_mic_bypass_shift;
  90. unsigned int trg_type;
  91. unsigned int has_shadowcon:1;
  92. unsigned int has_clksel:1;
  93. unsigned int has_limited_fmt:1;
  94. unsigned int has_vidoutcon:1;
  95. unsigned int has_vtsel:1;
  96. unsigned int has_mic_bypass:1;
  97. unsigned int has_dp_clk:1;
  98. unsigned int has_hw_trigger:1;
  99. unsigned int has_trigger_per_te:1;
  100. };
  101. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  102. .timing_base = 0x0,
  103. .has_clksel = 1,
  104. .has_limited_fmt = 1,
  105. };
  106. static struct fimd_driver_data exynos3_fimd_driver_data = {
  107. .timing_base = 0x20000,
  108. .lcdblk_offset = 0x210,
  109. .lcdblk_bypass_shift = 1,
  110. .has_shadowcon = 1,
  111. .has_vidoutcon = 1,
  112. };
  113. static struct fimd_driver_data exynos4_fimd_driver_data = {
  114. .timing_base = 0x0,
  115. .lcdblk_offset = 0x210,
  116. .lcdblk_vt_shift = 10,
  117. .lcdblk_bypass_shift = 1,
  118. .has_shadowcon = 1,
  119. .has_vtsel = 1,
  120. };
  121. static struct fimd_driver_data exynos5_fimd_driver_data = {
  122. .timing_base = 0x20000,
  123. .lcdblk_offset = 0x214,
  124. .lcdblk_vt_shift = 24,
  125. .lcdblk_bypass_shift = 15,
  126. .has_shadowcon = 1,
  127. .has_vidoutcon = 1,
  128. .has_vtsel = 1,
  129. .has_dp_clk = 1,
  130. };
  131. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  132. .timing_base = 0x20000,
  133. .lcdblk_offset = 0x214,
  134. .lcdblk_vt_shift = 24,
  135. .lcdblk_bypass_shift = 15,
  136. .lcdblk_mic_bypass_shift = 11,
  137. .has_shadowcon = 1,
  138. .has_vidoutcon = 1,
  139. .has_vtsel = 1,
  140. .has_mic_bypass = 1,
  141. .has_dp_clk = 1,
  142. };
  143. struct fimd_context {
  144. struct device *dev;
  145. struct drm_device *drm_dev;
  146. struct exynos_drm_crtc *crtc;
  147. struct exynos_drm_plane planes[WINDOWS_NR];
  148. struct exynos_drm_plane_config configs[WINDOWS_NR];
  149. struct clk *bus_clk;
  150. struct clk *lcd_clk;
  151. void __iomem *regs;
  152. struct regmap *sysreg;
  153. unsigned long irq_flags;
  154. u32 vidcon0;
  155. u32 vidcon1;
  156. u32 vidout_con;
  157. u32 i80ifcon;
  158. bool i80_if;
  159. bool suspended;
  160. int pipe;
  161. wait_queue_head_t wait_vsync_queue;
  162. atomic_t wait_vsync_event;
  163. atomic_t win_updated;
  164. atomic_t triggering;
  165. u32 clkdiv;
  166. const struct fimd_driver_data *driver_data;
  167. struct drm_encoder *encoder;
  168. struct exynos_drm_clk dp_clk;
  169. };
  170. static const struct of_device_id fimd_driver_dt_match[] = {
  171. { .compatible = "samsung,s3c6400-fimd",
  172. .data = &s3c64xx_fimd_driver_data },
  173. { .compatible = "samsung,exynos3250-fimd",
  174. .data = &exynos3_fimd_driver_data },
  175. { .compatible = "samsung,exynos4210-fimd",
  176. .data = &exynos4_fimd_driver_data },
  177. { .compatible = "samsung,exynos5250-fimd",
  178. .data = &exynos5_fimd_driver_data },
  179. { .compatible = "samsung,exynos5420-fimd",
  180. .data = &exynos5420_fimd_driver_data },
  181. {},
  182. };
  183. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  184. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  185. DRM_PLANE_TYPE_PRIMARY,
  186. DRM_PLANE_TYPE_OVERLAY,
  187. DRM_PLANE_TYPE_OVERLAY,
  188. DRM_PLANE_TYPE_OVERLAY,
  189. DRM_PLANE_TYPE_CURSOR,
  190. };
  191. static const uint32_t fimd_formats[] = {
  192. DRM_FORMAT_C8,
  193. DRM_FORMAT_XRGB1555,
  194. DRM_FORMAT_RGB565,
  195. DRM_FORMAT_XRGB8888,
  196. DRM_FORMAT_ARGB8888,
  197. };
  198. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  199. {
  200. struct fimd_context *ctx = crtc->ctx;
  201. u32 val;
  202. if (ctx->suspended)
  203. return -EPERM;
  204. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  205. val = readl(ctx->regs + VIDINTCON0);
  206. val |= VIDINTCON0_INT_ENABLE;
  207. if (ctx->i80_if) {
  208. val |= VIDINTCON0_INT_I80IFDONE;
  209. val |= VIDINTCON0_INT_SYSMAINCON;
  210. val &= ~VIDINTCON0_INT_SYSSUBCON;
  211. } else {
  212. val |= VIDINTCON0_INT_FRAME;
  213. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  214. val |= VIDINTCON0_FRAMESEL0_FRONTPORCH;
  215. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  216. val |= VIDINTCON0_FRAMESEL1_NONE;
  217. }
  218. writel(val, ctx->regs + VIDINTCON0);
  219. }
  220. return 0;
  221. }
  222. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  223. {
  224. struct fimd_context *ctx = crtc->ctx;
  225. u32 val;
  226. if (ctx->suspended)
  227. return;
  228. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  229. val = readl(ctx->regs + VIDINTCON0);
  230. val &= ~VIDINTCON0_INT_ENABLE;
  231. if (ctx->i80_if) {
  232. val &= ~VIDINTCON0_INT_I80IFDONE;
  233. val &= ~VIDINTCON0_INT_SYSMAINCON;
  234. val &= ~VIDINTCON0_INT_SYSSUBCON;
  235. } else
  236. val &= ~VIDINTCON0_INT_FRAME;
  237. writel(val, ctx->regs + VIDINTCON0);
  238. }
  239. }
  240. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  241. {
  242. struct fimd_context *ctx = crtc->ctx;
  243. if (ctx->suspended)
  244. return;
  245. atomic_set(&ctx->wait_vsync_event, 1);
  246. /*
  247. * wait for FIMD to signal VSYNC interrupt or return after
  248. * timeout which is set to 50ms (refresh rate of 20).
  249. */
  250. if (!wait_event_timeout(ctx->wait_vsync_queue,
  251. !atomic_read(&ctx->wait_vsync_event),
  252. HZ/20))
  253. DRM_DEBUG_KMS("vblank wait timed out.\n");
  254. }
  255. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  256. bool enable)
  257. {
  258. u32 val = readl(ctx->regs + WINCON(win));
  259. if (enable)
  260. val |= WINCONx_ENWIN;
  261. else
  262. val &= ~WINCONx_ENWIN;
  263. writel(val, ctx->regs + WINCON(win));
  264. }
  265. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  266. unsigned int win,
  267. bool enable)
  268. {
  269. u32 val = readl(ctx->regs + SHADOWCON);
  270. if (enable)
  271. val |= SHADOWCON_CHx_ENABLE(win);
  272. else
  273. val &= ~SHADOWCON_CHx_ENABLE(win);
  274. writel(val, ctx->regs + SHADOWCON);
  275. }
  276. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  277. {
  278. struct fimd_context *ctx = crtc->ctx;
  279. unsigned int win, ch_enabled = 0;
  280. DRM_DEBUG_KMS("%s\n", __FILE__);
  281. /* Hardware is in unknown state, so ensure it gets enabled properly */
  282. pm_runtime_get_sync(ctx->dev);
  283. clk_prepare_enable(ctx->bus_clk);
  284. clk_prepare_enable(ctx->lcd_clk);
  285. /* Check if any channel is enabled. */
  286. for (win = 0; win < WINDOWS_NR; win++) {
  287. u32 val = readl(ctx->regs + WINCON(win));
  288. if (val & WINCONx_ENWIN) {
  289. fimd_enable_video_output(ctx, win, false);
  290. if (ctx->driver_data->has_shadowcon)
  291. fimd_enable_shadow_channel_path(ctx, win,
  292. false);
  293. ch_enabled = 1;
  294. }
  295. }
  296. /* Wait for vsync, as disable channel takes effect at next vsync */
  297. if (ch_enabled) {
  298. int pipe = ctx->pipe;
  299. /* ensure that vblank interrupt won't be reported to core */
  300. ctx->suspended = false;
  301. ctx->pipe = -1;
  302. fimd_enable_vblank(ctx->crtc);
  303. fimd_wait_for_vblank(ctx->crtc);
  304. fimd_disable_vblank(ctx->crtc);
  305. ctx->suspended = true;
  306. ctx->pipe = pipe;
  307. }
  308. clk_disable_unprepare(ctx->lcd_clk);
  309. clk_disable_unprepare(ctx->bus_clk);
  310. pm_runtime_put(ctx->dev);
  311. }
  312. static int fimd_atomic_check(struct exynos_drm_crtc *crtc,
  313. struct drm_crtc_state *state)
  314. {
  315. struct drm_display_mode *mode = &state->adjusted_mode;
  316. struct fimd_context *ctx = crtc->ctx;
  317. unsigned long ideal_clk, lcd_rate;
  318. u32 clkdiv;
  319. if (mode->clock == 0) {
  320. DRM_INFO("Mode has zero clock value.\n");
  321. return -EINVAL;
  322. }
  323. ideal_clk = mode->clock * 1000;
  324. if (ctx->i80_if) {
  325. /*
  326. * The frame done interrupt should be occurred prior to the
  327. * next TE signal.
  328. */
  329. ideal_clk *= 2;
  330. }
  331. lcd_rate = clk_get_rate(ctx->lcd_clk);
  332. if (2 * lcd_rate < ideal_clk) {
  333. DRM_INFO("sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
  334. lcd_rate, ideal_clk);
  335. return -EINVAL;
  336. }
  337. /* Find the clock divider value that gets us closest to ideal_clk */
  338. clkdiv = DIV_ROUND_CLOSEST(lcd_rate, ideal_clk);
  339. if (clkdiv >= 0x200) {
  340. DRM_INFO("requested pixel clock(%lu) too low\n", ideal_clk);
  341. return -EINVAL;
  342. }
  343. ctx->clkdiv = (clkdiv < 0x100) ? clkdiv : 0xff;
  344. return 0;
  345. }
  346. static void fimd_setup_trigger(struct fimd_context *ctx)
  347. {
  348. void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
  349. u32 trg_type = ctx->driver_data->trg_type;
  350. u32 val = readl(timing_base + TRIGCON);
  351. val &= ~(TRGMODE_ENABLE);
  352. if (trg_type == I80_HW_TRG) {
  353. if (ctx->driver_data->has_hw_trigger)
  354. val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
  355. if (ctx->driver_data->has_trigger_per_te)
  356. val |= HWTRIGEN_PER_ENABLE;
  357. } else {
  358. val |= TRGMODE_ENABLE;
  359. }
  360. writel(val, timing_base + TRIGCON);
  361. }
  362. static void fimd_commit(struct exynos_drm_crtc *crtc)
  363. {
  364. struct fimd_context *ctx = crtc->ctx;
  365. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  366. const struct fimd_driver_data *driver_data = ctx->driver_data;
  367. void *timing_base = ctx->regs + driver_data->timing_base;
  368. u32 val;
  369. if (ctx->suspended)
  370. return;
  371. /* nothing to do if we haven't set the mode yet */
  372. if (mode->htotal == 0 || mode->vtotal == 0)
  373. return;
  374. if (ctx->i80_if) {
  375. val = ctx->i80ifcon | I80IFEN_ENABLE;
  376. writel(val, timing_base + I80IFCONFAx(0));
  377. /* disable auto frame rate */
  378. writel(0, timing_base + I80IFCONFBx(0));
  379. /* set video type selection to I80 interface */
  380. if (driver_data->has_vtsel && ctx->sysreg &&
  381. regmap_update_bits(ctx->sysreg,
  382. driver_data->lcdblk_offset,
  383. 0x3 << driver_data->lcdblk_vt_shift,
  384. 0x1 << driver_data->lcdblk_vt_shift)) {
  385. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  386. return;
  387. }
  388. } else {
  389. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  390. u32 vidcon1;
  391. /* setup polarity values */
  392. vidcon1 = ctx->vidcon1;
  393. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  394. vidcon1 |= VIDCON1_INV_VSYNC;
  395. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  396. vidcon1 |= VIDCON1_INV_HSYNC;
  397. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  398. /* setup vertical timing values. */
  399. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  400. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  401. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  402. val = VIDTCON0_VBPD(vbpd - 1) |
  403. VIDTCON0_VFPD(vfpd - 1) |
  404. VIDTCON0_VSPW(vsync_len - 1);
  405. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  406. /* setup horizontal timing values. */
  407. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  408. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  409. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  410. val = VIDTCON1_HBPD(hbpd - 1) |
  411. VIDTCON1_HFPD(hfpd - 1) |
  412. VIDTCON1_HSPW(hsync_len - 1);
  413. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  414. }
  415. if (driver_data->has_vidoutcon)
  416. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  417. /* set bypass selection */
  418. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  419. driver_data->lcdblk_offset,
  420. 0x1 << driver_data->lcdblk_bypass_shift,
  421. 0x1 << driver_data->lcdblk_bypass_shift)) {
  422. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  423. return;
  424. }
  425. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  426. * bit should be cleared.
  427. */
  428. if (driver_data->has_mic_bypass && ctx->sysreg &&
  429. regmap_update_bits(ctx->sysreg,
  430. driver_data->lcdblk_offset,
  431. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  432. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  433. DRM_ERROR("Failed to update sysreg for bypass mic.\n");
  434. return;
  435. }
  436. /* setup horizontal and vertical display size. */
  437. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  438. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  439. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  440. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  441. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  442. fimd_setup_trigger(ctx);
  443. /*
  444. * fields of register with prefix '_F' would be updated
  445. * at vsync(same as dma start)
  446. */
  447. val = ctx->vidcon0;
  448. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  449. if (ctx->driver_data->has_clksel)
  450. val |= VIDCON0_CLKSEL_LCD;
  451. if (ctx->clkdiv > 1)
  452. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  453. writel(val, ctx->regs + VIDCON0);
  454. }
  455. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  456. uint32_t pixel_format, int width)
  457. {
  458. unsigned long val;
  459. val = WINCONx_ENWIN;
  460. /*
  461. * In case of s3c64xx, window 0 doesn't support alpha channel.
  462. * So the request format is ARGB8888 then change it to XRGB8888.
  463. */
  464. if (ctx->driver_data->has_limited_fmt && !win) {
  465. if (pixel_format == DRM_FORMAT_ARGB8888)
  466. pixel_format = DRM_FORMAT_XRGB8888;
  467. }
  468. switch (pixel_format) {
  469. case DRM_FORMAT_C8:
  470. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  471. val |= WINCONx_BURSTLEN_8WORD;
  472. val |= WINCONx_BYTSWP;
  473. break;
  474. case DRM_FORMAT_XRGB1555:
  475. val |= WINCON0_BPPMODE_16BPP_1555;
  476. val |= WINCONx_HAWSWP;
  477. val |= WINCONx_BURSTLEN_16WORD;
  478. break;
  479. case DRM_FORMAT_RGB565:
  480. val |= WINCON0_BPPMODE_16BPP_565;
  481. val |= WINCONx_HAWSWP;
  482. val |= WINCONx_BURSTLEN_16WORD;
  483. break;
  484. case DRM_FORMAT_XRGB8888:
  485. val |= WINCON0_BPPMODE_24BPP_888;
  486. val |= WINCONx_WSWP;
  487. val |= WINCONx_BURSTLEN_16WORD;
  488. break;
  489. case DRM_FORMAT_ARGB8888:
  490. val |= WINCON1_BPPMODE_25BPP_A1888
  491. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  492. val |= WINCONx_WSWP;
  493. val |= WINCONx_BURSTLEN_16WORD;
  494. break;
  495. default:
  496. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  497. val |= WINCON0_BPPMODE_24BPP_888;
  498. val |= WINCONx_WSWP;
  499. val |= WINCONx_BURSTLEN_16WORD;
  500. break;
  501. }
  502. /*
  503. * Setting dma-burst to 16Word causes permanent tearing for very small
  504. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  505. * plane size is not recommended as plane size varies alot towards the
  506. * end of the screen and rapid movement causes unstable DMA, but it is
  507. * still better to change dma-burst than displaying garbage.
  508. */
  509. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  510. val &= ~WINCONx_BURSTLEN_MASK;
  511. val |= WINCONx_BURSTLEN_4WORD;
  512. }
  513. writel(val, ctx->regs + WINCON(win));
  514. /* hardware window 0 doesn't support alpha channel. */
  515. if (win != 0) {
  516. /* OSD alpha */
  517. val = VIDISD14C_ALPHA0_R(0xf) |
  518. VIDISD14C_ALPHA0_G(0xf) |
  519. VIDISD14C_ALPHA0_B(0xf) |
  520. VIDISD14C_ALPHA1_R(0xf) |
  521. VIDISD14C_ALPHA1_G(0xf) |
  522. VIDISD14C_ALPHA1_B(0xf);
  523. writel(val, ctx->regs + VIDOSD_C(win));
  524. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  525. VIDW_ALPHA_G(0xf);
  526. writel(val, ctx->regs + VIDWnALPHA0(win));
  527. writel(val, ctx->regs + VIDWnALPHA1(win));
  528. }
  529. }
  530. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  531. {
  532. unsigned int keycon0 = 0, keycon1 = 0;
  533. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  534. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  535. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  536. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  537. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  538. }
  539. /**
  540. * shadow_protect_win() - disable updating values from shadow registers at vsync
  541. *
  542. * @win: window to protect registers for
  543. * @protect: 1 to protect (disable updates)
  544. */
  545. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  546. unsigned int win, bool protect)
  547. {
  548. u32 reg, bits, val;
  549. /*
  550. * SHADOWCON/PRTCON register is used for enabling timing.
  551. *
  552. * for example, once only width value of a register is set,
  553. * if the dma is started then fimd hardware could malfunction so
  554. * with protect window setting, the register fields with prefix '_F'
  555. * wouldn't be updated at vsync also but updated once unprotect window
  556. * is set.
  557. */
  558. if (ctx->driver_data->has_shadowcon) {
  559. reg = SHADOWCON;
  560. bits = SHADOWCON_WINx_PROTECT(win);
  561. } else {
  562. reg = PRTCON;
  563. bits = PRTCON_PROTECT;
  564. }
  565. val = readl(ctx->regs + reg);
  566. if (protect)
  567. val |= bits;
  568. else
  569. val &= ~bits;
  570. writel(val, ctx->regs + reg);
  571. }
  572. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  573. {
  574. struct fimd_context *ctx = crtc->ctx;
  575. int i;
  576. if (ctx->suspended)
  577. return;
  578. for (i = 0; i < WINDOWS_NR; i++)
  579. fimd_shadow_protect_win(ctx, i, true);
  580. }
  581. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  582. {
  583. struct fimd_context *ctx = crtc->ctx;
  584. int i;
  585. if (ctx->suspended)
  586. return;
  587. for (i = 0; i < WINDOWS_NR; i++)
  588. fimd_shadow_protect_win(ctx, i, false);
  589. exynos_crtc_handle_event(crtc);
  590. }
  591. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  592. struct exynos_drm_plane *plane)
  593. {
  594. struct exynos_drm_plane_state *state =
  595. to_exynos_plane_state(plane->base.state);
  596. struct fimd_context *ctx = crtc->ctx;
  597. struct drm_framebuffer *fb = state->base.fb;
  598. dma_addr_t dma_addr;
  599. unsigned long val, size, offset;
  600. unsigned int last_x, last_y, buf_offsize, line_size;
  601. unsigned int win = plane->index;
  602. unsigned int bpp = fb->format->cpp[0];
  603. unsigned int pitch = fb->pitches[0];
  604. if (ctx->suspended)
  605. return;
  606. offset = state->src.x * bpp;
  607. offset += state->src.y * pitch;
  608. /* buffer start address */
  609. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  610. val = (unsigned long)dma_addr;
  611. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  612. /* buffer end address */
  613. size = pitch * state->crtc.h;
  614. val = (unsigned long)(dma_addr + size);
  615. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  616. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  617. (unsigned long)dma_addr, val, size);
  618. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  619. state->crtc.w, state->crtc.h);
  620. /* buffer size */
  621. buf_offsize = pitch - (state->crtc.w * bpp);
  622. line_size = state->crtc.w * bpp;
  623. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  624. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  625. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  626. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  627. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  628. /* OSD position */
  629. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  630. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  631. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  632. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  633. writel(val, ctx->regs + VIDOSD_A(win));
  634. last_x = state->crtc.x + state->crtc.w;
  635. if (last_x)
  636. last_x--;
  637. last_y = state->crtc.y + state->crtc.h;
  638. if (last_y)
  639. last_y--;
  640. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  641. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  642. writel(val, ctx->regs + VIDOSD_B(win));
  643. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  644. state->crtc.x, state->crtc.y, last_x, last_y);
  645. /* OSD size */
  646. if (win != 3 && win != 4) {
  647. u32 offset = VIDOSD_D(win);
  648. if (win == 0)
  649. offset = VIDOSD_C(win);
  650. val = state->crtc.w * state->crtc.h;
  651. writel(val, ctx->regs + offset);
  652. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  653. }
  654. fimd_win_set_pixfmt(ctx, win, fb->format->format, state->src.w);
  655. /* hardware window 0 doesn't support color key. */
  656. if (win != 0)
  657. fimd_win_set_colkey(ctx, win);
  658. fimd_enable_video_output(ctx, win, true);
  659. if (ctx->driver_data->has_shadowcon)
  660. fimd_enable_shadow_channel_path(ctx, win, true);
  661. if (ctx->i80_if)
  662. atomic_set(&ctx->win_updated, 1);
  663. }
  664. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  665. struct exynos_drm_plane *plane)
  666. {
  667. struct fimd_context *ctx = crtc->ctx;
  668. unsigned int win = plane->index;
  669. if (ctx->suspended)
  670. return;
  671. fimd_enable_video_output(ctx, win, false);
  672. if (ctx->driver_data->has_shadowcon)
  673. fimd_enable_shadow_channel_path(ctx, win, false);
  674. }
  675. static void fimd_enable(struct exynos_drm_crtc *crtc)
  676. {
  677. struct fimd_context *ctx = crtc->ctx;
  678. if (!ctx->suspended)
  679. return;
  680. ctx->suspended = false;
  681. pm_runtime_get_sync(ctx->dev);
  682. /* if vblank was enabled status, enable it again. */
  683. if (test_and_clear_bit(0, &ctx->irq_flags))
  684. fimd_enable_vblank(ctx->crtc);
  685. fimd_commit(ctx->crtc);
  686. }
  687. static void fimd_disable(struct exynos_drm_crtc *crtc)
  688. {
  689. struct fimd_context *ctx = crtc->ctx;
  690. int i;
  691. if (ctx->suspended)
  692. return;
  693. /*
  694. * We need to make sure that all windows are disabled before we
  695. * suspend that connector. Otherwise we might try to scan from
  696. * a destroyed buffer later.
  697. */
  698. for (i = 0; i < WINDOWS_NR; i++)
  699. fimd_disable_plane(crtc, &ctx->planes[i]);
  700. fimd_enable_vblank(crtc);
  701. fimd_wait_for_vblank(crtc);
  702. fimd_disable_vblank(crtc);
  703. writel(0, ctx->regs + VIDCON0);
  704. pm_runtime_put_sync(ctx->dev);
  705. ctx->suspended = true;
  706. }
  707. static void fimd_trigger(struct device *dev)
  708. {
  709. struct fimd_context *ctx = dev_get_drvdata(dev);
  710. const struct fimd_driver_data *driver_data = ctx->driver_data;
  711. void *timing_base = ctx->regs + driver_data->timing_base;
  712. u32 reg;
  713. /*
  714. * Skips triggering if in triggering state, because multiple triggering
  715. * requests can cause panel reset.
  716. */
  717. if (atomic_read(&ctx->triggering))
  718. return;
  719. /* Enters triggering mode */
  720. atomic_set(&ctx->triggering, 1);
  721. reg = readl(timing_base + TRIGCON);
  722. reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
  723. writel(reg, timing_base + TRIGCON);
  724. /*
  725. * Exits triggering mode if vblank is not enabled yet, because when the
  726. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  727. */
  728. if (!test_bit(0, &ctx->irq_flags))
  729. atomic_set(&ctx->triggering, 0);
  730. }
  731. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  732. {
  733. struct fimd_context *ctx = crtc->ctx;
  734. u32 trg_type = ctx->driver_data->trg_type;
  735. /* Checks the crtc is detached already from encoder */
  736. if (ctx->pipe < 0 || !ctx->drm_dev)
  737. return;
  738. if (trg_type == I80_HW_TRG)
  739. goto out;
  740. /*
  741. * If there is a page flip request, triggers and handles the page flip
  742. * event so that current fb can be updated into panel GRAM.
  743. */
  744. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  745. fimd_trigger(ctx->dev);
  746. out:
  747. /* Wakes up vsync event queue */
  748. if (atomic_read(&ctx->wait_vsync_event)) {
  749. atomic_set(&ctx->wait_vsync_event, 0);
  750. wake_up(&ctx->wait_vsync_queue);
  751. }
  752. if (test_bit(0, &ctx->irq_flags))
  753. drm_crtc_handle_vblank(&ctx->crtc->base);
  754. }
  755. static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
  756. {
  757. struct fimd_context *ctx = container_of(clk, struct fimd_context,
  758. dp_clk);
  759. u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  760. writel(val, ctx->regs + DP_MIE_CLKCON);
  761. }
  762. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  763. .enable = fimd_enable,
  764. .disable = fimd_disable,
  765. .commit = fimd_commit,
  766. .enable_vblank = fimd_enable_vblank,
  767. .disable_vblank = fimd_disable_vblank,
  768. .atomic_begin = fimd_atomic_begin,
  769. .update_plane = fimd_update_plane,
  770. .disable_plane = fimd_disable_plane,
  771. .atomic_flush = fimd_atomic_flush,
  772. .atomic_check = fimd_atomic_check,
  773. .te_handler = fimd_te_handler,
  774. };
  775. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  776. {
  777. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  778. u32 val, clear_bit;
  779. val = readl(ctx->regs + VIDINTCON1);
  780. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  781. if (val & clear_bit)
  782. writel(clear_bit, ctx->regs + VIDINTCON1);
  783. /* check the crtc is detached already from encoder */
  784. if (ctx->pipe < 0 || !ctx->drm_dev)
  785. goto out;
  786. if (!ctx->i80_if)
  787. drm_crtc_handle_vblank(&ctx->crtc->base);
  788. if (ctx->i80_if) {
  789. /* Exits triggering mode */
  790. atomic_set(&ctx->triggering, 0);
  791. } else {
  792. /* set wait vsync event to zero and wake up queue. */
  793. if (atomic_read(&ctx->wait_vsync_event)) {
  794. atomic_set(&ctx->wait_vsync_event, 0);
  795. wake_up(&ctx->wait_vsync_queue);
  796. }
  797. }
  798. out:
  799. return IRQ_HANDLED;
  800. }
  801. static int fimd_bind(struct device *dev, struct device *master, void *data)
  802. {
  803. struct fimd_context *ctx = dev_get_drvdata(dev);
  804. struct drm_device *drm_dev = data;
  805. struct exynos_drm_private *priv = drm_dev->dev_private;
  806. struct exynos_drm_plane *exynos_plane;
  807. unsigned int i;
  808. int ret;
  809. ctx->drm_dev = drm_dev;
  810. ctx->pipe = priv->pipe++;
  811. for (i = 0; i < WINDOWS_NR; i++) {
  812. ctx->configs[i].pixel_formats = fimd_formats;
  813. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  814. ctx->configs[i].zpos = i;
  815. ctx->configs[i].type = fimd_win_types[i];
  816. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  817. 1 << ctx->pipe, &ctx->configs[i]);
  818. if (ret)
  819. return ret;
  820. }
  821. exynos_plane = &ctx->planes[DEFAULT_WIN];
  822. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  823. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  824. &fimd_crtc_ops, ctx);
  825. if (IS_ERR(ctx->crtc))
  826. return PTR_ERR(ctx->crtc);
  827. if (ctx->driver_data->has_dp_clk) {
  828. ctx->dp_clk.enable = fimd_dp_clock_enable;
  829. ctx->crtc->pipe_clk = &ctx->dp_clk;
  830. }
  831. if (ctx->encoder)
  832. exynos_dpi_bind(drm_dev, ctx->encoder);
  833. if (is_drm_iommu_supported(drm_dev))
  834. fimd_clear_channels(ctx->crtc);
  835. ret = drm_iommu_attach_device(drm_dev, dev);
  836. if (ret)
  837. priv->pipe--;
  838. return ret;
  839. }
  840. static void fimd_unbind(struct device *dev, struct device *master,
  841. void *data)
  842. {
  843. struct fimd_context *ctx = dev_get_drvdata(dev);
  844. fimd_disable(ctx->crtc);
  845. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  846. if (ctx->encoder)
  847. exynos_dpi_remove(ctx->encoder);
  848. }
  849. static const struct component_ops fimd_component_ops = {
  850. .bind = fimd_bind,
  851. .unbind = fimd_unbind,
  852. };
  853. static int fimd_probe(struct platform_device *pdev)
  854. {
  855. struct device *dev = &pdev->dev;
  856. struct fimd_context *ctx;
  857. struct device_node *i80_if_timings;
  858. struct resource *res;
  859. int ret;
  860. if (!dev->of_node)
  861. return -ENODEV;
  862. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  863. if (!ctx)
  864. return -ENOMEM;
  865. ctx->dev = dev;
  866. ctx->suspended = true;
  867. ctx->driver_data = of_device_get_match_data(dev);
  868. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  869. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  870. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  871. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  872. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  873. if (i80_if_timings) {
  874. u32 val;
  875. ctx->i80_if = true;
  876. if (ctx->driver_data->has_vidoutcon)
  877. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  878. else
  879. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  880. /*
  881. * The user manual describes that this "DSI_EN" bit is required
  882. * to enable I80 24-bit data interface.
  883. */
  884. ctx->vidcon0 |= VIDCON0_DSI_EN;
  885. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  886. val = 0;
  887. ctx->i80ifcon = LCD_CS_SETUP(val);
  888. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  889. val = 0;
  890. ctx->i80ifcon |= LCD_WR_SETUP(val);
  891. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  892. val = 1;
  893. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  894. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  895. val = 0;
  896. ctx->i80ifcon |= LCD_WR_HOLD(val);
  897. }
  898. of_node_put(i80_if_timings);
  899. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  900. "samsung,sysreg");
  901. if (IS_ERR(ctx->sysreg)) {
  902. dev_warn(dev, "failed to get system register.\n");
  903. ctx->sysreg = NULL;
  904. }
  905. ctx->bus_clk = devm_clk_get(dev, "fimd");
  906. if (IS_ERR(ctx->bus_clk)) {
  907. dev_err(dev, "failed to get bus clock\n");
  908. return PTR_ERR(ctx->bus_clk);
  909. }
  910. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  911. if (IS_ERR(ctx->lcd_clk)) {
  912. dev_err(dev, "failed to get lcd clock\n");
  913. return PTR_ERR(ctx->lcd_clk);
  914. }
  915. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  916. ctx->regs = devm_ioremap_resource(dev, res);
  917. if (IS_ERR(ctx->regs))
  918. return PTR_ERR(ctx->regs);
  919. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  920. ctx->i80_if ? "lcd_sys" : "vsync");
  921. if (!res) {
  922. dev_err(dev, "irq request failed.\n");
  923. return -ENXIO;
  924. }
  925. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  926. 0, "drm_fimd", ctx);
  927. if (ret) {
  928. dev_err(dev, "irq request failed.\n");
  929. return ret;
  930. }
  931. init_waitqueue_head(&ctx->wait_vsync_queue);
  932. atomic_set(&ctx->wait_vsync_event, 0);
  933. platform_set_drvdata(pdev, ctx);
  934. ctx->encoder = exynos_dpi_probe(dev);
  935. if (IS_ERR(ctx->encoder))
  936. return PTR_ERR(ctx->encoder);
  937. pm_runtime_enable(dev);
  938. ret = component_add(dev, &fimd_component_ops);
  939. if (ret)
  940. goto err_disable_pm_runtime;
  941. return ret;
  942. err_disable_pm_runtime:
  943. pm_runtime_disable(dev);
  944. return ret;
  945. }
  946. static int fimd_remove(struct platform_device *pdev)
  947. {
  948. pm_runtime_disable(&pdev->dev);
  949. component_del(&pdev->dev, &fimd_component_ops);
  950. return 0;
  951. }
  952. #ifdef CONFIG_PM
  953. static int exynos_fimd_suspend(struct device *dev)
  954. {
  955. struct fimd_context *ctx = dev_get_drvdata(dev);
  956. clk_disable_unprepare(ctx->lcd_clk);
  957. clk_disable_unprepare(ctx->bus_clk);
  958. return 0;
  959. }
  960. static int exynos_fimd_resume(struct device *dev)
  961. {
  962. struct fimd_context *ctx = dev_get_drvdata(dev);
  963. int ret;
  964. ret = clk_prepare_enable(ctx->bus_clk);
  965. if (ret < 0) {
  966. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  967. return ret;
  968. }
  969. ret = clk_prepare_enable(ctx->lcd_clk);
  970. if (ret < 0) {
  971. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  972. return ret;
  973. }
  974. return 0;
  975. }
  976. #endif
  977. static const struct dev_pm_ops exynos_fimd_pm_ops = {
  978. SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
  979. };
  980. struct platform_driver fimd_driver = {
  981. .probe = fimd_probe,
  982. .remove = fimd_remove,
  983. .driver = {
  984. .name = "exynos4-fb",
  985. .owner = THIS_MODULE,
  986. .pm = &exynos_fimd_pm_ops,
  987. .of_match_table = fimd_driver_dt_match,
  988. },
  989. };