exynos5433_drm_decon.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/regmap.h>
  20. #include <video/exynos5433_decon.h>
  21. #include "exynos_drm_drv.h"
  22. #include "exynos_drm_crtc.h"
  23. #include "exynos_drm_fb.h"
  24. #include "exynos_drm_plane.h"
  25. #include "exynos_drm_iommu.h"
  26. #define DSD_CFG_MUX 0x1004
  27. #define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
  28. #define WINDOWS_NR 3
  29. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  30. #define IFTYPE_I80 (1 << 0)
  31. #define I80_HW_TRG (1 << 1)
  32. #define IFTYPE_HDMI (1 << 2)
  33. static const char * const decon_clks_name[] = {
  34. "pclk",
  35. "aclk_decon",
  36. "aclk_smmu_decon0x",
  37. "aclk_xiu_decon0x",
  38. "pclk_smmu_decon0x",
  39. "sclk_decon_vclk",
  40. "sclk_decon_eclk",
  41. };
  42. enum decon_flag_bits {
  43. BIT_CLKS_ENABLED,
  44. BIT_IRQS_ENABLED,
  45. BIT_WIN_UPDATED,
  46. BIT_SUSPENDED,
  47. BIT_REQUEST_UPDATE
  48. };
  49. struct decon_context {
  50. struct device *dev;
  51. struct drm_device *drm_dev;
  52. struct exynos_drm_crtc *crtc;
  53. struct exynos_drm_plane planes[WINDOWS_NR];
  54. struct exynos_drm_plane_config configs[WINDOWS_NR];
  55. void __iomem *addr;
  56. struct regmap *sysreg;
  57. struct clk *clks[ARRAY_SIZE(decon_clks_name)];
  58. int pipe;
  59. unsigned long flags;
  60. unsigned long out_type;
  61. int first_win;
  62. spinlock_t vblank_lock;
  63. u32 frame_id;
  64. };
  65. static const uint32_t decon_formats[] = {
  66. DRM_FORMAT_XRGB1555,
  67. DRM_FORMAT_RGB565,
  68. DRM_FORMAT_XRGB8888,
  69. DRM_FORMAT_ARGB8888,
  70. };
  71. static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
  72. DRM_PLANE_TYPE_PRIMARY,
  73. DRM_PLANE_TYPE_OVERLAY,
  74. DRM_PLANE_TYPE_CURSOR,
  75. };
  76. static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
  77. u32 val)
  78. {
  79. val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
  80. writel(val, ctx->addr + reg);
  81. }
  82. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  83. {
  84. struct decon_context *ctx = crtc->ctx;
  85. u32 val;
  86. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  87. return -EPERM;
  88. if (!test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
  89. val = VIDINTCON0_INTEN;
  90. if (ctx->out_type & IFTYPE_I80)
  91. val |= VIDINTCON0_FRAMEDONE;
  92. else
  93. val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
  94. writel(val, ctx->addr + DECON_VIDINTCON0);
  95. }
  96. return 0;
  97. }
  98. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  99. {
  100. struct decon_context *ctx = crtc->ctx;
  101. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  102. return;
  103. if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
  104. writel(0, ctx->addr + DECON_VIDINTCON0);
  105. }
  106. /* return number of starts/ends of frame transmissions since reset */
  107. static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
  108. {
  109. u32 frm, pfrm, status, cnt = 2;
  110. /* To get consistent result repeat read until frame id is stable.
  111. * Usually the loop will be executed once, in rare cases when the loop
  112. * is executed at frame change time 2nd pass will be needed.
  113. */
  114. frm = readl(ctx->addr + DECON_CRFMID);
  115. do {
  116. status = readl(ctx->addr + DECON_VIDCON1);
  117. pfrm = frm;
  118. frm = readl(ctx->addr + DECON_CRFMID);
  119. } while (frm != pfrm && --cnt);
  120. /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
  121. * of RGB, it should be taken into account.
  122. */
  123. if (!frm)
  124. return 0;
  125. switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
  126. case VIDCON1_VSTATUS_VS:
  127. if (!(ctx->out_type & IFTYPE_I80))
  128. --frm;
  129. break;
  130. case VIDCON1_VSTATUS_BP:
  131. --frm;
  132. break;
  133. case VIDCON1_I80_ACTIVE:
  134. case VIDCON1_VSTATUS_AC:
  135. if (end)
  136. --frm;
  137. break;
  138. default:
  139. break;
  140. }
  141. return frm;
  142. }
  143. static void decon_setup_trigger(struct decon_context *ctx)
  144. {
  145. if (!(ctx->out_type & (IFTYPE_I80 | I80_HW_TRG)))
  146. return;
  147. if (!(ctx->out_type & I80_HW_TRG)) {
  148. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  149. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
  150. ctx->addr + DECON_TRIGCON);
  151. return;
  152. }
  153. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
  154. | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);
  155. if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
  156. DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
  157. DRM_ERROR("Cannot update sysreg.\n");
  158. }
  159. static void decon_commit(struct exynos_drm_crtc *crtc)
  160. {
  161. struct decon_context *ctx = crtc->ctx;
  162. struct drm_display_mode *m = &crtc->base.mode;
  163. bool interlaced = false;
  164. u32 val;
  165. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  166. return;
  167. if (ctx->out_type & IFTYPE_HDMI) {
  168. m->crtc_hsync_start = m->crtc_hdisplay + 10;
  169. m->crtc_hsync_end = m->crtc_htotal - 92;
  170. m->crtc_vsync_start = m->crtc_vdisplay + 1;
  171. m->crtc_vsync_end = m->crtc_vsync_start + 1;
  172. if (m->flags & DRM_MODE_FLAG_INTERLACE)
  173. interlaced = true;
  174. }
  175. decon_setup_trigger(ctx);
  176. /* lcd on and use command if */
  177. val = VIDOUT_LCD_ON;
  178. if (interlaced)
  179. val |= VIDOUT_INTERLACE_EN_F;
  180. if (ctx->out_type & IFTYPE_I80) {
  181. val |= VIDOUT_COMMAND_IF;
  182. } else {
  183. val |= VIDOUT_RGB_IF;
  184. }
  185. writel(val, ctx->addr + DECON_VIDOUTCON0);
  186. if (interlaced)
  187. val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
  188. VIDTCON2_HOZVAL(m->hdisplay - 1);
  189. else
  190. val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
  191. VIDTCON2_HOZVAL(m->hdisplay - 1);
  192. writel(val, ctx->addr + DECON_VIDTCON2);
  193. if (!(ctx->out_type & IFTYPE_I80)) {
  194. int vbp = m->crtc_vtotal - m->crtc_vsync_end;
  195. int vfp = m->crtc_vsync_start - m->crtc_vdisplay;
  196. if (interlaced)
  197. vbp = vbp / 2 - 1;
  198. val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
  199. writel(val, ctx->addr + DECON_VIDTCON00);
  200. val = VIDTCON01_VSPW_F(
  201. m->crtc_vsync_end - m->crtc_vsync_start - 1);
  202. writel(val, ctx->addr + DECON_VIDTCON01);
  203. val = VIDTCON10_HBPD_F(
  204. m->crtc_htotal - m->crtc_hsync_end - 1) |
  205. VIDTCON10_HFPD_F(
  206. m->crtc_hsync_start - m->crtc_hdisplay - 1);
  207. writel(val, ctx->addr + DECON_VIDTCON10);
  208. val = VIDTCON11_HSPW_F(
  209. m->crtc_hsync_end - m->crtc_hsync_start - 1);
  210. writel(val, ctx->addr + DECON_VIDTCON11);
  211. }
  212. /* enable output and display signal */
  213. decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
  214. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  215. }
  216. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  217. struct drm_framebuffer *fb)
  218. {
  219. unsigned long val;
  220. val = readl(ctx->addr + DECON_WINCONx(win));
  221. val &= ~WINCONx_BPPMODE_MASK;
  222. switch (fb->format->format) {
  223. case DRM_FORMAT_XRGB1555:
  224. val |= WINCONx_BPPMODE_16BPP_I1555;
  225. val |= WINCONx_HAWSWP_F;
  226. val |= WINCONx_BURSTLEN_16WORD;
  227. break;
  228. case DRM_FORMAT_RGB565:
  229. val |= WINCONx_BPPMODE_16BPP_565;
  230. val |= WINCONx_HAWSWP_F;
  231. val |= WINCONx_BURSTLEN_16WORD;
  232. break;
  233. case DRM_FORMAT_XRGB8888:
  234. val |= WINCONx_BPPMODE_24BPP_888;
  235. val |= WINCONx_WSWP_F;
  236. val |= WINCONx_BURSTLEN_16WORD;
  237. break;
  238. case DRM_FORMAT_ARGB8888:
  239. val |= WINCONx_BPPMODE_32BPP_A8888;
  240. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  241. val |= WINCONx_BURSTLEN_16WORD;
  242. break;
  243. default:
  244. DRM_ERROR("Proper pixel format is not set\n");
  245. return;
  246. }
  247. DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
  248. /*
  249. * In case of exynos, setting dma-burst to 16Word causes permanent
  250. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  251. * switching which is based on plane size is not recommended as
  252. * plane size varies a lot towards the end of the screen and rapid
  253. * movement causes unstable DMA which results into iommu crash/tear.
  254. */
  255. if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  256. val &= ~WINCONx_BURSTLEN_MASK;
  257. val |= WINCONx_BURSTLEN_8WORD;
  258. }
  259. writel(val, ctx->addr + DECON_WINCONx(win));
  260. }
  261. static void decon_shadow_protect_win(struct decon_context *ctx, int win,
  262. bool protect)
  263. {
  264. decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
  265. protect ? ~0 : 0);
  266. }
  267. static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
  268. {
  269. struct decon_context *ctx = crtc->ctx;
  270. int i;
  271. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  272. return;
  273. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  274. decon_shadow_protect_win(ctx, i, true);
  275. }
  276. #define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
  277. #define COORDINATE_X(x) BIT_VAL((x), 23, 12)
  278. #define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
  279. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  280. struct exynos_drm_plane *plane)
  281. {
  282. struct exynos_drm_plane_state *state =
  283. to_exynos_plane_state(plane->base.state);
  284. struct decon_context *ctx = crtc->ctx;
  285. struct drm_framebuffer *fb = state->base.fb;
  286. unsigned int win = plane->index;
  287. unsigned int bpp = fb->format->cpp[0];
  288. unsigned int pitch = fb->pitches[0];
  289. dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
  290. u32 val;
  291. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  292. return;
  293. if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
  294. val = COORDINATE_X(state->crtc.x) |
  295. COORDINATE_Y(state->crtc.y / 2);
  296. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  297. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  298. COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
  299. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  300. } else {
  301. val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
  302. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  303. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  304. COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
  305. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  306. }
  307. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  308. VIDOSD_Wx_ALPHA_B_F(0x0);
  309. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  310. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  311. VIDOSD_Wx_ALPHA_B_F(0x0);
  312. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  313. writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
  314. val = dma_addr + pitch * state->src.h;
  315. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  316. if (!(ctx->out_type & IFTYPE_HDMI))
  317. val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
  318. | BIT_VAL(state->crtc.w * bpp, 13, 0);
  319. else
  320. val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
  321. | BIT_VAL(state->crtc.w * bpp, 14, 0);
  322. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  323. decon_win_set_pixfmt(ctx, win, fb);
  324. /* window enable */
  325. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
  326. set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
  327. }
  328. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  329. struct exynos_drm_plane *plane)
  330. {
  331. struct decon_context *ctx = crtc->ctx;
  332. unsigned int win = plane->index;
  333. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  334. return;
  335. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  336. set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
  337. }
  338. static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
  339. {
  340. struct decon_context *ctx = crtc->ctx;
  341. unsigned long flags;
  342. int i;
  343. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  344. return;
  345. spin_lock_irqsave(&ctx->vblank_lock, flags);
  346. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  347. decon_shadow_protect_win(ctx, i, false);
  348. if (test_and_clear_bit(BIT_REQUEST_UPDATE, &ctx->flags))
  349. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  350. if (ctx->out_type & IFTYPE_I80)
  351. set_bit(BIT_WIN_UPDATED, &ctx->flags);
  352. ctx->frame_id = decon_get_frame_count(ctx, true);
  353. exynos_crtc_handle_event(crtc);
  354. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  355. }
  356. static void decon_swreset(struct decon_context *ctx)
  357. {
  358. unsigned int tries;
  359. unsigned long flags;
  360. writel(0, ctx->addr + DECON_VIDCON0);
  361. for (tries = 2000; tries; --tries) {
  362. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
  363. break;
  364. udelay(10);
  365. }
  366. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  367. for (tries = 2000; tries; --tries) {
  368. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
  369. break;
  370. udelay(10);
  371. }
  372. WARN(tries == 0, "failed to software reset DECON\n");
  373. spin_lock_irqsave(&ctx->vblank_lock, flags);
  374. ctx->frame_id = 0;
  375. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  376. if (!(ctx->out_type & IFTYPE_HDMI))
  377. return;
  378. writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
  379. decon_set_bits(ctx, DECON_CMU,
  380. CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
  381. writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
  382. writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
  383. ctx->addr + DECON_CRCCTRL);
  384. }
  385. static void decon_enable(struct exynos_drm_crtc *crtc)
  386. {
  387. struct decon_context *ctx = crtc->ctx;
  388. if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
  389. return;
  390. pm_runtime_get_sync(ctx->dev);
  391. exynos_drm_pipe_clk_enable(crtc, true);
  392. set_bit(BIT_CLKS_ENABLED, &ctx->flags);
  393. decon_swreset(ctx);
  394. /* if vblank was enabled status, enable it again. */
  395. if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
  396. decon_enable_vblank(ctx->crtc);
  397. decon_commit(ctx->crtc);
  398. }
  399. static void decon_disable(struct exynos_drm_crtc *crtc)
  400. {
  401. struct decon_context *ctx = crtc->ctx;
  402. int i;
  403. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  404. return;
  405. /*
  406. * We need to make sure that all windows are disabled before we
  407. * suspend that connector. Otherwise we might try to scan from
  408. * a destroyed buffer later.
  409. */
  410. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  411. decon_disable_plane(crtc, &ctx->planes[i]);
  412. decon_swreset(ctx);
  413. clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
  414. exynos_drm_pipe_clk_enable(crtc, false);
  415. pm_runtime_put_sync(ctx->dev);
  416. set_bit(BIT_SUSPENDED, &ctx->flags);
  417. }
  418. static void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
  419. {
  420. struct decon_context *ctx = crtc->ctx;
  421. if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags) ||
  422. (ctx->out_type & I80_HW_TRG))
  423. return;
  424. if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
  425. decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
  426. }
  427. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  428. {
  429. struct decon_context *ctx = crtc->ctx;
  430. int win, i, ret;
  431. DRM_DEBUG_KMS("%s\n", __FILE__);
  432. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  433. ret = clk_prepare_enable(ctx->clks[i]);
  434. if (ret < 0)
  435. goto err;
  436. }
  437. for (win = 0; win < WINDOWS_NR; win++) {
  438. decon_shadow_protect_win(ctx, win, true);
  439. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  440. decon_shadow_protect_win(ctx, win, false);
  441. }
  442. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  443. /* TODO: wait for possible vsync */
  444. msleep(50);
  445. err:
  446. while (--i >= 0)
  447. clk_disable_unprepare(ctx->clks[i]);
  448. }
  449. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  450. .enable = decon_enable,
  451. .disable = decon_disable,
  452. .enable_vblank = decon_enable_vblank,
  453. .disable_vblank = decon_disable_vblank,
  454. .atomic_begin = decon_atomic_begin,
  455. .update_plane = decon_update_plane,
  456. .disable_plane = decon_disable_plane,
  457. .atomic_flush = decon_atomic_flush,
  458. .te_handler = decon_te_irq_handler,
  459. };
  460. static int decon_bind(struct device *dev, struct device *master, void *data)
  461. {
  462. struct decon_context *ctx = dev_get_drvdata(dev);
  463. struct drm_device *drm_dev = data;
  464. struct exynos_drm_private *priv = drm_dev->dev_private;
  465. struct exynos_drm_plane *exynos_plane;
  466. enum exynos_drm_output_type out_type;
  467. unsigned int win;
  468. int ret;
  469. ctx->drm_dev = drm_dev;
  470. ctx->pipe = priv->pipe++;
  471. for (win = ctx->first_win; win < WINDOWS_NR; win++) {
  472. int tmp = (win == ctx->first_win) ? 0 : win;
  473. ctx->configs[win].pixel_formats = decon_formats;
  474. ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
  475. ctx->configs[win].zpos = win;
  476. ctx->configs[win].type = decon_win_types[tmp];
  477. ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
  478. 1 << ctx->pipe, &ctx->configs[win]);
  479. if (ret)
  480. return ret;
  481. }
  482. exynos_plane = &ctx->planes[ctx->first_win];
  483. out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
  484. : EXYNOS_DISPLAY_TYPE_LCD;
  485. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  486. ctx->pipe, out_type,
  487. &decon_crtc_ops, ctx);
  488. if (IS_ERR(ctx->crtc)) {
  489. ret = PTR_ERR(ctx->crtc);
  490. goto err;
  491. }
  492. decon_clear_channels(ctx->crtc);
  493. ret = drm_iommu_attach_device(drm_dev, dev);
  494. if (ret)
  495. goto err;
  496. return ret;
  497. err:
  498. priv->pipe--;
  499. return ret;
  500. }
  501. static void decon_unbind(struct device *dev, struct device *master, void *data)
  502. {
  503. struct decon_context *ctx = dev_get_drvdata(dev);
  504. decon_disable(ctx->crtc);
  505. /* detach this sub driver from iommu mapping if supported. */
  506. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  507. }
  508. static const struct component_ops decon_component_ops = {
  509. .bind = decon_bind,
  510. .unbind = decon_unbind,
  511. };
  512. static void decon_handle_vblank(struct decon_context *ctx)
  513. {
  514. u32 frm;
  515. spin_lock(&ctx->vblank_lock);
  516. frm = decon_get_frame_count(ctx, true);
  517. if (frm != ctx->frame_id) {
  518. /* handle only if incremented, take care of wrap-around */
  519. if ((s32)(frm - ctx->frame_id) > 0)
  520. drm_crtc_handle_vblank(&ctx->crtc->base);
  521. ctx->frame_id = frm;
  522. }
  523. spin_unlock(&ctx->vblank_lock);
  524. }
  525. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  526. {
  527. struct decon_context *ctx = dev_id;
  528. u32 val;
  529. if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
  530. goto out;
  531. val = readl(ctx->addr + DECON_VIDINTCON1);
  532. val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
  533. if (val) {
  534. writel(val, ctx->addr + DECON_VIDINTCON1);
  535. if (ctx->out_type & IFTYPE_HDMI) {
  536. val = readl(ctx->addr + DECON_VIDOUTCON0);
  537. val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
  538. if (val ==
  539. (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
  540. return IRQ_HANDLED;
  541. }
  542. decon_handle_vblank(ctx);
  543. }
  544. out:
  545. return IRQ_HANDLED;
  546. }
  547. #ifdef CONFIG_PM
  548. static int exynos5433_decon_suspend(struct device *dev)
  549. {
  550. struct decon_context *ctx = dev_get_drvdata(dev);
  551. int i = ARRAY_SIZE(decon_clks_name);
  552. while (--i >= 0)
  553. clk_disable_unprepare(ctx->clks[i]);
  554. return 0;
  555. }
  556. static int exynos5433_decon_resume(struct device *dev)
  557. {
  558. struct decon_context *ctx = dev_get_drvdata(dev);
  559. int i, ret;
  560. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  561. ret = clk_prepare_enable(ctx->clks[i]);
  562. if (ret < 0)
  563. goto err;
  564. }
  565. return 0;
  566. err:
  567. while (--i >= 0)
  568. clk_disable_unprepare(ctx->clks[i]);
  569. return ret;
  570. }
  571. #endif
  572. static const struct dev_pm_ops exynos5433_decon_pm_ops = {
  573. SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
  574. NULL)
  575. };
  576. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  577. {
  578. .compatible = "samsung,exynos5433-decon",
  579. .data = (void *)I80_HW_TRG
  580. },
  581. {
  582. .compatible = "samsung,exynos5433-decon-tv",
  583. .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
  584. },
  585. {},
  586. };
  587. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  588. static int exynos5433_decon_probe(struct platform_device *pdev)
  589. {
  590. struct device *dev = &pdev->dev;
  591. struct decon_context *ctx;
  592. struct resource *res;
  593. int ret;
  594. int i;
  595. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  596. if (!ctx)
  597. return -ENOMEM;
  598. __set_bit(BIT_SUSPENDED, &ctx->flags);
  599. ctx->dev = dev;
  600. ctx->out_type = (unsigned long)of_device_get_match_data(dev);
  601. spin_lock_init(&ctx->vblank_lock);
  602. if (ctx->out_type & IFTYPE_HDMI) {
  603. ctx->first_win = 1;
  604. } else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
  605. ctx->out_type |= IFTYPE_I80;
  606. }
  607. if (ctx->out_type & I80_HW_TRG) {
  608. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  609. "samsung,disp-sysreg");
  610. if (IS_ERR(ctx->sysreg)) {
  611. dev_err(dev, "failed to get system register\n");
  612. return PTR_ERR(ctx->sysreg);
  613. }
  614. }
  615. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  616. struct clk *clk;
  617. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  618. if (IS_ERR(clk))
  619. return PTR_ERR(clk);
  620. ctx->clks[i] = clk;
  621. }
  622. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  623. if (!res) {
  624. dev_err(dev, "cannot find IO resource\n");
  625. return -ENXIO;
  626. }
  627. ctx->addr = devm_ioremap_resource(dev, res);
  628. if (IS_ERR(ctx->addr)) {
  629. dev_err(dev, "ioremap failed\n");
  630. return PTR_ERR(ctx->addr);
  631. }
  632. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  633. (ctx->out_type & IFTYPE_I80) ? "lcd_sys" : "vsync");
  634. if (!res) {
  635. dev_err(dev, "cannot find IRQ resource\n");
  636. return -ENXIO;
  637. }
  638. ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
  639. "drm_decon", ctx);
  640. if (ret < 0) {
  641. dev_err(dev, "lcd_sys irq request failed\n");
  642. return ret;
  643. }
  644. platform_set_drvdata(pdev, ctx);
  645. pm_runtime_enable(dev);
  646. ret = component_add(dev, &decon_component_ops);
  647. if (ret)
  648. goto err_disable_pm_runtime;
  649. return 0;
  650. err_disable_pm_runtime:
  651. pm_runtime_disable(dev);
  652. return ret;
  653. }
  654. static int exynos5433_decon_remove(struct platform_device *pdev)
  655. {
  656. pm_runtime_disable(&pdev->dev);
  657. component_del(&pdev->dev, &decon_component_ops);
  658. return 0;
  659. }
  660. struct platform_driver exynos5433_decon_driver = {
  661. .probe = exynos5433_decon_probe,
  662. .remove = exynos5433_decon_remove,
  663. .driver = {
  664. .name = "exynos5433-decon",
  665. .pm = &exynos5433_decon_pm_ops,
  666. .of_match_table = exynos5433_decon_driver_dt_match,
  667. },
  668. };