armada_crtc.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397
  1. /*
  2. * Copyright (C) 2012 Russell King
  3. * Rewritten from the dovefb driver, and Armada510 manuals.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/component.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <drm/drmP.h>
  14. #include <drm/drm_crtc_helper.h>
  15. #include <drm/drm_plane_helper.h>
  16. #include "armada_crtc.h"
  17. #include "armada_drm.h"
  18. #include "armada_fb.h"
  19. #include "armada_gem.h"
  20. #include "armada_hw.h"
  21. #include "armada_trace.h"
  22. struct armada_frame_work {
  23. struct armada_plane_work work;
  24. struct drm_pending_vblank_event *event;
  25. struct armada_regs regs[4];
  26. struct drm_framebuffer *old_fb;
  27. };
  28. enum csc_mode {
  29. CSC_AUTO = 0,
  30. CSC_YUV_CCIR601 = 1,
  31. CSC_YUV_CCIR709 = 2,
  32. CSC_RGB_COMPUTER = 1,
  33. CSC_RGB_STUDIO = 2,
  34. };
  35. static const uint32_t armada_primary_formats[] = {
  36. DRM_FORMAT_UYVY,
  37. DRM_FORMAT_YUYV,
  38. DRM_FORMAT_VYUY,
  39. DRM_FORMAT_YVYU,
  40. DRM_FORMAT_ARGB8888,
  41. DRM_FORMAT_ABGR8888,
  42. DRM_FORMAT_XRGB8888,
  43. DRM_FORMAT_XBGR8888,
  44. DRM_FORMAT_RGB888,
  45. DRM_FORMAT_BGR888,
  46. DRM_FORMAT_ARGB1555,
  47. DRM_FORMAT_ABGR1555,
  48. DRM_FORMAT_RGB565,
  49. DRM_FORMAT_BGR565,
  50. };
  51. /*
  52. * A note about interlacing. Let's consider HDMI 1920x1080i.
  53. * The timing parameters we have from X are:
  54. * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot
  55. * 1920 2448 2492 2640 1080 1084 1094 1125
  56. * Which get translated to:
  57. * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot
  58. * 1920 2448 2492 2640 540 542 547 562
  59. *
  60. * This is how it is defined by CEA-861-D - line and pixel numbers are
  61. * referenced to the rising edge of VSYNC and HSYNC. Total clocks per
  62. * line: 2640. The odd frame, the first active line is at line 21, and
  63. * the even frame, the first active line is 584.
  64. *
  65. * LN: 560 561 562 563 567 568 569
  66. * DE: ~~~|____________________________//__________________________
  67. * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
  68. * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________
  69. * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge).
  70. *
  71. * LN: 1123 1124 1125 1 5 6 7
  72. * DE: ~~~|____________________________//__________________________
  73. * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
  74. * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________
  75. * 23 blanking lines
  76. *
  77. * The Armada LCD Controller line and pixel numbers are, like X timings,
  78. * referenced to the top left of the active frame.
  79. *
  80. * So, translating these to our LCD controller:
  81. * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128.
  82. * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448.
  83. * Note: Vsync front porch remains constant!
  84. *
  85. * if (odd_frame) {
  86. * vtotal = mode->crtc_vtotal + 1;
  87. * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1;
  88. * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2
  89. * } else {
  90. * vtotal = mode->crtc_vtotal;
  91. * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay;
  92. * vhorizpos = mode->crtc_hsync_start;
  93. * }
  94. * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end;
  95. *
  96. * So, we need to reprogram these registers on each vsync event:
  97. * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL
  98. *
  99. * Note: we do not use the frame done interrupts because these appear
  100. * to happen too early, and lead to jitter on the display (presumably
  101. * they occur at the end of the last active line, before the vsync back
  102. * porch, which we're reprogramming.)
  103. */
  104. void
  105. armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs)
  106. {
  107. while (regs->offset != ~0) {
  108. void __iomem *reg = dcrtc->base + regs->offset;
  109. uint32_t val;
  110. val = regs->mask;
  111. if (val != 0)
  112. val &= readl_relaxed(reg);
  113. writel_relaxed(val | regs->val, reg);
  114. ++regs;
  115. }
  116. }
  117. #define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON)
  118. static void armada_drm_crtc_update(struct armada_crtc *dcrtc)
  119. {
  120. uint32_t dumb_ctrl;
  121. dumb_ctrl = dcrtc->cfg_dumb_ctrl;
  122. if (!dpms_blanked(dcrtc->dpms))
  123. dumb_ctrl |= CFG_DUMB_ENA;
  124. /*
  125. * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might
  126. * be using SPI or GPIO. If we set this to DUMB_BLANK, we will
  127. * force LCD_D[23:0] to output blank color, overriding the GPIO or
  128. * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode.
  129. */
  130. if (dpms_blanked(dcrtc->dpms) &&
  131. (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) {
  132. dumb_ctrl &= ~DUMB_MASK;
  133. dumb_ctrl |= DUMB_BLANK;
  134. }
  135. /*
  136. * The documentation doesn't indicate what the normal state of
  137. * the sync signals are. Sebastian Hesselbart kindly probed
  138. * these signals on his board to determine their state.
  139. *
  140. * The non-inverted state of the sync signals is active high.
  141. * Setting these bits makes the appropriate signal active low.
  142. */
  143. if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC)
  144. dumb_ctrl |= CFG_INV_CSYNC;
  145. if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC)
  146. dumb_ctrl |= CFG_INV_HSYNC;
  147. if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC)
  148. dumb_ctrl |= CFG_INV_VSYNC;
  149. if (dcrtc->dumb_ctrl != dumb_ctrl) {
  150. dcrtc->dumb_ctrl = dumb_ctrl;
  151. writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL);
  152. }
  153. }
  154. void armada_drm_plane_calc_addrs(u32 *addrs, struct drm_framebuffer *fb,
  155. int x, int y)
  156. {
  157. u32 addr = drm_fb_obj(fb)->dev_addr;
  158. int num_planes = fb->format->num_planes;
  159. int i;
  160. if (num_planes > 3)
  161. num_planes = 3;
  162. for (i = 0; i < num_planes; i++)
  163. addrs[i] = addr + fb->offsets[i] + y * fb->pitches[i] +
  164. x * fb->format->cpp[i];
  165. for (; i < 3; i++)
  166. addrs[i] = 0;
  167. }
  168. static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb,
  169. int x, int y, struct armada_regs *regs, bool interlaced)
  170. {
  171. unsigned pitch = fb->pitches[0];
  172. u32 addrs[3], addr_odd, addr_even;
  173. unsigned i = 0;
  174. DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n",
  175. pitch, x, y, fb->format->cpp[0] * 8);
  176. armada_drm_plane_calc_addrs(addrs, fb, x, y);
  177. addr_odd = addr_even = addrs[0];
  178. if (interlaced) {
  179. addr_even += pitch;
  180. pitch *= 2;
  181. }
  182. /* write offset, base, and pitch */
  183. armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0);
  184. armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1);
  185. armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH);
  186. return i;
  187. }
  188. static void armada_drm_plane_work_run(struct armada_crtc *dcrtc,
  189. struct drm_plane *plane)
  190. {
  191. struct armada_plane *dplane = drm_to_armada_plane(plane);
  192. struct armada_plane_work *work = xchg(&dplane->work, NULL);
  193. /* Handle any pending frame work. */
  194. if (work) {
  195. work->fn(dcrtc, dplane, work);
  196. drm_crtc_vblank_put(&dcrtc->crtc);
  197. }
  198. wake_up(&dplane->frame_wait);
  199. }
  200. int armada_drm_plane_work_queue(struct armada_crtc *dcrtc,
  201. struct armada_plane *plane, struct armada_plane_work *work)
  202. {
  203. int ret;
  204. ret = drm_crtc_vblank_get(&dcrtc->crtc);
  205. if (ret) {
  206. DRM_ERROR("failed to acquire vblank counter\n");
  207. return ret;
  208. }
  209. ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0;
  210. if (ret)
  211. drm_crtc_vblank_put(&dcrtc->crtc);
  212. return ret;
  213. }
  214. int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout)
  215. {
  216. return wait_event_timeout(plane->frame_wait, !plane->work, timeout);
  217. }
  218. struct armada_plane_work *armada_drm_plane_work_cancel(
  219. struct armada_crtc *dcrtc, struct armada_plane *plane)
  220. {
  221. struct armada_plane_work *work = xchg(&plane->work, NULL);
  222. if (work)
  223. drm_crtc_vblank_put(&dcrtc->crtc);
  224. return work;
  225. }
  226. static int armada_drm_crtc_queue_frame_work(struct armada_crtc *dcrtc,
  227. struct armada_frame_work *work)
  228. {
  229. struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary);
  230. return armada_drm_plane_work_queue(dcrtc, plane, &work->work);
  231. }
  232. static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc,
  233. struct armada_plane *plane, struct armada_plane_work *work)
  234. {
  235. struct armada_frame_work *fwork = container_of(work, struct armada_frame_work, work);
  236. struct drm_device *dev = dcrtc->crtc.dev;
  237. unsigned long flags;
  238. spin_lock_irqsave(&dcrtc->irq_lock, flags);
  239. armada_drm_crtc_update_regs(dcrtc, fwork->regs);
  240. spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
  241. if (fwork->event) {
  242. spin_lock_irqsave(&dev->event_lock, flags);
  243. drm_crtc_send_vblank_event(&dcrtc->crtc, fwork->event);
  244. spin_unlock_irqrestore(&dev->event_lock, flags);
  245. }
  246. /* Finally, queue the process-half of the cleanup. */
  247. __armada_drm_queue_unref_work(dcrtc->crtc.dev, fwork->old_fb);
  248. kfree(fwork);
  249. }
  250. static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc,
  251. struct drm_framebuffer *fb, bool force)
  252. {
  253. struct armada_frame_work *work;
  254. if (!fb)
  255. return;
  256. if (force) {
  257. /* Display is disabled, so just drop the old fb */
  258. drm_framebuffer_unreference(fb);
  259. return;
  260. }
  261. work = kmalloc(sizeof(*work), GFP_KERNEL);
  262. if (work) {
  263. int i = 0;
  264. work->work.fn = armada_drm_crtc_complete_frame_work;
  265. work->event = NULL;
  266. work->old_fb = fb;
  267. armada_reg_queue_end(work->regs, i);
  268. if (armada_drm_crtc_queue_frame_work(dcrtc, work) == 0)
  269. return;
  270. kfree(work);
  271. }
  272. /*
  273. * Oops - just drop the reference immediately and hope for
  274. * the best. The worst that will happen is the buffer gets
  275. * reused before it has finished being displayed.
  276. */
  277. drm_framebuffer_unreference(fb);
  278. }
  279. static void armada_drm_vblank_off(struct armada_crtc *dcrtc)
  280. {
  281. /*
  282. * Tell the DRM core that vblank IRQs aren't going to happen for
  283. * a while. This cleans up any pending vblank events for us.
  284. */
  285. drm_crtc_vblank_off(&dcrtc->crtc);
  286. armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary);
  287. }
  288. void armada_drm_crtc_gamma_set(struct drm_crtc *crtc, u16 r, u16 g, u16 b,
  289. int idx)
  290. {
  291. }
  292. void armada_drm_crtc_gamma_get(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
  293. int idx)
  294. {
  295. }
  296. /* The mode_config.mutex will be held for this call */
  297. static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms)
  298. {
  299. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  300. if (dpms_blanked(dcrtc->dpms) != dpms_blanked(dpms)) {
  301. if (dpms_blanked(dpms))
  302. armada_drm_vblank_off(dcrtc);
  303. else if (!IS_ERR(dcrtc->clk))
  304. WARN_ON(clk_prepare_enable(dcrtc->clk));
  305. dcrtc->dpms = dpms;
  306. armada_drm_crtc_update(dcrtc);
  307. if (!dpms_blanked(dpms))
  308. drm_crtc_vblank_on(&dcrtc->crtc);
  309. else if (!IS_ERR(dcrtc->clk))
  310. clk_disable_unprepare(dcrtc->clk);
  311. } else if (dcrtc->dpms != dpms) {
  312. dcrtc->dpms = dpms;
  313. }
  314. }
  315. /*
  316. * Prepare for a mode set. Turn off overlay to ensure that we don't end
  317. * up with the overlay size being bigger than the active screen size.
  318. * We rely upon X refreshing this state after the mode set has completed.
  319. *
  320. * The mode_config.mutex will be held for this call
  321. */
  322. static void armada_drm_crtc_prepare(struct drm_crtc *crtc)
  323. {
  324. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  325. struct drm_plane *plane;
  326. /*
  327. * If we have an overlay plane associated with this CRTC, disable
  328. * it before the modeset to avoid its coordinates being outside
  329. * the new mode parameters.
  330. */
  331. plane = dcrtc->plane;
  332. if (plane)
  333. drm_plane_force_disable(plane);
  334. }
  335. /* The mode_config.mutex will be held for this call */
  336. static void armada_drm_crtc_commit(struct drm_crtc *crtc)
  337. {
  338. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  339. if (dcrtc->dpms != DRM_MODE_DPMS_ON) {
  340. dcrtc->dpms = DRM_MODE_DPMS_ON;
  341. armada_drm_crtc_update(dcrtc);
  342. }
  343. }
  344. /* The mode_config.mutex will be held for this call */
  345. static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc,
  346. const struct drm_display_mode *mode, struct drm_display_mode *adj)
  347. {
  348. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  349. int ret;
  350. /* We can't do interlaced modes if we don't have the SPU_ADV_REG */
  351. if (!dcrtc->variant->has_spu_adv_reg &&
  352. adj->flags & DRM_MODE_FLAG_INTERLACE)
  353. return false;
  354. /* Check whether the display mode is possible */
  355. ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL);
  356. if (ret)
  357. return false;
  358. return true;
  359. }
  360. /* These are locked by dev->vbl_lock */
  361. static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask)
  362. {
  363. if (dcrtc->irq_ena & mask) {
  364. dcrtc->irq_ena &= ~mask;
  365. writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
  366. }
  367. }
  368. static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask)
  369. {
  370. if ((dcrtc->irq_ena & mask) != mask) {
  371. dcrtc->irq_ena |= mask;
  372. writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
  373. if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask)
  374. writel(0, dcrtc->base + LCD_SPU_IRQ_ISR);
  375. }
  376. }
  377. static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat)
  378. {
  379. void __iomem *base = dcrtc->base;
  380. struct drm_plane *ovl_plane;
  381. if (stat & DMA_FF_UNDERFLOW)
  382. DRM_ERROR("video underflow on crtc %u\n", dcrtc->num);
  383. if (stat & GRA_FF_UNDERFLOW)
  384. DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num);
  385. if (stat & VSYNC_IRQ)
  386. drm_crtc_handle_vblank(&dcrtc->crtc);
  387. spin_lock(&dcrtc->irq_lock);
  388. ovl_plane = dcrtc->plane;
  389. if (ovl_plane)
  390. armada_drm_plane_work_run(dcrtc, ovl_plane);
  391. if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) {
  392. int i = stat & GRA_FRAME_IRQ0 ? 0 : 1;
  393. uint32_t val;
  394. writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH);
  395. writel_relaxed(dcrtc->v[i].spu_v_h_total,
  396. base + LCD_SPUT_V_H_TOTAL);
  397. val = readl_relaxed(base + LCD_SPU_ADV_REG);
  398. val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN);
  399. val |= dcrtc->v[i].spu_adv_reg;
  400. writel_relaxed(val, base + LCD_SPU_ADV_REG);
  401. }
  402. if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) {
  403. writel_relaxed(dcrtc->cursor_hw_pos,
  404. base + LCD_SPU_HWC_OVSA_HPXL_VLN);
  405. writel_relaxed(dcrtc->cursor_hw_sz,
  406. base + LCD_SPU_HWC_HPXL_VLN);
  407. armada_updatel(CFG_HWC_ENA,
  408. CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA,
  409. base + LCD_SPU_DMA_CTRL0);
  410. dcrtc->cursor_update = false;
  411. armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
  412. }
  413. spin_unlock(&dcrtc->irq_lock);
  414. if (stat & GRA_FRAME_IRQ)
  415. armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary);
  416. }
  417. static irqreturn_t armada_drm_irq(int irq, void *arg)
  418. {
  419. struct armada_crtc *dcrtc = arg;
  420. u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
  421. /*
  422. * This is rediculous - rather than writing bits to clear, we
  423. * have to set the actual status register value. This is racy.
  424. */
  425. writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
  426. trace_armada_drm_irq(&dcrtc->crtc, stat);
  427. /* Mask out those interrupts we haven't enabled */
  428. v = stat & dcrtc->irq_ena;
  429. if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) {
  430. armada_drm_crtc_irq(dcrtc, stat);
  431. return IRQ_HANDLED;
  432. }
  433. return IRQ_NONE;
  434. }
  435. static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc)
  436. {
  437. struct drm_display_mode *adj = &dcrtc->crtc.mode;
  438. uint32_t val = 0;
  439. if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709)
  440. val |= CFG_CSC_YUV_CCIR709;
  441. if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO)
  442. val |= CFG_CSC_RGB_STUDIO;
  443. /*
  444. * In auto mode, set the colorimetry, based upon the HDMI spec.
  445. * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use
  446. * ITU601. It may be more appropriate to set this depending on
  447. * the source - but what if the graphic frame is YUV and the
  448. * video frame is RGB?
  449. */
  450. if ((adj->hdisplay == 1280 && adj->vdisplay == 720 &&
  451. !(adj->flags & DRM_MODE_FLAG_INTERLACE)) ||
  452. (adj->hdisplay == 1920 && adj->vdisplay == 1080)) {
  453. if (dcrtc->csc_yuv_mode == CSC_AUTO)
  454. val |= CFG_CSC_YUV_CCIR709;
  455. }
  456. /*
  457. * We assume we're connected to a TV-like device, so the YUV->RGB
  458. * conversion should produce a limited range. We should set this
  459. * depending on the connectors attached to this CRTC, and what
  460. * kind of device they report being connected.
  461. */
  462. if (dcrtc->csc_rgb_mode == CSC_AUTO)
  463. val |= CFG_CSC_RGB_STUDIO;
  464. return val;
  465. }
  466. static void armada_drm_primary_set(struct drm_crtc *crtc,
  467. struct drm_plane *plane, int x, int y)
  468. {
  469. struct armada_plane_state *state = &drm_to_armada_plane(plane)->state;
  470. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  471. struct armada_regs regs[8];
  472. bool interlaced = dcrtc->interlaced;
  473. unsigned i;
  474. u32 ctrl0;
  475. i = armada_drm_crtc_calc_fb(plane->fb, x, y, regs, interlaced);
  476. armada_reg_queue_set(regs, i, state->dst_yx, LCD_SPU_GRA_OVSA_HPXL_VLN);
  477. armada_reg_queue_set(regs, i, state->src_hw, LCD_SPU_GRA_HPXL_VLN);
  478. armada_reg_queue_set(regs, i, state->dst_hw, LCD_SPU_GZM_HPXL_VLN);
  479. ctrl0 = state->ctrl0;
  480. if (interlaced)
  481. ctrl0 |= CFG_GRA_FTOGGLE;
  482. armada_reg_queue_mod(regs, i, ctrl0, CFG_GRAFORMAT |
  483. CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV |
  484. CFG_SWAPYU | CFG_YUV2RGB) |
  485. CFG_PALETTE_ENA | CFG_GRA_FTOGGLE,
  486. LCD_SPU_DMA_CTRL0);
  487. armada_reg_queue_end(regs, i);
  488. armada_drm_crtc_update_regs(dcrtc, regs);
  489. }
  490. /* The mode_config.mutex will be held for this call */
  491. static int armada_drm_crtc_mode_set(struct drm_crtc *crtc,
  492. struct drm_display_mode *mode, struct drm_display_mode *adj,
  493. int x, int y, struct drm_framebuffer *old_fb)
  494. {
  495. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  496. struct armada_regs regs[17];
  497. uint32_t lm, rm, tm, bm, val, sclk;
  498. unsigned long flags;
  499. unsigned i;
  500. bool interlaced;
  501. drm_framebuffer_reference(crtc->primary->fb);
  502. interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE);
  503. val = CFG_GRA_ENA | CFG_GRA_HSMOOTH;
  504. val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt);
  505. val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod);
  506. if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420)
  507. val |= CFG_PALETTE_ENA;
  508. drm_to_armada_plane(crtc->primary)->state.ctrl0 = val;
  509. drm_to_armada_plane(crtc->primary)->state.src_hw =
  510. drm_to_armada_plane(crtc->primary)->state.dst_hw =
  511. adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
  512. drm_to_armada_plane(crtc->primary)->state.dst_yx = 0;
  513. i = 0;
  514. rm = adj->crtc_hsync_start - adj->crtc_hdisplay;
  515. lm = adj->crtc_htotal - adj->crtc_hsync_end;
  516. bm = adj->crtc_vsync_start - adj->crtc_vdisplay;
  517. tm = adj->crtc_vtotal - adj->crtc_vsync_end;
  518. DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n",
  519. adj->crtc_hdisplay,
  520. adj->crtc_hsync_start,
  521. adj->crtc_hsync_end,
  522. adj->crtc_htotal, lm, rm);
  523. DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n",
  524. adj->crtc_vdisplay,
  525. adj->crtc_vsync_start,
  526. adj->crtc_vsync_end,
  527. adj->crtc_vtotal, tm, bm);
  528. /* Wait for pending flips to complete */
  529. armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary),
  530. MAX_SCHEDULE_TIMEOUT);
  531. drm_crtc_vblank_off(crtc);
  532. val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA;
  533. if (val != dcrtc->dumb_ctrl) {
  534. dcrtc->dumb_ctrl = val;
  535. writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL);
  536. }
  537. /*
  538. * If we are blanked, we would have disabled the clock. Re-enable
  539. * it so that compute_clock() does the right thing.
  540. */
  541. if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms))
  542. WARN_ON(clk_prepare_enable(dcrtc->clk));
  543. /* Now compute the divider for real */
  544. dcrtc->variant->compute_clock(dcrtc, adj, &sclk);
  545. /* Ensure graphic fifo is enabled */
  546. armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1);
  547. armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV);
  548. if (interlaced ^ dcrtc->interlaced) {
  549. if (adj->flags & DRM_MODE_FLAG_INTERLACE)
  550. drm_crtc_vblank_get(&dcrtc->crtc);
  551. else
  552. drm_crtc_vblank_put(&dcrtc->crtc);
  553. dcrtc->interlaced = interlaced;
  554. }
  555. spin_lock_irqsave(&dcrtc->irq_lock, flags);
  556. /* Even interlaced/progressive frame */
  557. dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 |
  558. adj->crtc_htotal;
  559. dcrtc->v[1].spu_v_porch = tm << 16 | bm;
  560. val = adj->crtc_hsync_start;
  561. dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
  562. dcrtc->variant->spu_adv_reg;
  563. if (interlaced) {
  564. /* Odd interlaced frame */
  565. dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total +
  566. (1 << 16);
  567. dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1;
  568. val = adj->crtc_hsync_start - adj->crtc_htotal / 2;
  569. dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
  570. dcrtc->variant->spu_adv_reg;
  571. } else {
  572. dcrtc->v[0] = dcrtc->v[1];
  573. }
  574. val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
  575. armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE);
  576. armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH);
  577. armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH);
  578. armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total,
  579. LCD_SPUT_V_H_TOTAL);
  580. if (dcrtc->variant->has_spu_adv_reg) {
  581. armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg,
  582. ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF |
  583. ADV_VSYNCOFFEN, LCD_SPU_ADV_REG);
  584. }
  585. val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0;
  586. armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1);
  587. val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc);
  588. armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL);
  589. armada_reg_queue_end(regs, i);
  590. armada_drm_crtc_update_regs(dcrtc, regs);
  591. armada_drm_primary_set(crtc, crtc->primary, x, y);
  592. spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
  593. armada_drm_crtc_update(dcrtc);
  594. drm_crtc_vblank_on(crtc);
  595. armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
  596. return 0;
  597. }
  598. /* The mode_config.mutex will be held for this call */
  599. static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  600. struct drm_framebuffer *old_fb)
  601. {
  602. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  603. struct armada_regs regs[4];
  604. unsigned i;
  605. i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs,
  606. dcrtc->interlaced);
  607. armada_reg_queue_end(regs, i);
  608. /* Wait for pending flips to complete */
  609. armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary),
  610. MAX_SCHEDULE_TIMEOUT);
  611. /* Take a reference to the new fb as we're using it */
  612. drm_framebuffer_reference(crtc->primary->fb);
  613. /* Update the base in the CRTC */
  614. armada_drm_crtc_update_regs(dcrtc, regs);
  615. /* Drop our previously held reference */
  616. armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
  617. return 0;
  618. }
  619. void armada_drm_crtc_plane_disable(struct armada_crtc *dcrtc,
  620. struct drm_plane *plane)
  621. {
  622. u32 sram_para1, dma_ctrl0_mask;
  623. /*
  624. * Drop our reference on any framebuffer attached to this plane.
  625. * We don't need to NULL this out as drm_plane_force_disable(),
  626. * and __setplane_internal() will do so for an overlay plane, and
  627. * __drm_helper_disable_unused_functions() will do so for the
  628. * primary plane.
  629. */
  630. if (plane->fb)
  631. drm_framebuffer_unreference(plane->fb);
  632. /* Power down the Y/U/V FIFOs */
  633. sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66;
  634. /* Power down most RAMs and FIFOs if this is the primary plane */
  635. if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
  636. sram_para1 |= CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
  637. CFG_PDWN32x32 | CFG_PDWN64x66;
  638. dma_ctrl0_mask = CFG_GRA_ENA;
  639. } else {
  640. dma_ctrl0_mask = CFG_DMA_ENA;
  641. }
  642. spin_lock_irq(&dcrtc->irq_lock);
  643. armada_updatel(0, dma_ctrl0_mask, dcrtc->base + LCD_SPU_DMA_CTRL0);
  644. spin_unlock_irq(&dcrtc->irq_lock);
  645. armada_updatel(sram_para1, 0, dcrtc->base + LCD_SPU_SRAM_PARA1);
  646. }
  647. /* The mode_config.mutex will be held for this call */
  648. static void armada_drm_crtc_disable(struct drm_crtc *crtc)
  649. {
  650. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  651. armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  652. armada_drm_crtc_plane_disable(dcrtc, crtc->primary);
  653. }
  654. static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = {
  655. .dpms = armada_drm_crtc_dpms,
  656. .prepare = armada_drm_crtc_prepare,
  657. .commit = armada_drm_crtc_commit,
  658. .mode_fixup = armada_drm_crtc_mode_fixup,
  659. .mode_set = armada_drm_crtc_mode_set,
  660. .mode_set_base = armada_drm_crtc_mode_set_base,
  661. .disable = armada_drm_crtc_disable,
  662. };
  663. static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix,
  664. unsigned stride, unsigned width, unsigned height)
  665. {
  666. uint32_t addr;
  667. unsigned y;
  668. addr = SRAM_HWC32_RAM1;
  669. for (y = 0; y < height; y++) {
  670. uint32_t *p = &pix[y * stride];
  671. unsigned x;
  672. for (x = 0; x < width; x++, p++) {
  673. uint32_t val = *p;
  674. val = (val & 0xff00ff00) |
  675. (val & 0x000000ff) << 16 |
  676. (val & 0x00ff0000) >> 16;
  677. writel_relaxed(val,
  678. base + LCD_SPU_SRAM_WRDAT);
  679. writel_relaxed(addr | SRAM_WRITE,
  680. base + LCD_SPU_SRAM_CTRL);
  681. readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
  682. addr += 1;
  683. if ((addr & 0x00ff) == 0)
  684. addr += 0xf00;
  685. if ((addr & 0x30ff) == 0)
  686. addr = SRAM_HWC32_RAM2;
  687. }
  688. }
  689. }
  690. static void armada_drm_crtc_cursor_tran(void __iomem *base)
  691. {
  692. unsigned addr;
  693. for (addr = 0; addr < 256; addr++) {
  694. /* write the default value */
  695. writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT);
  696. writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN,
  697. base + LCD_SPU_SRAM_CTRL);
  698. }
  699. }
  700. static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload)
  701. {
  702. uint32_t xoff, xscr, w = dcrtc->cursor_w, s;
  703. uint32_t yoff, yscr, h = dcrtc->cursor_h;
  704. uint32_t para1;
  705. /*
  706. * Calculate the visible width and height of the cursor,
  707. * screen position, and the position in the cursor bitmap.
  708. */
  709. if (dcrtc->cursor_x < 0) {
  710. xoff = -dcrtc->cursor_x;
  711. xscr = 0;
  712. w -= min(xoff, w);
  713. } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) {
  714. xoff = 0;
  715. xscr = dcrtc->cursor_x;
  716. w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0);
  717. } else {
  718. xoff = 0;
  719. xscr = dcrtc->cursor_x;
  720. }
  721. if (dcrtc->cursor_y < 0) {
  722. yoff = -dcrtc->cursor_y;
  723. yscr = 0;
  724. h -= min(yoff, h);
  725. } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) {
  726. yoff = 0;
  727. yscr = dcrtc->cursor_y;
  728. h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0);
  729. } else {
  730. yoff = 0;
  731. yscr = dcrtc->cursor_y;
  732. }
  733. /* On interlaced modes, the vertical cursor size must be halved */
  734. s = dcrtc->cursor_w;
  735. if (dcrtc->interlaced) {
  736. s *= 2;
  737. yscr /= 2;
  738. h /= 2;
  739. }
  740. if (!dcrtc->cursor_obj || !h || !w) {
  741. spin_lock_irq(&dcrtc->irq_lock);
  742. armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
  743. dcrtc->cursor_update = false;
  744. armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
  745. spin_unlock_irq(&dcrtc->irq_lock);
  746. return 0;
  747. }
  748. para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1);
  749. armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32,
  750. dcrtc->base + LCD_SPU_SRAM_PARA1);
  751. /*
  752. * Initialize the transparency if the SRAM was powered down.
  753. * We must also reload the cursor data as well.
  754. */
  755. if (!(para1 & CFG_CSB_256x32)) {
  756. armada_drm_crtc_cursor_tran(dcrtc->base);
  757. reload = true;
  758. }
  759. if (dcrtc->cursor_hw_sz != (h << 16 | w)) {
  760. spin_lock_irq(&dcrtc->irq_lock);
  761. armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
  762. dcrtc->cursor_update = false;
  763. armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
  764. spin_unlock_irq(&dcrtc->irq_lock);
  765. reload = true;
  766. }
  767. if (reload) {
  768. struct armada_gem_object *obj = dcrtc->cursor_obj;
  769. uint32_t *pix;
  770. /* Set the top-left corner of the cursor image */
  771. pix = obj->addr;
  772. pix += yoff * s + xoff;
  773. armada_load_cursor_argb(dcrtc->base, pix, s, w, h);
  774. }
  775. /* Reload the cursor position, size and enable in the IRQ handler */
  776. spin_lock_irq(&dcrtc->irq_lock);
  777. dcrtc->cursor_hw_pos = yscr << 16 | xscr;
  778. dcrtc->cursor_hw_sz = h << 16 | w;
  779. dcrtc->cursor_update = true;
  780. armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
  781. spin_unlock_irq(&dcrtc->irq_lock);
  782. return 0;
  783. }
  784. static void cursor_update(void *data)
  785. {
  786. armada_drm_crtc_cursor_update(data, true);
  787. }
  788. static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc,
  789. struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h)
  790. {
  791. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  792. struct armada_gem_object *obj = NULL;
  793. int ret;
  794. /* If no cursor support, replicate drm's return value */
  795. if (!dcrtc->variant->has_spu_adv_reg)
  796. return -ENXIO;
  797. if (handle && w > 0 && h > 0) {
  798. /* maximum size is 64x32 or 32x64 */
  799. if (w > 64 || h > 64 || (w > 32 && h > 32))
  800. return -ENOMEM;
  801. obj = armada_gem_object_lookup(file, handle);
  802. if (!obj)
  803. return -ENOENT;
  804. /* Must be a kernel-mapped object */
  805. if (!obj->addr) {
  806. drm_gem_object_unreference_unlocked(&obj->obj);
  807. return -EINVAL;
  808. }
  809. if (obj->obj.size < w * h * 4) {
  810. DRM_ERROR("buffer is too small\n");
  811. drm_gem_object_unreference_unlocked(&obj->obj);
  812. return -ENOMEM;
  813. }
  814. }
  815. if (dcrtc->cursor_obj) {
  816. dcrtc->cursor_obj->update = NULL;
  817. dcrtc->cursor_obj->update_data = NULL;
  818. drm_gem_object_unreference_unlocked(&dcrtc->cursor_obj->obj);
  819. }
  820. dcrtc->cursor_obj = obj;
  821. dcrtc->cursor_w = w;
  822. dcrtc->cursor_h = h;
  823. ret = armada_drm_crtc_cursor_update(dcrtc, true);
  824. if (obj) {
  825. obj->update_data = dcrtc;
  826. obj->update = cursor_update;
  827. }
  828. return ret;
  829. }
  830. static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  831. {
  832. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  833. int ret;
  834. /* If no cursor support, replicate drm's return value */
  835. if (!dcrtc->variant->has_spu_adv_reg)
  836. return -EFAULT;
  837. dcrtc->cursor_x = x;
  838. dcrtc->cursor_y = y;
  839. ret = armada_drm_crtc_cursor_update(dcrtc, false);
  840. return ret;
  841. }
  842. static void armada_drm_crtc_destroy(struct drm_crtc *crtc)
  843. {
  844. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  845. struct armada_private *priv = crtc->dev->dev_private;
  846. if (dcrtc->cursor_obj)
  847. drm_gem_object_unreference_unlocked(&dcrtc->cursor_obj->obj);
  848. priv->dcrtc[dcrtc->num] = NULL;
  849. drm_crtc_cleanup(&dcrtc->crtc);
  850. if (!IS_ERR(dcrtc->clk))
  851. clk_disable_unprepare(dcrtc->clk);
  852. writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA);
  853. of_node_put(dcrtc->crtc.port);
  854. kfree(dcrtc);
  855. }
  856. /*
  857. * The mode_config lock is held here, to prevent races between this
  858. * and a mode_set.
  859. */
  860. static int armada_drm_crtc_page_flip(struct drm_crtc *crtc,
  861. struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags,
  862. struct drm_modeset_acquire_ctx *ctx)
  863. {
  864. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  865. struct armada_frame_work *work;
  866. unsigned i;
  867. int ret;
  868. /* We don't support changing the pixel format */
  869. if (fb->format != crtc->primary->fb->format)
  870. return -EINVAL;
  871. work = kmalloc(sizeof(*work), GFP_KERNEL);
  872. if (!work)
  873. return -ENOMEM;
  874. work->work.fn = armada_drm_crtc_complete_frame_work;
  875. work->event = event;
  876. work->old_fb = dcrtc->crtc.primary->fb;
  877. i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs,
  878. dcrtc->interlaced);
  879. armada_reg_queue_end(work->regs, i);
  880. /*
  881. * Ensure that we hold a reference on the new framebuffer.
  882. * This has to match the behaviour in mode_set.
  883. */
  884. drm_framebuffer_reference(fb);
  885. ret = armada_drm_crtc_queue_frame_work(dcrtc, work);
  886. if (ret) {
  887. /* Undo our reference above */
  888. drm_framebuffer_unreference(fb);
  889. kfree(work);
  890. return ret;
  891. }
  892. /*
  893. * Don't take a reference on the new framebuffer;
  894. * drm_mode_page_flip_ioctl() has already grabbed a reference and
  895. * will _not_ drop that reference on successful return from this
  896. * function. Simply mark this new framebuffer as the current one.
  897. */
  898. dcrtc->crtc.primary->fb = fb;
  899. /*
  900. * Finally, if the display is blanked, we won't receive an
  901. * interrupt, so complete it now.
  902. */
  903. if (dpms_blanked(dcrtc->dpms))
  904. armada_drm_plane_work_run(dcrtc, dcrtc->crtc.primary);
  905. return 0;
  906. }
  907. static int
  908. armada_drm_crtc_set_property(struct drm_crtc *crtc,
  909. struct drm_property *property, uint64_t val)
  910. {
  911. struct armada_private *priv = crtc->dev->dev_private;
  912. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  913. bool update_csc = false;
  914. if (property == priv->csc_yuv_prop) {
  915. dcrtc->csc_yuv_mode = val;
  916. update_csc = true;
  917. } else if (property == priv->csc_rgb_prop) {
  918. dcrtc->csc_rgb_mode = val;
  919. update_csc = true;
  920. }
  921. if (update_csc) {
  922. uint32_t val;
  923. val = dcrtc->spu_iopad_ctrl |
  924. armada_drm_crtc_calculate_csc(dcrtc);
  925. writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL);
  926. }
  927. return 0;
  928. }
  929. /* These are called under the vbl_lock. */
  930. static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc)
  931. {
  932. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  933. armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA);
  934. return 0;
  935. }
  936. static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc)
  937. {
  938. struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
  939. armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA);
  940. }
  941. static const struct drm_crtc_funcs armada_crtc_funcs = {
  942. .cursor_set = armada_drm_crtc_cursor_set,
  943. .cursor_move = armada_drm_crtc_cursor_move,
  944. .destroy = armada_drm_crtc_destroy,
  945. .set_config = drm_crtc_helper_set_config,
  946. .page_flip = armada_drm_crtc_page_flip,
  947. .set_property = armada_drm_crtc_set_property,
  948. .enable_vblank = armada_drm_crtc_enable_vblank,
  949. .disable_vblank = armada_drm_crtc_disable_vblank,
  950. };
  951. static const struct drm_plane_funcs armada_primary_plane_funcs = {
  952. .update_plane = drm_primary_helper_update,
  953. .disable_plane = drm_primary_helper_disable,
  954. .destroy = drm_primary_helper_destroy,
  955. };
  956. int armada_drm_plane_init(struct armada_plane *plane)
  957. {
  958. init_waitqueue_head(&plane->frame_wait);
  959. return 0;
  960. }
  961. static struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = {
  962. { CSC_AUTO, "Auto" },
  963. { CSC_YUV_CCIR601, "CCIR601" },
  964. { CSC_YUV_CCIR709, "CCIR709" },
  965. };
  966. static struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = {
  967. { CSC_AUTO, "Auto" },
  968. { CSC_RGB_COMPUTER, "Computer system" },
  969. { CSC_RGB_STUDIO, "Studio" },
  970. };
  971. static int armada_drm_crtc_create_properties(struct drm_device *dev)
  972. {
  973. struct armada_private *priv = dev->dev_private;
  974. if (priv->csc_yuv_prop)
  975. return 0;
  976. priv->csc_yuv_prop = drm_property_create_enum(dev, 0,
  977. "CSC_YUV", armada_drm_csc_yuv_enum_list,
  978. ARRAY_SIZE(armada_drm_csc_yuv_enum_list));
  979. priv->csc_rgb_prop = drm_property_create_enum(dev, 0,
  980. "CSC_RGB", armada_drm_csc_rgb_enum_list,
  981. ARRAY_SIZE(armada_drm_csc_rgb_enum_list));
  982. if (!priv->csc_yuv_prop || !priv->csc_rgb_prop)
  983. return -ENOMEM;
  984. return 0;
  985. }
  986. static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev,
  987. struct resource *res, int irq, const struct armada_variant *variant,
  988. struct device_node *port)
  989. {
  990. struct armada_private *priv = drm->dev_private;
  991. struct armada_crtc *dcrtc;
  992. struct armada_plane *primary;
  993. void __iomem *base;
  994. int ret;
  995. ret = armada_drm_crtc_create_properties(drm);
  996. if (ret)
  997. return ret;
  998. base = devm_ioremap_resource(dev, res);
  999. if (IS_ERR(base))
  1000. return PTR_ERR(base);
  1001. dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL);
  1002. if (!dcrtc) {
  1003. DRM_ERROR("failed to allocate Armada crtc\n");
  1004. return -ENOMEM;
  1005. }
  1006. if (dev != drm->dev)
  1007. dev_set_drvdata(dev, dcrtc);
  1008. dcrtc->variant = variant;
  1009. dcrtc->base = base;
  1010. dcrtc->num = drm->mode_config.num_crtc;
  1011. dcrtc->clk = ERR_PTR(-EINVAL);
  1012. dcrtc->csc_yuv_mode = CSC_AUTO;
  1013. dcrtc->csc_rgb_mode = CSC_AUTO;
  1014. dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0;
  1015. dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24;
  1016. spin_lock_init(&dcrtc->irq_lock);
  1017. dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR;
  1018. /* Initialize some registers which we don't otherwise set */
  1019. writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV);
  1020. writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR);
  1021. writel_relaxed(dcrtc->spu_iopad_ctrl,
  1022. dcrtc->base + LCD_SPU_IOPAD_CONTROL);
  1023. writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0);
  1024. writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
  1025. CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 |
  1026. CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1);
  1027. writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1);
  1028. writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
  1029. writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
  1030. ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc",
  1031. dcrtc);
  1032. if (ret < 0) {
  1033. kfree(dcrtc);
  1034. return ret;
  1035. }
  1036. if (dcrtc->variant->init) {
  1037. ret = dcrtc->variant->init(dcrtc, dev);
  1038. if (ret) {
  1039. kfree(dcrtc);
  1040. return ret;
  1041. }
  1042. }
  1043. /* Ensure AXI pipeline is enabled */
  1044. armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0);
  1045. priv->dcrtc[dcrtc->num] = dcrtc;
  1046. dcrtc->crtc.port = port;
  1047. primary = kzalloc(sizeof(*primary), GFP_KERNEL);
  1048. if (!primary)
  1049. return -ENOMEM;
  1050. ret = armada_drm_plane_init(primary);
  1051. if (ret) {
  1052. kfree(primary);
  1053. return ret;
  1054. }
  1055. ret = drm_universal_plane_init(drm, &primary->base, 0,
  1056. &armada_primary_plane_funcs,
  1057. armada_primary_formats,
  1058. ARRAY_SIZE(armada_primary_formats),
  1059. DRM_PLANE_TYPE_PRIMARY, NULL);
  1060. if (ret) {
  1061. kfree(primary);
  1062. return ret;
  1063. }
  1064. ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL,
  1065. &armada_crtc_funcs, NULL);
  1066. if (ret)
  1067. goto err_crtc_init;
  1068. drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs);
  1069. drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop,
  1070. dcrtc->csc_yuv_mode);
  1071. drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop,
  1072. dcrtc->csc_rgb_mode);
  1073. return armada_overlay_plane_create(drm, 1 << dcrtc->num);
  1074. err_crtc_init:
  1075. primary->base.funcs->destroy(&primary->base);
  1076. return ret;
  1077. }
  1078. static int
  1079. armada_lcd_bind(struct device *dev, struct device *master, void *data)
  1080. {
  1081. struct platform_device *pdev = to_platform_device(dev);
  1082. struct drm_device *drm = data;
  1083. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1084. int irq = platform_get_irq(pdev, 0);
  1085. const struct armada_variant *variant;
  1086. struct device_node *port = NULL;
  1087. if (irq < 0)
  1088. return irq;
  1089. if (!dev->of_node) {
  1090. const struct platform_device_id *id;
  1091. id = platform_get_device_id(pdev);
  1092. if (!id)
  1093. return -ENXIO;
  1094. variant = (const struct armada_variant *)id->driver_data;
  1095. } else {
  1096. const struct of_device_id *match;
  1097. struct device_node *np, *parent = dev->of_node;
  1098. match = of_match_device(dev->driver->of_match_table, dev);
  1099. if (!match)
  1100. return -ENXIO;
  1101. np = of_get_child_by_name(parent, "ports");
  1102. if (np)
  1103. parent = np;
  1104. port = of_get_child_by_name(parent, "port");
  1105. of_node_put(np);
  1106. if (!port) {
  1107. dev_err(dev, "no port node found in %s\n",
  1108. parent->full_name);
  1109. return -ENXIO;
  1110. }
  1111. variant = match->data;
  1112. }
  1113. return armada_drm_crtc_create(drm, dev, res, irq, variant, port);
  1114. }
  1115. static void
  1116. armada_lcd_unbind(struct device *dev, struct device *master, void *data)
  1117. {
  1118. struct armada_crtc *dcrtc = dev_get_drvdata(dev);
  1119. armada_drm_crtc_destroy(&dcrtc->crtc);
  1120. }
  1121. static const struct component_ops armada_lcd_ops = {
  1122. .bind = armada_lcd_bind,
  1123. .unbind = armada_lcd_unbind,
  1124. };
  1125. static int armada_lcd_probe(struct platform_device *pdev)
  1126. {
  1127. return component_add(&pdev->dev, &armada_lcd_ops);
  1128. }
  1129. static int armada_lcd_remove(struct platform_device *pdev)
  1130. {
  1131. component_del(&pdev->dev, &armada_lcd_ops);
  1132. return 0;
  1133. }
  1134. static struct of_device_id armada_lcd_of_match[] = {
  1135. {
  1136. .compatible = "marvell,dove-lcd",
  1137. .data = &armada510_ops,
  1138. },
  1139. {}
  1140. };
  1141. MODULE_DEVICE_TABLE(of, armada_lcd_of_match);
  1142. static const struct platform_device_id armada_lcd_platform_ids[] = {
  1143. {
  1144. .name = "armada-lcd",
  1145. .driver_data = (unsigned long)&armada510_ops,
  1146. }, {
  1147. .name = "armada-510-lcd",
  1148. .driver_data = (unsigned long)&armada510_ops,
  1149. },
  1150. { },
  1151. };
  1152. MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids);
  1153. struct platform_driver armada_lcd_platform_driver = {
  1154. .probe = armada_lcd_probe,
  1155. .remove = armada_lcd_remove,
  1156. .driver = {
  1157. .name = "armada-lcd",
  1158. .owner = THIS_MODULE,
  1159. .of_match_table = armada_lcd_of_match,
  1160. },
  1161. .id_table = armada_lcd_platform_ids,
  1162. };