clk-tegra-periph.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/clkdev.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/delay.h>
  22. #include <linux/export.h>
  23. #include <linux/clk/tegra.h>
  24. #include "clk.h"
  25. #include "clk-id.h"
  26. #define CLK_SOURCE_I2S0 0x1d8
  27. #define CLK_SOURCE_I2S1 0x100
  28. #define CLK_SOURCE_I2S2 0x104
  29. #define CLK_SOURCE_NDFLASH 0x160
  30. #define CLK_SOURCE_I2S3 0x3bc
  31. #define CLK_SOURCE_I2S4 0x3c0
  32. #define CLK_SOURCE_SPDIF_OUT 0x108
  33. #define CLK_SOURCE_SPDIF_IN 0x10c
  34. #define CLK_SOURCE_PWM 0x110
  35. #define CLK_SOURCE_ADX 0x638
  36. #define CLK_SOURCE_ADX1 0x670
  37. #define CLK_SOURCE_AMX 0x63c
  38. #define CLK_SOURCE_AMX1 0x674
  39. #define CLK_SOURCE_HDA 0x428
  40. #define CLK_SOURCE_HDA2CODEC_2X 0x3e4
  41. #define CLK_SOURCE_SBC1 0x134
  42. #define CLK_SOURCE_SBC2 0x118
  43. #define CLK_SOURCE_SBC3 0x11c
  44. #define CLK_SOURCE_SBC4 0x1b4
  45. #define CLK_SOURCE_SBC5 0x3c8
  46. #define CLK_SOURCE_SBC6 0x3cc
  47. #define CLK_SOURCE_SATA_OOB 0x420
  48. #define CLK_SOURCE_SATA 0x424
  49. #define CLK_SOURCE_NDSPEED 0x3f8
  50. #define CLK_SOURCE_VFIR 0x168
  51. #define CLK_SOURCE_SDMMC1 0x150
  52. #define CLK_SOURCE_SDMMC2 0x154
  53. #define CLK_SOURCE_SDMMC3 0x1bc
  54. #define CLK_SOURCE_SDMMC4 0x164
  55. #define CLK_SOURCE_CVE 0x140
  56. #define CLK_SOURCE_TVO 0x188
  57. #define CLK_SOURCE_TVDAC 0x194
  58. #define CLK_SOURCE_VDE 0x1c8
  59. #define CLK_SOURCE_CSITE 0x1d4
  60. #define CLK_SOURCE_LA 0x1f8
  61. #define CLK_SOURCE_TRACE 0x634
  62. #define CLK_SOURCE_OWR 0x1cc
  63. #define CLK_SOURCE_NOR 0x1d0
  64. #define CLK_SOURCE_MIPI 0x174
  65. #define CLK_SOURCE_I2C1 0x124
  66. #define CLK_SOURCE_I2C2 0x198
  67. #define CLK_SOURCE_I2C3 0x1b8
  68. #define CLK_SOURCE_I2C4 0x3c4
  69. #define CLK_SOURCE_I2C5 0x128
  70. #define CLK_SOURCE_I2C6 0x65c
  71. #define CLK_SOURCE_UARTA 0x178
  72. #define CLK_SOURCE_UARTB 0x17c
  73. #define CLK_SOURCE_UARTC 0x1a0
  74. #define CLK_SOURCE_UARTD 0x1c0
  75. #define CLK_SOURCE_UARTE 0x1c4
  76. #define CLK_SOURCE_3D 0x158
  77. #define CLK_SOURCE_2D 0x15c
  78. #define CLK_SOURCE_MPE 0x170
  79. #define CLK_SOURCE_UARTE 0x1c4
  80. #define CLK_SOURCE_VI_SENSOR 0x1a8
  81. #define CLK_SOURCE_VI 0x148
  82. #define CLK_SOURCE_EPP 0x16c
  83. #define CLK_SOURCE_MSENC 0x1f0
  84. #define CLK_SOURCE_TSEC 0x1f4
  85. #define CLK_SOURCE_HOST1X 0x180
  86. #define CLK_SOURCE_HDMI 0x18c
  87. #define CLK_SOURCE_DISP1 0x138
  88. #define CLK_SOURCE_DISP2 0x13c
  89. #define CLK_SOURCE_CILAB 0x614
  90. #define CLK_SOURCE_CILCD 0x618
  91. #define CLK_SOURCE_CILE 0x61c
  92. #define CLK_SOURCE_DSIALP 0x620
  93. #define CLK_SOURCE_DSIBLP 0x624
  94. #define CLK_SOURCE_TSENSOR 0x3b8
  95. #define CLK_SOURCE_D_AUDIO 0x3d0
  96. #define CLK_SOURCE_DAM0 0x3d8
  97. #define CLK_SOURCE_DAM1 0x3dc
  98. #define CLK_SOURCE_DAM2 0x3e0
  99. #define CLK_SOURCE_ACTMON 0x3e8
  100. #define CLK_SOURCE_EXTERN1 0x3ec
  101. #define CLK_SOURCE_EXTERN2 0x3f0
  102. #define CLK_SOURCE_EXTERN3 0x3f4
  103. #define CLK_SOURCE_I2CSLOW 0x3fc
  104. #define CLK_SOURCE_SE 0x42c
  105. #define CLK_SOURCE_MSELECT 0x3b4
  106. #define CLK_SOURCE_DFLL_REF 0x62c
  107. #define CLK_SOURCE_DFLL_SOC 0x630
  108. #define CLK_SOURCE_SOC_THERM 0x644
  109. #define CLK_SOURCE_XUSB_HOST_SRC 0x600
  110. #define CLK_SOURCE_XUSB_FALCON_SRC 0x604
  111. #define CLK_SOURCE_XUSB_FS_SRC 0x608
  112. #define CLK_SOURCE_XUSB_SS_SRC 0x610
  113. #define CLK_SOURCE_XUSB_DEV_SRC 0x60c
  114. #define CLK_SOURCE_ISP 0x144
  115. #define CLK_SOURCE_SOR0 0x414
  116. #define CLK_SOURCE_DPAUX 0x418
  117. #define CLK_SOURCE_SATA_OOB 0x420
  118. #define CLK_SOURCE_SATA 0x424
  119. #define CLK_SOURCE_ENTROPY 0x628
  120. #define CLK_SOURCE_VI_SENSOR2 0x658
  121. #define CLK_SOURCE_HDMI_AUDIO 0x668
  122. #define CLK_SOURCE_VIC03 0x678
  123. #define CLK_SOURCE_CLK72MHZ 0x66c
  124. #define CLK_SOURCE_DBGAPB 0x718
  125. #define CLK_SOURCE_NVENC 0x6a0
  126. #define CLK_SOURCE_NVDEC 0x698
  127. #define CLK_SOURCE_NVJPG 0x69c
  128. #define CLK_SOURCE_APE 0x6c0
  129. #define CLK_SOURCE_SOR1 0x410
  130. #define CLK_SOURCE_SDMMC_LEGACY 0x694
  131. #define CLK_SOURCE_QSPI 0x6c4
  132. #define CLK_SOURCE_VI_I2C 0x6c8
  133. #define CLK_SOURCE_MIPIBIF 0x660
  134. #define CLK_SOURCE_UARTAPE 0x710
  135. #define CLK_SOURCE_TSECB 0x6d8
  136. #define CLK_SOURCE_MAUD 0x6d4
  137. #define CLK_SOURCE_USB2_HSIC_TRK 0x6cc
  138. #define CLK_SOURCE_DMIC1 0x64c
  139. #define CLK_SOURCE_DMIC2 0x650
  140. #define CLK_SOURCE_DMIC3 0x6bc
  141. #define MASK(x) (BIT(x) - 1)
  142. #define MUX(_name, _parents, _offset, \
  143. _clk_num, _gate_flags, _clk_id) \
  144. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  145. 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
  146. _clk_num, _gate_flags, _clk_id, _parents##_idx, 0,\
  147. NULL)
  148. #define MUX_FLAGS(_name, _parents, _offset,\
  149. _clk_num, _gate_flags, _clk_id, flags)\
  150. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  151. 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
  152. _clk_num, _gate_flags, _clk_id, _parents##_idx, flags,\
  153. NULL)
  154. #define MUX8(_name, _parents, _offset, \
  155. _clk_num, _gate_flags, _clk_id) \
  156. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  157. 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
  158. _clk_num, _gate_flags, _clk_id, _parents##_idx, 0,\
  159. NULL)
  160. #define MUX8_NOGATE_LOCK(_name, _parents, _offset, _clk_id, _lock) \
  161. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset, \
  162. 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
  163. 0, TEGRA_PERIPH_NO_GATE, _clk_id,\
  164. _parents##_idx, 0, _lock)
  165. #define MUX8_NOGATE(_name, _parents, _offset, _clk_id) \
  166. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset, \
  167. 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
  168. 0, TEGRA_PERIPH_NO_GATE, _clk_id,\
  169. _parents##_idx, 0, NULL)
  170. #define INT(_name, _parents, _offset, \
  171. _clk_num, _gate_flags, _clk_id) \
  172. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  173. 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
  174. TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
  175. _clk_id, _parents##_idx, 0, NULL)
  176. #define INT_FLAGS(_name, _parents, _offset,\
  177. _clk_num, _gate_flags, _clk_id, flags)\
  178. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  179. 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
  180. TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
  181. _clk_id, _parents##_idx, flags, NULL)
  182. #define INT8(_name, _parents, _offset,\
  183. _clk_num, _gate_flags, _clk_id) \
  184. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  185. 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
  186. TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
  187. _clk_id, _parents##_idx, 0, NULL)
  188. #define UART(_name, _parents, _offset,\
  189. _clk_num, _clk_id) \
  190. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  191. 30, MASK(2), 0, 0, 16, 1, TEGRA_DIVIDER_UART| \
  192. TEGRA_DIVIDER_ROUND_UP, _clk_num, 0, _clk_id,\
  193. _parents##_idx, 0, NULL)
  194. #define UART8(_name, _parents, _offset,\
  195. _clk_num, _clk_id) \
  196. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  197. 29, MASK(3), 0, 0, 16, 1, TEGRA_DIVIDER_UART| \
  198. TEGRA_DIVIDER_ROUND_UP, _clk_num, 0, _clk_id,\
  199. _parents##_idx, 0, NULL)
  200. #define I2C(_name, _parents, _offset,\
  201. _clk_num, _clk_id) \
  202. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  203. 30, MASK(2), 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP,\
  204. _clk_num, 0, _clk_id, _parents##_idx, 0, NULL)
  205. #define XUSB(_name, _parents, _offset, \
  206. _clk_num, _gate_flags, _clk_id) \
  207. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset, \
  208. 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
  209. TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
  210. _clk_id, _parents##_idx, 0, NULL)
  211. #define AUDIO(_name, _offset, _clk_num,\
  212. _gate_flags, _clk_id) \
  213. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, mux_d_audio_clk, \
  214. _offset, 16, 0xE01F, 0, 0, 8, 1, \
  215. TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags, \
  216. _clk_id, mux_d_audio_clk_idx, 0, NULL)
  217. #define NODIV(_name, _parents, _offset, \
  218. _mux_shift, _mux_mask, _clk_num, \
  219. _gate_flags, _clk_id, _lock) \
  220. TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
  221. _mux_shift, _mux_mask, 0, 0, 0, 0, 0,\
  222. _clk_num, (_gate_flags) | TEGRA_PERIPH_NO_DIV,\
  223. _clk_id, _parents##_idx, 0, _lock)
  224. #define GATE(_name, _parent_name, \
  225. _clk_num, _gate_flags, _clk_id, _flags) \
  226. { \
  227. .name = _name, \
  228. .clk_id = _clk_id, \
  229. .p.parent_name = _parent_name, \
  230. .periph = TEGRA_CLK_PERIPH(0, 0, 0, 0, 0, 0, 0, \
  231. _clk_num, _gate_flags, NULL, NULL), \
  232. .flags = _flags \
  233. }
  234. #define DIV8(_name, _parent_name, _offset, _clk_id, _flags) \
  235. { \
  236. .name = _name, \
  237. .clk_id = _clk_id, \
  238. .p.parent_name = _parent_name, \
  239. .periph = TEGRA_CLK_PERIPH(0, 0, 0, 0, 8, 1, \
  240. TEGRA_DIVIDER_ROUND_UP, 0, 0, \
  241. NULL, NULL), \
  242. .offset = _offset, \
  243. .flags = _flags, \
  244. }
  245. #define PLLP_BASE 0xa0
  246. #define PLLP_MISC 0xac
  247. #define PLLP_MISC1 0x680
  248. #define PLLP_OUTA 0xa4
  249. #define PLLP_OUTB 0xa8
  250. #define PLLP_OUTC 0x67c
  251. #define PLL_BASE_LOCK BIT(27)
  252. #define PLL_MISC_LOCK_ENABLE 18
  253. static DEFINE_SPINLOCK(PLLP_OUTA_lock);
  254. static DEFINE_SPINLOCK(PLLP_OUTB_lock);
  255. static DEFINE_SPINLOCK(PLLP_OUTC_lock);
  256. static DEFINE_SPINLOCK(sor0_lock);
  257. static DEFINE_SPINLOCK(sor1_lock);
  258. #define MUX_I2S_SPDIF(_id) \
  259. static const char *mux_pllaout0_##_id##_2x_pllp_clkm[] = { "pll_a_out0", \
  260. #_id, "pll_p",\
  261. "clk_m"};
  262. MUX_I2S_SPDIF(audio0)
  263. MUX_I2S_SPDIF(audio1)
  264. MUX_I2S_SPDIF(audio2)
  265. MUX_I2S_SPDIF(audio3)
  266. MUX_I2S_SPDIF(audio4)
  267. MUX_I2S_SPDIF(audio)
  268. #define mux_pllaout0_audio0_2x_pllp_clkm_idx NULL
  269. #define mux_pllaout0_audio1_2x_pllp_clkm_idx NULL
  270. #define mux_pllaout0_audio2_2x_pllp_clkm_idx NULL
  271. #define mux_pllaout0_audio3_2x_pllp_clkm_idx NULL
  272. #define mux_pllaout0_audio4_2x_pllp_clkm_idx NULL
  273. #define mux_pllaout0_audio_2x_pllp_clkm_idx NULL
  274. static const char *mux_pllp_pllc_pllm_clkm[] = {
  275. "pll_p", "pll_c", "pll_m", "clk_m"
  276. };
  277. #define mux_pllp_pllc_pllm_clkm_idx NULL
  278. static const char *mux_pllp_pllc_pllm[] = { "pll_p", "pll_c", "pll_m" };
  279. #define mux_pllp_pllc_pllm_idx NULL
  280. static const char *mux_pllp_pllc_clk32_clkm[] = {
  281. "pll_p", "pll_c", "clk_32k", "clk_m"
  282. };
  283. #define mux_pllp_pllc_clk32_clkm_idx NULL
  284. static const char *mux_plla_pllc_pllp_clkm[] = {
  285. "pll_a_out0", "pll_c", "pll_p", "clk_m"
  286. };
  287. #define mux_plla_pllc_pllp_clkm_idx mux_pllp_pllc_pllm_clkm_idx
  288. static const char *mux_pllp_pllc2_c_c3_pllm_clkm[] = {
  289. "pll_p", "pll_c2", "pll_c", "pll_c3", "pll_m", "clk_m"
  290. };
  291. static u32 mux_pllp_pllc2_c_c3_pllm_clkm_idx[] = {
  292. [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 4, [5] = 6,
  293. };
  294. static const char *mux_pllp_clkm[] = {
  295. "pll_p", "clk_m"
  296. };
  297. static u32 mux_pllp_clkm_idx[] = {
  298. [0] = 0, [1] = 3,
  299. };
  300. static const char *mux_pllp_clkm_2[] = {
  301. "pll_p", "clk_m"
  302. };
  303. static u32 mux_pllp_clkm_2_idx[] = {
  304. [0] = 2, [1] = 6,
  305. };
  306. static const char *mux_pllc2_c_c3_pllp_plla1_clkm[] = {
  307. "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a1", "clk_m"
  308. };
  309. static u32 mux_pllc2_c_c3_pllp_plla1_clkm_idx[] = {
  310. [0] = 1, [1] = 2, [2] = 3, [3] = 4, [4] = 6, [5] = 7,
  311. };
  312. static const char *
  313. mux_pllc4_out1_pllc_pllc4_out2_pllp_clkm_plla_pllc4_out0[] = {
  314. "pll_c4_out1", "pll_c", "pll_c4_out2", "pll_p", "clk_m",
  315. "pll_a_out0", "pll_c4_out0"
  316. };
  317. static u32 mux_pllc4_out1_pllc_pllc4_out2_pllp_clkm_plla_pllc4_out0_idx[] = {
  318. [0] = 0, [1] = 2, [2] = 3, [3] = 4, [4] = 5, [5] = 6, [6] = 7,
  319. };
  320. static const char *mux_pllc_pllp_plla[] = {
  321. "pll_c", "pll_p", "pll_a_out0"
  322. };
  323. static u32 mux_pllc_pllp_plla_idx[] = {
  324. [0] = 1, [1] = 2, [2] = 3,
  325. };
  326. static const char *mux_clkm_pllc_pllp_plla[] = {
  327. "clk_m", "pll_c", "pll_p", "pll_a_out0"
  328. };
  329. #define mux_clkm_pllc_pllp_plla_idx NULL
  330. static const char *mux_pllc_pllp_plla1_pllc2_c3_clkm[] = {
  331. "pll_c", "pll_p", "pll_a1", "pll_c2", "pll_c3", "clk_m"
  332. };
  333. static u32 mux_pllc_pllp_plla1_pllc2_c3_clkm_idx[] = {
  334. [0] = 1, [1] = 2, [2] = 3, [3] = 4, [4] = 5, [5] = 6,
  335. };
  336. static const char *mux_pllc2_c_c3_pllp_clkm_plla1_pllc4[] = {
  337. "pll_c2", "pll_c", "pll_c3", "pll_p", "clk_m", "pll_a1", "pll_c4_out0",
  338. };
  339. static u32 mux_pllc2_c_c3_pllp_clkm_plla1_pllc4_idx[] = {
  340. [0] = 1, [1] = 2, [2] = 3, [3] = 4, [4] = 5, [5] = 6, [6] = 7,
  341. };
  342. static const char *mux_pllc_pllp_plla1_pllc2_c3_clkm_pllc4[] = {
  343. "pll_c", "pll_p", "pll_a1", "pll_c2", "pll_c3", "clk_m", "pll_c4_out0",
  344. };
  345. #define mux_pllc_pllp_plla1_pllc2_c3_clkm_pllc4_idx \
  346. mux_pllc2_c_c3_pllp_clkm_plla1_pllc4_idx
  347. static const char *
  348. mux_plla_pllc4_out0_pllc_pllc4_out1_pllp_pllc4_out2_clkm[] = {
  349. "pll_a_out0", "pll_c4_out0", "pll_c", "pll_c4_out1", "pll_p",
  350. "pll_c4_out2", "clk_m"
  351. };
  352. #define mux_plla_pllc4_out0_pllc_pllc4_out1_pllp_pllc4_out2_clkm_idx NULL
  353. static const char *mux_pllm_pllc2_c_c3_pllp_plla[] = {
  354. "pll_m", "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a_out0"
  355. };
  356. #define mux_pllm_pllc2_c_c3_pllp_plla_idx mux_pllp_pllc2_c_c3_pllm_clkm_idx
  357. static const char *mux_pllp_pllm_plld_plla_pllc_plld2_clkm[] = {
  358. "pll_p", "pll_m", "pll_d_out0", "pll_a_out0", "pll_c",
  359. "pll_d2_out0", "clk_m"
  360. };
  361. #define mux_pllp_pllm_plld_plla_pllc_plld2_clkm_idx NULL
  362. static const char *mux_pllm_pllc_pllp_plla[] = {
  363. "pll_m", "pll_c", "pll_p", "pll_a_out0"
  364. };
  365. #define mux_pllm_pllc_pllp_plla_idx mux_pllp_pllc_pllm_clkm_idx
  366. static const char *mux_pllp_pllc_clkm[] = {
  367. "pll_p", "pll_c", "clk_m"
  368. };
  369. static u32 mux_pllp_pllc_clkm_idx[] = {
  370. [0] = 0, [1] = 1, [2] = 3,
  371. };
  372. static const char *mux_pllp_pllc_clkm_1[] = {
  373. "pll_p", "pll_c", "clk_m"
  374. };
  375. static u32 mux_pllp_pllc_clkm_1_idx[] = {
  376. [0] = 0, [1] = 2, [2] = 5,
  377. };
  378. static const char *mux_pllp_pllc_plla_clkm[] = {
  379. "pll_p", "pll_c", "pll_a_out0", "clk_m"
  380. };
  381. static u32 mux_pllp_pllc_plla_clkm_idx[] = {
  382. [0] = 0, [1] = 2, [2] = 4, [3] = 6,
  383. };
  384. static const char *mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2[] = {
  385. "pll_p", "pll_c", "pll_c4_out0", "pll_c4_out1", "clk_m", "pll_c4_out2"
  386. };
  387. static u32 mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2_idx[] = {
  388. [0] = 0, [1] = 2, [2] = 3, [3] = 5, [4] = 6, [5] = 7,
  389. };
  390. static const char *
  391. mux_pllp_pllc_pllc_out1_pllc4_out2_pllc4_out1_clkm_pllc4_out0[] = {
  392. "pll_p", "pll_c_out1", "pll_c", "pll_c4_out2", "pll_c4_out1",
  393. "clk_m", "pll_c4_out0"
  394. };
  395. static u32
  396. mux_pllp_pllc_pllc_out1_pllc4_out2_pllc4_out1_clkm_pllc4_out0_idx[] = {
  397. [0] = 0, [1] = 1, [2] = 2, [3] = 4, [4] = 5, [5] = 6, [6] = 7,
  398. };
  399. static const char *mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0[] = {
  400. "pll_p", "pll_c4_out2", "pll_c4_out1", "clk_m", "pll_c4_out0"
  401. };
  402. static u32 mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0_idx[] = {
  403. [0] = 0, [1] = 3, [2] = 4, [3] = 6, [4] = 7,
  404. };
  405. static const char *mux_pllp_clkm_pllc4_out2_out1_out0_lj[] = {
  406. "pll_p",
  407. "pll_c4_out2", "pll_c4_out0", /* LJ input */
  408. "pll_c4_out2", "pll_c4_out1",
  409. "pll_c4_out1", /* LJ input */
  410. "clk_m", "pll_c4_out0"
  411. };
  412. #define mux_pllp_clkm_pllc4_out2_out1_out0_lj_idx NULL
  413. static const char *mux_pllp_pllc2_c_c3_clkm[] = {
  414. "pll_p", "pll_c2", "pll_c", "pll_c3", "clk_m"
  415. };
  416. static u32 mux_pllp_pllc2_c_c3_clkm_idx[] = {
  417. [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 6,
  418. };
  419. static const char *mux_pllp_clkm_clk32_plle[] = {
  420. "pll_p", "clk_m", "clk_32k", "pll_e"
  421. };
  422. static u32 mux_pllp_clkm_clk32_plle_idx[] = {
  423. [0] = 0, [1] = 2, [2] = 4, [3] = 6,
  424. };
  425. static const char *mux_pllp_pllp_out3_clkm_clk32k_plla[] = {
  426. "pll_p", "pll_p_out3", "clk_m", "clk_32k", "pll_a_out0"
  427. };
  428. #define mux_pllp_pllp_out3_clkm_clk32k_plla_idx NULL
  429. static const char *mux_pllp_out3_clkm_pllp_pllc4[] = {
  430. "pll_p_out3", "clk_m", "pll_p", "pll_c4_out0", "pll_c4_out1",
  431. "pll_c4_out2"
  432. };
  433. static u32 mux_pllp_out3_clkm_pllp_pllc4_idx[] = {
  434. [0] = 0, [1] = 3, [2] = 4, [3] = 5, [4] = 6, [5] = 7,
  435. };
  436. static const char *mux_clkm_pllp_pllre[] = {
  437. "clk_m", "pll_p_out_xusb", "pll_re_out"
  438. };
  439. static u32 mux_clkm_pllp_pllre_idx[] = {
  440. [0] = 0, [1] = 1, [2] = 5,
  441. };
  442. static const char *mux_pllp_pllc_clkm_clk32[] = {
  443. "pll_p", "pll_c", "clk_m", "clk_32k"
  444. };
  445. #define mux_pllp_pllc_clkm_clk32_idx NULL
  446. static const char *mux_plla_clk32_pllp_clkm_plle[] = {
  447. "pll_a_out0", "clk_32k", "pll_p", "clk_m", "pll_e_out0"
  448. };
  449. #define mux_plla_clk32_pllp_clkm_plle_idx NULL
  450. static const char *mux_clkm_pllp_pllc_pllre[] = {
  451. "clk_m", "pll_p", "pll_c", "pll_re_out"
  452. };
  453. static u32 mux_clkm_pllp_pllc_pllre_idx[] = {
  454. [0] = 0, [1] = 1, [2] = 3, [3] = 5,
  455. };
  456. static const char *mux_clkm_48M_pllp_480M[] = {
  457. "clk_m", "pll_u_48M", "pll_p", "pll_u_480M"
  458. };
  459. static u32 mux_clkm_48M_pllp_480M_idx[] = {
  460. [0] = 0, [1] = 2, [2] = 4, [3] = 6,
  461. };
  462. static const char *mux_clkm_pllre_clk32_480M[] = {
  463. "clk_m", "pll_re_out", "clk_32k", "pll_u_480M"
  464. };
  465. #define mux_clkm_pllre_clk32_480M_idx NULL
  466. static const char *mux_clkm_pllre_clk32_480M_pllc_ref[] = {
  467. "clk_m", "pll_re_out", "clk_32k", "pll_u_480M", "pll_c", "pll_ref"
  468. };
  469. static u32 mux_clkm_pllre_clk32_480M_pllc_ref_idx[] = {
  470. [0] = 0, [1] = 1, [2] = 3, [3] = 3, [4] = 4, [5] = 7,
  471. };
  472. static const char *mux_pllp_out3_pllp_pllc_clkm[] = {
  473. "pll_p_out3", "pll_p", "pll_c", "clk_m"
  474. };
  475. static u32 mux_pllp_out3_pllp_pllc_clkm_idx[] = {
  476. [0] = 0, [1] = 1, [2] = 2, [3] = 6,
  477. };
  478. static const char *mux_ss_div2_60M[] = {
  479. "xusb_ss_div2", "pll_u_60M"
  480. };
  481. #define mux_ss_div2_60M_idx NULL
  482. static const char *mux_ss_div2_60M_ss[] = {
  483. "xusb_ss_div2", "pll_u_60M", "xusb_ss_src"
  484. };
  485. #define mux_ss_div2_60M_ss_idx NULL
  486. static const char *mux_ss_clkm[] = {
  487. "xusb_ss_src", "clk_m"
  488. };
  489. #define mux_ss_clkm_idx NULL
  490. static const char *mux_d_audio_clk[] = {
  491. "pll_a_out0", "pll_p", "clk_m", "spdif_in_sync", "i2s0_sync",
  492. "i2s1_sync", "i2s2_sync", "i2s3_sync", "i2s4_sync", "vimclk_sync",
  493. };
  494. static u32 mux_d_audio_clk_idx[] = {
  495. [0] = 0, [1] = 0x8000, [2] = 0xc000, [3] = 0xE000, [4] = 0xE001,
  496. [5] = 0xE002, [6] = 0xE003, [7] = 0xE004, [8] = 0xE005, [9] = 0xE007,
  497. };
  498. static const char *mux_pllp_plld_pllc_clkm[] = {
  499. "pll_p", "pll_d_out0", "pll_c", "clk_m"
  500. };
  501. #define mux_pllp_plld_pllc_clkm_idx NULL
  502. static const char *mux_pllm_pllc_pllp_plla_clkm_pllc4[] = {
  503. "pll_m", "pll_c", "pll_p", "pll_a_out0", "clk_m", "pll_c4",
  504. };
  505. static u32 mux_pllm_pllc_pllp_plla_clkm_pllc4_idx[] = {
  506. [0] = 0, [1] = 1, [2] = 3, [3] = 3, [4] = 6, [5] = 7,
  507. };
  508. static const char *mux_pllp_clkm1[] = {
  509. "pll_p", "clk_m",
  510. };
  511. #define mux_pllp_clkm1_idx NULL
  512. static const char *mux_pllp3_pllc_clkm[] = {
  513. "pll_p_out3", "pll_c", "pll_c2", "clk_m",
  514. };
  515. #define mux_pllp3_pllc_clkm_idx NULL
  516. static const char *mux_pllm_pllc_pllp_plla_pllc2_c3_clkm[] = {
  517. "pll_m", "pll_c", "pll_p", "pll_a", "pll_c2", "pll_c3", "clk_m"
  518. };
  519. #define mux_pllm_pllc_pllp_plla_pllc2_c3_clkm_idx NULL
  520. static const char *mux_pllm_pllc2_c_c3_pllp_plla_pllc4[] = {
  521. "pll_m", "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a_out0", "pll_c4",
  522. };
  523. static u32 mux_pllm_pllc2_c_c3_pllp_plla_pllc4_idx[] = {
  524. [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 4, [5] = 6, [6] = 7,
  525. };
  526. /* SOR1 mux'es */
  527. static const char *mux_pllp_plld_plld2_clkm[] = {
  528. "pll_p", "pll_d_out0", "pll_d2_out0", "clk_m"
  529. };
  530. static u32 mux_pllp_plld_plld2_clkm_idx[] = {
  531. [0] = 0, [1] = 2, [2] = 5, [3] = 6
  532. };
  533. static const char *mux_sor_safe_sor1_brick_sor1_src[] = {
  534. /*
  535. * Bit 0 of the mux selects sor1_brick, irrespective of bit 1, so the
  536. * sor1_brick parent appears twice in the list below. This is merely
  537. * to support clk_get_parent() if firmware happened to set these bits
  538. * to 0b11. While not an invalid setting, code should always set the
  539. * bits to 0b01 to select sor1_brick.
  540. */
  541. "sor_safe", "sor1_brick", "sor1_src", "sor1_brick"
  542. };
  543. #define mux_sor_safe_sor1_brick_sor1_src_idx NULL
  544. static const char *mux_pllp_pllre_clkm[] = {
  545. "pll_p", "pll_re_out1", "clk_m"
  546. };
  547. static u32 mux_pllp_pllre_clkm_idx[] = {
  548. [0] = 0, [1] = 2, [2] = 3,
  549. };
  550. static const char *mux_clkm_plldp_sor0lvds[] = {
  551. "clk_m", "pll_dp", "sor0_lvds",
  552. };
  553. #define mux_clkm_plldp_sor0lvds_idx NULL
  554. static const char * const mux_dmic1[] = {
  555. "pll_a_out0", "dmic1_sync_clk", "pll_p", "clk_m"
  556. };
  557. #define mux_dmic1_idx NULL
  558. static const char * const mux_dmic2[] = {
  559. "pll_a_out0", "dmic2_sync_clk", "pll_p", "clk_m"
  560. };
  561. #define mux_dmic2_idx NULL
  562. static const char * const mux_dmic3[] = {
  563. "pll_a_out0", "dmic3_sync_clk", "pll_p", "clk_m"
  564. };
  565. #define mux_dmic3_idx NULL
  566. static struct tegra_periph_init_data periph_clks[] = {
  567. AUDIO("d_audio", CLK_SOURCE_D_AUDIO, 106, TEGRA_PERIPH_ON_APB, tegra_clk_d_audio),
  568. AUDIO("dam0", CLK_SOURCE_DAM0, 108, TEGRA_PERIPH_ON_APB, tegra_clk_dam0),
  569. AUDIO("dam1", CLK_SOURCE_DAM1, 109, TEGRA_PERIPH_ON_APB, tegra_clk_dam1),
  570. AUDIO("dam2", CLK_SOURCE_DAM2, 110, TEGRA_PERIPH_ON_APB, tegra_clk_dam2),
  571. I2C("i2c1", mux_pllp_clkm, CLK_SOURCE_I2C1, 12, tegra_clk_i2c1),
  572. I2C("i2c2", mux_pllp_clkm, CLK_SOURCE_I2C2, 54, tegra_clk_i2c2),
  573. I2C("i2c3", mux_pllp_clkm, CLK_SOURCE_I2C3, 67, tegra_clk_i2c3),
  574. I2C("i2c4", mux_pllp_clkm, CLK_SOURCE_I2C4, 103, tegra_clk_i2c4),
  575. I2C("i2c5", mux_pllp_clkm, CLK_SOURCE_I2C5, 47, tegra_clk_i2c5),
  576. I2C("i2c6", mux_pllp_clkm, CLK_SOURCE_I2C6, 166, tegra_clk_i2c6),
  577. INT("vde", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_VDE, 61, 0, tegra_clk_vde),
  578. INT("vi", mux_pllm_pllc_pllp_plla, CLK_SOURCE_VI, 20, 0, tegra_clk_vi),
  579. INT("epp", mux_pllm_pllc_pllp_plla, CLK_SOURCE_EPP, 19, 0, tegra_clk_epp),
  580. INT("host1x", mux_pllm_pllc_pllp_plla, CLK_SOURCE_HOST1X, 28, 0, tegra_clk_host1x),
  581. INT("mpe", mux_pllm_pllc_pllp_plla, CLK_SOURCE_MPE, 60, 0, tegra_clk_mpe),
  582. INT("2d", mux_pllm_pllc_pllp_plla, CLK_SOURCE_2D, 21, 0, tegra_clk_gr2d),
  583. INT("3d", mux_pllm_pllc_pllp_plla, CLK_SOURCE_3D, 24, 0, tegra_clk_gr3d),
  584. INT8("vde", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_VDE, 61, 0, tegra_clk_vde_8),
  585. INT8("vi", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI, 20, 0, tegra_clk_vi_8),
  586. INT8("vi", mux_pllm_pllc2_c_c3_pllp_plla_pllc4, CLK_SOURCE_VI, 20, 0, tegra_clk_vi_9),
  587. INT8("vi", mux_pllc2_c_c3_pllp_clkm_plla1_pllc4, CLK_SOURCE_VI, 20, 0, tegra_clk_vi_10),
  588. INT8("epp", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_EPP, 19, 0, tegra_clk_epp_8),
  589. INT8("msenc", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_MSENC, 91, TEGRA_PERIPH_WAR_1005168, tegra_clk_msenc),
  590. INT8("tsec", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_TSEC, 83, 0, tegra_clk_tsec),
  591. INT("tsec", mux_pllp_pllc_clkm, CLK_SOURCE_TSEC, 83, 0, tegra_clk_tsec_8),
  592. INT8("host1x", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_HOST1X, 28, 0, tegra_clk_host1x_8),
  593. INT8("host1x", mux_pllc4_out1_pllc_pllc4_out2_pllp_clkm_plla_pllc4_out0, CLK_SOURCE_HOST1X, 28, 0, tegra_clk_host1x_9),
  594. INT8("se", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SE, 127, TEGRA_PERIPH_ON_APB, tegra_clk_se),
  595. INT8("se", mux_pllp_pllc2_c_c3_clkm, CLK_SOURCE_SE, 127, TEGRA_PERIPH_ON_APB, tegra_clk_se),
  596. INT8("2d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_2D, 21, 0, tegra_clk_gr2d_8),
  597. INT8("3d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_3D, 24, 0, tegra_clk_gr3d_8),
  598. INT8("vic03", mux_pllm_pllc_pllp_plla_pllc2_c3_clkm, CLK_SOURCE_VIC03, 178, 0, tegra_clk_vic03),
  599. INT8("vic03", mux_pllc_pllp_plla1_pllc2_c3_clkm, CLK_SOURCE_VIC03, 178, 0, tegra_clk_vic03_8),
  600. INT_FLAGS("mselect", mux_pllp_clkm, CLK_SOURCE_MSELECT, 99, 0, tegra_clk_mselect, CLK_IGNORE_UNUSED),
  601. MUX("i2s0", mux_pllaout0_audio0_2x_pllp_clkm, CLK_SOURCE_I2S0, 30, TEGRA_PERIPH_ON_APB, tegra_clk_i2s0),
  602. MUX("i2s1", mux_pllaout0_audio1_2x_pllp_clkm, CLK_SOURCE_I2S1, 11, TEGRA_PERIPH_ON_APB, tegra_clk_i2s1),
  603. MUX("i2s2", mux_pllaout0_audio2_2x_pllp_clkm, CLK_SOURCE_I2S2, 18, TEGRA_PERIPH_ON_APB, tegra_clk_i2s2),
  604. MUX("i2s3", mux_pllaout0_audio3_2x_pllp_clkm, CLK_SOURCE_I2S3, 101, TEGRA_PERIPH_ON_APB, tegra_clk_i2s3),
  605. MUX("i2s4", mux_pllaout0_audio4_2x_pllp_clkm, CLK_SOURCE_I2S4, 102, TEGRA_PERIPH_ON_APB, tegra_clk_i2s4),
  606. MUX("spdif_out", mux_pllaout0_audio_2x_pllp_clkm, CLK_SOURCE_SPDIF_OUT, 10, TEGRA_PERIPH_ON_APB, tegra_clk_spdif_out),
  607. MUX("spdif_in", mux_pllp_pllc_pllm, CLK_SOURCE_SPDIF_IN, 10, TEGRA_PERIPH_ON_APB, tegra_clk_spdif_in),
  608. MUX8("spdif_in", mux_pllp_pllc_clkm_1, CLK_SOURCE_SPDIF_IN, 10, TEGRA_PERIPH_ON_APB, tegra_clk_spdif_in_8),
  609. MUX("pwm", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_PWM, 17, TEGRA_PERIPH_ON_APB, tegra_clk_pwm),
  610. MUX("adx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_ADX, 154, TEGRA_PERIPH_ON_APB, tegra_clk_adx),
  611. MUX("amx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_AMX, 153, TEGRA_PERIPH_ON_APB, tegra_clk_amx),
  612. MUX("hda", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA, 125, TEGRA_PERIPH_ON_APB, tegra_clk_hda),
  613. MUX("hda", mux_pllp_pllc_clkm, CLK_SOURCE_HDA, 125, TEGRA_PERIPH_ON_APB, tegra_clk_hda_8),
  614. MUX("hda2codec_2x", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA2CODEC_2X, 111, TEGRA_PERIPH_ON_APB, tegra_clk_hda2codec_2x),
  615. MUX8("hda2codec_2x", mux_pllp_pllc_plla_clkm, CLK_SOURCE_HDA2CODEC_2X, 111, TEGRA_PERIPH_ON_APB, tegra_clk_hda2codec_2x_8),
  616. MUX("vfir", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_VFIR, 7, TEGRA_PERIPH_ON_APB, tegra_clk_vfir),
  617. MUX("sdmmc1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1),
  618. MUX("sdmmc2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2),
  619. MUX("sdmmc3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3),
  620. MUX("sdmmc4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4),
  621. MUX8("sdmmc1", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1_9),
  622. MUX8("sdmmc2", mux_pllp_clkm_pllc4_out2_out1_out0_lj, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2_9),
  623. MUX8("sdmmc3", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3_9),
  624. MUX8("sdmmc4", mux_pllp_clkm_pllc4_out2_out1_out0_lj, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4_9),
  625. MUX("la", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_LA, 76, TEGRA_PERIPH_ON_APB, tegra_clk_la),
  626. MUX("trace", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_TRACE, 77, TEGRA_PERIPH_ON_APB, tegra_clk_trace),
  627. MUX("owr", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_OWR, 71, TEGRA_PERIPH_ON_APB, tegra_clk_owr),
  628. MUX("owr", mux_pllp_pllc_clkm, CLK_SOURCE_OWR, 71, TEGRA_PERIPH_ON_APB, tegra_clk_owr_8),
  629. MUX("nor", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NOR, 42, 0, tegra_clk_nor),
  630. MUX("mipi", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_MIPI, 50, TEGRA_PERIPH_ON_APB, tegra_clk_mipi),
  631. MUX("vi_sensor", mux_pllm_pllc_pllp_plla, CLK_SOURCE_VI_SENSOR, 20, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor),
  632. MUX("vi_sensor", mux_pllc_pllp_plla, CLK_SOURCE_VI_SENSOR, 20, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor_9),
  633. MUX("cilab", mux_pllp_pllc_clkm, CLK_SOURCE_CILAB, 144, 0, tegra_clk_cilab),
  634. MUX("cilcd", mux_pllp_pllc_clkm, CLK_SOURCE_CILCD, 145, 0, tegra_clk_cilcd),
  635. MUX("cile", mux_pllp_pllc_clkm, CLK_SOURCE_CILE, 146, 0, tegra_clk_cile),
  636. MUX("dsialp", mux_pllp_pllc_clkm, CLK_SOURCE_DSIALP, 147, 0, tegra_clk_dsialp),
  637. MUX("dsiblp", mux_pllp_pllc_clkm, CLK_SOURCE_DSIBLP, 148, 0, tegra_clk_dsiblp),
  638. MUX("tsensor", mux_pllp_pllc_clkm_clk32, CLK_SOURCE_TSENSOR, 100, TEGRA_PERIPH_ON_APB, tegra_clk_tsensor),
  639. MUX("actmon", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_ACTMON, 119, 0, tegra_clk_actmon),
  640. MUX("dfll_ref", mux_pllp_clkm, CLK_SOURCE_DFLL_REF, 155, TEGRA_PERIPH_ON_APB, tegra_clk_dfll_ref),
  641. MUX("dfll_soc", mux_pllp_clkm, CLK_SOURCE_DFLL_SOC, 155, TEGRA_PERIPH_ON_APB, tegra_clk_dfll_soc),
  642. MUX("i2cslow", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_I2CSLOW, 81, TEGRA_PERIPH_ON_APB, tegra_clk_i2cslow),
  643. MUX("sbc1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, tegra_clk_sbc1),
  644. MUX("sbc2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, tegra_clk_sbc2),
  645. MUX("sbc3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, tegra_clk_sbc3),
  646. MUX("sbc4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, tegra_clk_sbc4),
  647. MUX("sbc5", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC5, 104, TEGRA_PERIPH_ON_APB, tegra_clk_sbc5),
  648. MUX("sbc6", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC6, 105, TEGRA_PERIPH_ON_APB, tegra_clk_sbc6),
  649. MUX("cve", mux_pllp_plld_pllc_clkm, CLK_SOURCE_CVE, 49, 0, tegra_clk_cve),
  650. MUX("tvo", mux_pllp_plld_pllc_clkm, CLK_SOURCE_TVO, 49, 0, tegra_clk_tvo),
  651. MUX("tvdac", mux_pllp_plld_pllc_clkm, CLK_SOURCE_TVDAC, 53, 0, tegra_clk_tvdac),
  652. MUX("ndflash", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NDFLASH, 13, TEGRA_PERIPH_ON_APB, tegra_clk_ndflash),
  653. MUX("ndspeed", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NDSPEED, 80, TEGRA_PERIPH_ON_APB, tegra_clk_ndspeed),
  654. MUX("sata_oob", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SATA_OOB, 123, TEGRA_PERIPH_ON_APB, tegra_clk_sata_oob),
  655. MUX("sata_oob", mux_pllp_pllc_clkm, CLK_SOURCE_SATA_OOB, 123, TEGRA_PERIPH_ON_APB, tegra_clk_sata_oob_8),
  656. MUX("sata", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SATA, 124, TEGRA_PERIPH_ON_APB, tegra_clk_sata),
  657. MUX("sata", mux_pllp_pllc_clkm, CLK_SOURCE_SATA, 124, TEGRA_PERIPH_ON_APB, tegra_clk_sata_8),
  658. MUX("adx1", mux_plla_pllc_pllp_clkm, CLK_SOURCE_ADX1, 180, TEGRA_PERIPH_ON_APB, tegra_clk_adx1),
  659. MUX("amx1", mux_plla_pllc_pllp_clkm, CLK_SOURCE_AMX1, 185, TEGRA_PERIPH_ON_APB, tegra_clk_amx1),
  660. MUX("vi_sensor2", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR2, 165, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor2),
  661. MUX("vi_sensor2", mux_pllc_pllp_plla, CLK_SOURCE_VI_SENSOR2, 165, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor2_8),
  662. MUX8("sdmmc1", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1_8),
  663. MUX8("sdmmc2", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2_8),
  664. MUX8("sdmmc3", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3_8),
  665. MUX8("sdmmc4", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4_8),
  666. MUX8("sbc1", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, tegra_clk_sbc1_8),
  667. MUX8("sbc2", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, tegra_clk_sbc2_8),
  668. MUX8("sbc3", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, tegra_clk_sbc3_8),
  669. MUX8("sbc4", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, tegra_clk_sbc4_8),
  670. MUX8("sbc5", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC5, 104, TEGRA_PERIPH_ON_APB, tegra_clk_sbc5_8),
  671. MUX8("sbc6", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC6, 105, TEGRA_PERIPH_ON_APB, tegra_clk_sbc6_8),
  672. MUX("sbc1", mux_pllp_pllc_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, tegra_clk_sbc1_9),
  673. MUX("sbc2", mux_pllp_pllc_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, tegra_clk_sbc2_9),
  674. MUX("sbc3", mux_pllp_pllc_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, tegra_clk_sbc3_9),
  675. MUX("sbc4", mux_pllp_pllc_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, tegra_clk_sbc4_9),
  676. MUX8("ndflash", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDFLASH, 13, TEGRA_PERIPH_ON_APB, tegra_clk_ndflash_8),
  677. MUX8("ndspeed", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDSPEED, 80, TEGRA_PERIPH_ON_APB, tegra_clk_ndspeed_8),
  678. MUX8("hdmi", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_HDMI, 51, 0, tegra_clk_hdmi),
  679. MUX8("extern1", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN1, 120, 0, tegra_clk_extern1),
  680. MUX8("extern2", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN2, 121, 0, tegra_clk_extern2),
  681. MUX8("extern3", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN3, 122, 0, tegra_clk_extern3),
  682. MUX8("soc_therm", mux_pllm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm),
  683. MUX8("soc_therm", mux_clkm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm_8),
  684. MUX8("vi_sensor", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR, 164, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor_8),
  685. MUX8("isp", mux_pllm_pllc_pllp_plla_clkm_pllc4, CLK_SOURCE_ISP, 23, TEGRA_PERIPH_ON_APB, tegra_clk_isp_8),
  686. MUX8_NOGATE("isp", mux_pllc_pllp_plla1_pllc2_c3_clkm_pllc4, CLK_SOURCE_ISP, tegra_clk_isp_9),
  687. MUX8("entropy", mux_pllp_clkm1, CLK_SOURCE_ENTROPY, 149, 0, tegra_clk_entropy),
  688. MUX8("entropy", mux_pllp_clkm_clk32_plle, CLK_SOURCE_ENTROPY, 149, 0, tegra_clk_entropy_8),
  689. MUX8("hdmi_audio", mux_pllp3_pllc_clkm, CLK_SOURCE_HDMI_AUDIO, 176, TEGRA_PERIPH_NO_RESET, tegra_clk_hdmi_audio),
  690. MUX8("clk72mhz", mux_pllp3_pllc_clkm, CLK_SOURCE_CLK72MHZ, 177, TEGRA_PERIPH_NO_RESET, tegra_clk_clk72Mhz),
  691. MUX8("clk72mhz", mux_pllp_out3_pllp_pllc_clkm, CLK_SOURCE_CLK72MHZ, 177, TEGRA_PERIPH_NO_RESET, tegra_clk_clk72Mhz_8),
  692. MUX8_NOGATE_LOCK("sor0_lvds", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_SOR0, tegra_clk_sor0_lvds, &sor0_lock),
  693. MUX_FLAGS("csite", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite, CLK_IGNORE_UNUSED),
  694. MUX_FLAGS("csite", mux_pllp_pllre_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite_8, CLK_IGNORE_UNUSED),
  695. NODIV("disp1", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP1, 29, 7, 27, 0, tegra_clk_disp1, NULL),
  696. NODIV("disp1", mux_pllp_plld_plld2_clkm, CLK_SOURCE_DISP1, 29, 7, 27, 0, tegra_clk_disp1_8, NULL),
  697. NODIV("disp2", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP2, 29, 7, 26, 0, tegra_clk_disp2, NULL),
  698. NODIV("disp2", mux_pllp_plld_plld2_clkm, CLK_SOURCE_DISP2, 29, 7, 26, 0, tegra_clk_disp2_8, NULL),
  699. NODIV("sor0", mux_clkm_plldp_sor0lvds, CLK_SOURCE_SOR0, 14, 3, 182, 0, tegra_clk_sor0, &sor0_lock),
  700. UART("uarta", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTA, 6, tegra_clk_uarta),
  701. UART("uartb", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTB, 7, tegra_clk_uartb),
  702. UART("uartc", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTC, 55, tegra_clk_uartc),
  703. UART("uartd", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTD, 65, tegra_clk_uartd),
  704. UART("uarte", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTE, 66, tegra_clk_uarte),
  705. UART8("uarta", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTA, 6, tegra_clk_uarta_8),
  706. UART8("uartb", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTB, 7, tegra_clk_uartb_8),
  707. UART8("uartc", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTC, 55, tegra_clk_uartc_8),
  708. UART8("uartd", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTD, 65, tegra_clk_uartd_8),
  709. XUSB("xusb_host_src", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_HOST_SRC, 143, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_host_src),
  710. XUSB("xusb_host_src", mux_clkm_pllp_pllre, CLK_SOURCE_XUSB_HOST_SRC, 143, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_host_src_8),
  711. XUSB("xusb_falcon_src", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_FALCON_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_falcon_src),
  712. XUSB("xusb_falcon_src", mux_clkm_pllp_pllre, CLK_SOURCE_XUSB_FALCON_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_falcon_src_8),
  713. XUSB("xusb_fs_src", mux_clkm_48M_pllp_480M, CLK_SOURCE_XUSB_FS_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_fs_src),
  714. XUSB("xusb_ss_src", mux_clkm_pllre_clk32_480M_pllc_ref, CLK_SOURCE_XUSB_SS_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_ss_src),
  715. XUSB("xusb_ss_src", mux_clkm_pllre_clk32_480M, CLK_SOURCE_XUSB_SS_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_ss_src_8),
  716. NODIV("xusb_hs_src", mux_ss_div2_60M, CLK_SOURCE_XUSB_SS_SRC, 25, MASK(1), 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_hs_src, NULL),
  717. NODIV("xusb_hs_src", mux_ss_div2_60M_ss, CLK_SOURCE_XUSB_SS_SRC, 25, MASK(2), 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_hs_src_4, NULL),
  718. NODIV("xusb_ssp_src", mux_ss_clkm, CLK_SOURCE_XUSB_SS_SRC, 24, MASK(1), 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_ssp_src, NULL),
  719. XUSB("xusb_dev_src", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_DEV_SRC, 95, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_dev_src),
  720. XUSB("xusb_dev_src", mux_clkm_pllp_pllre, CLK_SOURCE_XUSB_DEV_SRC, 95, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_dev_src_8),
  721. MUX8("dbgapb", mux_pllp_clkm_2, CLK_SOURCE_DBGAPB, 185, TEGRA_PERIPH_NO_RESET, tegra_clk_dbgapb),
  722. MUX8("nvenc", mux_pllc2_c_c3_pllp_plla1_clkm, CLK_SOURCE_NVENC, 219, 0, tegra_clk_nvenc),
  723. MUX8("nvdec", mux_pllc2_c_c3_pllp_plla1_clkm, CLK_SOURCE_NVDEC, 194, 0, tegra_clk_nvdec),
  724. MUX8("nvjpg", mux_pllc2_c_c3_pllp_plla1_clkm, CLK_SOURCE_NVJPG, 195, 0, tegra_clk_nvjpg),
  725. MUX8("ape", mux_plla_pllc4_out0_pllc_pllc4_out1_pllp_pllc4_out2_clkm, CLK_SOURCE_APE, 198, TEGRA_PERIPH_ON_APB, tegra_clk_ape),
  726. MUX8_NOGATE_LOCK("sor1_src", mux_pllp_plld_plld2_clkm, CLK_SOURCE_SOR1, tegra_clk_sor1_src, &sor1_lock),
  727. NODIV("sor1", mux_sor_safe_sor1_brick_sor1_src, CLK_SOURCE_SOR1, 14, MASK(2), 183, 0, tegra_clk_sor1, &sor1_lock),
  728. MUX8("sdmmc_legacy", mux_pllp_out3_clkm_pllp_pllc4, CLK_SOURCE_SDMMC_LEGACY, 193, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_sdmmc_legacy),
  729. MUX8("qspi", mux_pllp_pllc_pllc_out1_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_QSPI, 211, TEGRA_PERIPH_ON_APB, tegra_clk_qspi),
  730. I2C("vii2c", mux_pllp_pllc_clkm, CLK_SOURCE_VI_I2C, 208, tegra_clk_vi_i2c),
  731. MUX("mipibif", mux_pllp_clkm, CLK_SOURCE_MIPIBIF, 173, TEGRA_PERIPH_ON_APB, tegra_clk_mipibif),
  732. MUX("uartape", mux_pllp_pllc_clkm, CLK_SOURCE_UARTAPE, 212, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_uartape),
  733. MUX8("tsecb", mux_pllp_pllc2_c_c3_clkm, CLK_SOURCE_TSECB, 206, 0, tegra_clk_tsecb),
  734. MUX8("maud", mux_pllp_pllp_out3_clkm_clk32k_plla, CLK_SOURCE_MAUD, 202, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_maud),
  735. MUX8("dmic1", mux_dmic1, CLK_SOURCE_DMIC1, 161, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_dmic1),
  736. MUX8("dmic2", mux_dmic2, CLK_SOURCE_DMIC2, 162, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_dmic2),
  737. MUX8("dmic3", mux_dmic3, CLK_SOURCE_DMIC3, 197, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_dmic3),
  738. };
  739. static struct tegra_periph_init_data gate_clks[] = {
  740. GATE("rtc", "clk_32k", 4, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_rtc, 0),
  741. GATE("timer", "clk_m", 5, 0, tegra_clk_timer, CLK_IS_CRITICAL),
  742. GATE("isp", "clk_m", 23, 0, tegra_clk_isp, 0),
  743. GATE("vcp", "clk_m", 29, 0, tegra_clk_vcp, 0),
  744. GATE("apbdma", "clk_m", 34, 0, tegra_clk_apbdma, 0),
  745. GATE("kbc", "clk_32k", 36, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_kbc, 0),
  746. GATE("fuse", "clk_m", 39, TEGRA_PERIPH_ON_APB, tegra_clk_fuse, 0),
  747. GATE("fuse_burn", "clk_m", 39, TEGRA_PERIPH_ON_APB, tegra_clk_fuse_burn, 0),
  748. GATE("kfuse", "clk_m", 40, TEGRA_PERIPH_ON_APB, tegra_clk_kfuse, 0),
  749. GATE("apbif", "clk_m", 107, TEGRA_PERIPH_ON_APB, tegra_clk_apbif, 0),
  750. GATE("hda2hdmi", "clk_m", 128, TEGRA_PERIPH_ON_APB, tegra_clk_hda2hdmi, 0),
  751. GATE("bsea", "clk_m", 62, 0, tegra_clk_bsea, 0),
  752. GATE("bsev", "clk_m", 63, 0, tegra_clk_bsev, 0),
  753. GATE("mipi-cal", "clk72mhz", 56, 0, tegra_clk_mipi_cal, 0),
  754. GATE("usbd", "clk_m", 22, 0, tegra_clk_usbd, 0),
  755. GATE("usb2", "clk_m", 58, 0, tegra_clk_usb2, 0),
  756. GATE("usb3", "clk_m", 59, 0, tegra_clk_usb3, 0),
  757. GATE("csi", "pll_p_out3", 52, 0, tegra_clk_csi, 0),
  758. GATE("afi", "mselect", 72, 0, tegra_clk_afi, 0),
  759. GATE("csus", "clk_m", 92, TEGRA_PERIPH_NO_RESET, tegra_clk_csus, 0),
  760. GATE("dds", "clk_m", 150, TEGRA_PERIPH_ON_APB, tegra_clk_dds, 0),
  761. GATE("dp2", "clk_m", 152, TEGRA_PERIPH_ON_APB, tegra_clk_dp2, 0),
  762. GATE("dtv", "clk_m", 79, TEGRA_PERIPH_ON_APB, tegra_clk_dtv, 0),
  763. GATE("xusb_host", "xusb_host_src", 89, 0, tegra_clk_xusb_host, 0),
  764. GATE("xusb_ss", "xusb_ss_src", 156, 0, tegra_clk_xusb_ss, 0),
  765. GATE("xusb_dev", "xusb_dev_src", 95, 0, tegra_clk_xusb_dev, 0),
  766. GATE("emc", "emc_mux", 57, 0, tegra_clk_emc, CLK_IGNORE_UNUSED),
  767. GATE("sata_cold", "clk_m", 129, TEGRA_PERIPH_ON_APB, tegra_clk_sata_cold, 0),
  768. GATE("ispa", "isp", 23, 0, tegra_clk_ispa, 0),
  769. GATE("ispb", "isp", 3, 0, tegra_clk_ispb, 0),
  770. GATE("vim2_clk", "clk_m", 11, 0, tegra_clk_vim2_clk, 0),
  771. GATE("pcie", "clk_m", 70, 0, tegra_clk_pcie, 0),
  772. GATE("gpu", "pll_ref", 184, 0, tegra_clk_gpu, 0),
  773. GATE("pllg_ref", "pll_ref", 189, 0, tegra_clk_pll_g_ref, 0),
  774. GATE("hsic_trk", "usb2_hsic_trk", 209, TEGRA_PERIPH_NO_RESET, tegra_clk_hsic_trk, 0),
  775. GATE("usb2_trk", "usb2_hsic_trk", 210, TEGRA_PERIPH_NO_RESET, tegra_clk_usb2_trk, 0),
  776. GATE("xusb_gate", "osc", 143, 0, tegra_clk_xusb_gate, 0),
  777. GATE("pll_p_out_cpu", "pll_p", 223, 0, tegra_clk_pll_p_out_cpu, 0),
  778. GATE("pll_p_out_adsp", "pll_p", 187, 0, tegra_clk_pll_p_out_adsp, 0),
  779. GATE("apb2ape", "clk_m", 107, 0, tegra_clk_apb2ape, 0),
  780. GATE("cec", "pclk", 136, 0, tegra_clk_cec, 0),
  781. GATE("iqc1", "clk_m", 221, 0, tegra_clk_iqc1, 0),
  782. GATE("iqc2", "clk_m", 220, 0, tegra_clk_iqc1, 0),
  783. GATE("pll_a_out_adsp", "pll_a", 188, 0, tegra_clk_pll_a_out_adsp, 0),
  784. GATE("pll_a_out0_out_adsp", "pll_a", 188, 0, tegra_clk_pll_a_out0_out_adsp, 0),
  785. GATE("adsp", "aclk", 199, 0, tegra_clk_adsp, 0),
  786. GATE("adsp_neon", "aclk", 218, 0, tegra_clk_adsp_neon, 0),
  787. };
  788. static struct tegra_periph_init_data div_clks[] = {
  789. DIV8("usb2_hsic_trk", "osc", CLK_SOURCE_USB2_HSIC_TRK, tegra_clk_usb2_hsic_trk, 0),
  790. };
  791. struct pll_out_data {
  792. char *div_name;
  793. char *pll_out_name;
  794. u32 offset;
  795. int clk_id;
  796. u8 div_shift;
  797. u8 div_flags;
  798. u8 rst_shift;
  799. spinlock_t *lock;
  800. };
  801. #define PLL_OUT(_num, _offset, _div_shift, _div_flags, _rst_shift, _id) \
  802. {\
  803. .div_name = "pll_p_out" #_num "_div",\
  804. .pll_out_name = "pll_p_out" #_num,\
  805. .offset = _offset,\
  806. .div_shift = _div_shift,\
  807. .div_flags = _div_flags | TEGRA_DIVIDER_FIXED |\
  808. TEGRA_DIVIDER_ROUND_UP,\
  809. .rst_shift = _rst_shift,\
  810. .clk_id = tegra_clk_ ## _id,\
  811. .lock = &_offset ##_lock,\
  812. }
  813. static struct pll_out_data pllp_out_clks[] = {
  814. PLL_OUT(1, PLLP_OUTA, 8, 0, 0, pll_p_out1),
  815. PLL_OUT(2, PLLP_OUTA, 24, 0, 16, pll_p_out2),
  816. PLL_OUT(2, PLLP_OUTA, 24, TEGRA_DIVIDER_INT, 16, pll_p_out2_int),
  817. PLL_OUT(3, PLLP_OUTB, 8, 0, 0, pll_p_out3),
  818. PLL_OUT(4, PLLP_OUTB, 24, 0, 16, pll_p_out4),
  819. PLL_OUT(5, PLLP_OUTC, 24, 0, 16, pll_p_out5),
  820. };
  821. static void __init periph_clk_init(void __iomem *clk_base,
  822. struct tegra_clk *tegra_clks)
  823. {
  824. int i;
  825. struct clk *clk;
  826. struct clk **dt_clk;
  827. for (i = 0; i < ARRAY_SIZE(periph_clks); i++) {
  828. const struct tegra_clk_periph_regs *bank;
  829. struct tegra_periph_init_data *data;
  830. data = periph_clks + i;
  831. dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
  832. if (!dt_clk)
  833. continue;
  834. bank = get_reg_bank(data->periph.gate.clk_num);
  835. if (!bank)
  836. continue;
  837. data->periph.gate.regs = bank;
  838. clk = tegra_clk_register_periph(data->name,
  839. data->p.parent_names, data->num_parents,
  840. &data->periph, clk_base, data->offset,
  841. data->flags);
  842. *dt_clk = clk;
  843. }
  844. }
  845. static void __init gate_clk_init(void __iomem *clk_base,
  846. struct tegra_clk *tegra_clks)
  847. {
  848. int i;
  849. struct clk *clk;
  850. struct clk **dt_clk;
  851. for (i = 0; i < ARRAY_SIZE(gate_clks); i++) {
  852. struct tegra_periph_init_data *data;
  853. data = gate_clks + i;
  854. dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
  855. if (!dt_clk)
  856. continue;
  857. clk = tegra_clk_register_periph_gate(data->name,
  858. data->p.parent_name, data->periph.gate.flags,
  859. clk_base, data->flags,
  860. data->periph.gate.clk_num,
  861. periph_clk_enb_refcnt);
  862. *dt_clk = clk;
  863. }
  864. }
  865. static void __init div_clk_init(void __iomem *clk_base,
  866. struct tegra_clk *tegra_clks)
  867. {
  868. int i;
  869. struct clk *clk;
  870. struct clk **dt_clk;
  871. for (i = 0; i < ARRAY_SIZE(div_clks); i++) {
  872. struct tegra_periph_init_data *data;
  873. data = div_clks + i;
  874. dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
  875. if (!dt_clk)
  876. continue;
  877. clk = tegra_clk_register_divider(data->name,
  878. data->p.parent_name, clk_base + data->offset,
  879. data->flags, data->periph.divider.flags,
  880. data->periph.divider.shift,
  881. data->periph.divider.width,
  882. data->periph.divider.frac_width,
  883. data->periph.divider.lock);
  884. *dt_clk = clk;
  885. }
  886. }
  887. static void __init init_pllp(void __iomem *clk_base, void __iomem *pmc_base,
  888. struct tegra_clk *tegra_clks,
  889. struct tegra_clk_pll_params *pll_params)
  890. {
  891. struct clk *clk;
  892. struct clk **dt_clk;
  893. int i;
  894. dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p, tegra_clks);
  895. if (dt_clk) {
  896. /* PLLP */
  897. clk = tegra_clk_register_pll("pll_p", "pll_ref", clk_base,
  898. pmc_base, 0, pll_params, NULL);
  899. clk_register_clkdev(clk, "pll_p", NULL);
  900. *dt_clk = clk;
  901. }
  902. for (i = 0; i < ARRAY_SIZE(pllp_out_clks); i++) {
  903. struct pll_out_data *data;
  904. data = pllp_out_clks + i;
  905. dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
  906. if (!dt_clk)
  907. continue;
  908. clk = tegra_clk_register_divider(data->div_name, "pll_p",
  909. clk_base + data->offset, 0, data->div_flags,
  910. data->div_shift, 8, 1, data->lock);
  911. clk = tegra_clk_register_pll_out(data->pll_out_name,
  912. data->div_name, clk_base + data->offset,
  913. data->rst_shift + 1, data->rst_shift,
  914. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  915. data->lock);
  916. *dt_clk = clk;
  917. }
  918. dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out_cpu,
  919. tegra_clks);
  920. if (dt_clk) {
  921. /*
  922. * Tegra210 has control on enabling/disabling PLLP branches to
  923. * CPU, register a gate clock "pll_p_out_cpu" for this gating
  924. * function and parent "pll_p_out4" to it, so when we are
  925. * re-parenting CPU off from "pll_p_out4" the PLLP branching to
  926. * CPU can be disabled automatically.
  927. */
  928. clk = tegra_clk_register_divider("pll_p_out4_div",
  929. "pll_p_out_cpu", clk_base + PLLP_OUTB, 0, 0, 24,
  930. 8, 1, &PLLP_OUTB_lock);
  931. dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out4_cpu, tegra_clks);
  932. if (dt_clk) {
  933. clk = tegra_clk_register_pll_out("pll_p_out4",
  934. "pll_p_out4_div", clk_base + PLLP_OUTB,
  935. 17, 16, CLK_IGNORE_UNUSED |
  936. CLK_SET_RATE_PARENT, 0,
  937. &PLLP_OUTB_lock);
  938. *dt_clk = clk;
  939. }
  940. }
  941. dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out_hsio, tegra_clks);
  942. if (dt_clk) {
  943. /* PLLP_OUT_HSIO */
  944. clk = clk_register_gate(NULL, "pll_p_out_hsio", "pll_p",
  945. CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  946. clk_base + PLLP_MISC1, 29, 0, NULL);
  947. *dt_clk = clk;
  948. }
  949. dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out_xusb, tegra_clks);
  950. if (dt_clk) {
  951. /* PLLP_OUT_XUSB */
  952. clk = clk_register_gate(NULL, "pll_p_out_xusb",
  953. "pll_p_out_hsio", CLK_SET_RATE_PARENT |
  954. CLK_IGNORE_UNUSED, clk_base + PLLP_MISC1, 28, 0,
  955. NULL);
  956. clk_register_clkdev(clk, "pll_p_out_xusb", NULL);
  957. *dt_clk = clk;
  958. }
  959. }
  960. void __init tegra_periph_clk_init(void __iomem *clk_base,
  961. void __iomem *pmc_base, struct tegra_clk *tegra_clks,
  962. struct tegra_clk_pll_params *pll_params)
  963. {
  964. init_pllp(clk_base, pmc_base, tegra_clks, pll_params);
  965. periph_clk_init(clk_base, tegra_clks);
  966. gate_clk_init(clk_base, tegra_clks);
  967. div_clk_init(clk_base, tegra_clks);
  968. }