renesas-cpg-mssr.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788
  1. /*
  2. * Renesas Clock Pulse Generator / Module Standby and Software Reset
  3. *
  4. * Copyright (C) 2015 Glider bvba
  5. *
  6. * Based on clk-mstp.c, clk-rcar-gen2.c, and clk-rcar-gen3.c
  7. *
  8. * Copyright (C) 2013 Ideas On Board SPRL
  9. * Copyright (C) 2015 Renesas Electronics Corp.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; version 2 of the License.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/clk-provider.h>
  17. #include <linux/clk/renesas.h>
  18. #include <linux/delay.h>
  19. #include <linux/device.h>
  20. #include <linux/init.h>
  21. #include <linux/mod_devicetable.h>
  22. #include <linux/module.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_device.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm_clock.h>
  27. #include <linux/pm_domain.h>
  28. #include <linux/reset-controller.h>
  29. #include <linux/slab.h>
  30. #include <dt-bindings/clock/renesas-cpg-mssr.h>
  31. #include "renesas-cpg-mssr.h"
  32. #include "clk-div6.h"
  33. #ifdef DEBUG
  34. #define WARN_DEBUG(x) WARN_ON(x)
  35. #else
  36. #define WARN_DEBUG(x) do { } while (0)
  37. #endif
  38. /*
  39. * Module Standby and Software Reset register offets.
  40. *
  41. * If the registers exist, these are valid for SH-Mobile, R-Mobile,
  42. * R-Car Gen2, R-Car Gen3, and RZ/G1.
  43. * These are NOT valid for R-Car Gen1 and RZ/A1!
  44. */
  45. /*
  46. * Module Stop Status Register offsets
  47. */
  48. static const u16 mstpsr[] = {
  49. 0x030, 0x038, 0x040, 0x048, 0x04C, 0x03C, 0x1C0, 0x1C4,
  50. 0x9A0, 0x9A4, 0x9A8, 0x9AC,
  51. };
  52. #define MSTPSR(i) mstpsr[i]
  53. /*
  54. * System Module Stop Control Register offsets
  55. */
  56. static const u16 smstpcr[] = {
  57. 0x130, 0x134, 0x138, 0x13C, 0x140, 0x144, 0x148, 0x14C,
  58. 0x990, 0x994, 0x998, 0x99C,
  59. };
  60. #define SMSTPCR(i) smstpcr[i]
  61. /*
  62. * Software Reset Register offsets
  63. */
  64. static const u16 srcr[] = {
  65. 0x0A0, 0x0A8, 0x0B0, 0x0B8, 0x0BC, 0x0C4, 0x1C8, 0x1CC,
  66. 0x920, 0x924, 0x928, 0x92C,
  67. };
  68. #define SRCR(i) srcr[i]
  69. /* Realtime Module Stop Control Register offsets */
  70. #define RMSTPCR(i) (smstpcr[i] - 0x20)
  71. /* Modem Module Stop Control Register offsets (r8a73a4) */
  72. #define MMSTPCR(i) (smstpcr[i] + 0x20)
  73. /* Software Reset Clearing Register offsets */
  74. #define SRSTCLR(i) (0x940 + (i) * 4)
  75. /**
  76. * Clock Pulse Generator / Module Standby and Software Reset Private Data
  77. *
  78. * @rcdev: Optional reset controller entity
  79. * @dev: CPG/MSSR device
  80. * @base: CPG/MSSR register block base address
  81. * @rmw_lock: protects RMW register accesses
  82. * @clks: Array containing all Core and Module Clocks
  83. * @num_core_clks: Number of Core Clocks in clks[]
  84. * @num_mod_clks: Number of Module Clocks in clks[]
  85. * @last_dt_core_clk: ID of the last Core Clock exported to DT
  86. */
  87. struct cpg_mssr_priv {
  88. #ifdef CONFIG_RESET_CONTROLLER
  89. struct reset_controller_dev rcdev;
  90. #endif
  91. struct device *dev;
  92. void __iomem *base;
  93. spinlock_t rmw_lock;
  94. struct clk **clks;
  95. unsigned int num_core_clks;
  96. unsigned int num_mod_clks;
  97. unsigned int last_dt_core_clk;
  98. };
  99. /**
  100. * struct mstp_clock - MSTP gating clock
  101. * @hw: handle between common and hardware-specific interfaces
  102. * @index: MSTP clock number
  103. * @priv: CPG/MSSR private data
  104. */
  105. struct mstp_clock {
  106. struct clk_hw hw;
  107. u32 index;
  108. struct cpg_mssr_priv *priv;
  109. };
  110. #define to_mstp_clock(_hw) container_of(_hw, struct mstp_clock, hw)
  111. static int cpg_mstp_clock_endisable(struct clk_hw *hw, bool enable)
  112. {
  113. struct mstp_clock *clock = to_mstp_clock(hw);
  114. struct cpg_mssr_priv *priv = clock->priv;
  115. unsigned int reg = clock->index / 32;
  116. unsigned int bit = clock->index % 32;
  117. struct device *dev = priv->dev;
  118. u32 bitmask = BIT(bit);
  119. unsigned long flags;
  120. unsigned int i;
  121. u32 value;
  122. dev_dbg(dev, "MSTP %u%02u/%pC %s\n", reg, bit, hw->clk,
  123. enable ? "ON" : "OFF");
  124. spin_lock_irqsave(&priv->rmw_lock, flags);
  125. value = readl(priv->base + SMSTPCR(reg));
  126. if (enable)
  127. value &= ~bitmask;
  128. else
  129. value |= bitmask;
  130. writel(value, priv->base + SMSTPCR(reg));
  131. spin_unlock_irqrestore(&priv->rmw_lock, flags);
  132. if (!enable)
  133. return 0;
  134. for (i = 1000; i > 0; --i) {
  135. if (!(readl(priv->base + MSTPSR(reg)) & bitmask))
  136. break;
  137. cpu_relax();
  138. }
  139. if (!i) {
  140. dev_err(dev, "Failed to enable SMSTP %p[%d]\n",
  141. priv->base + SMSTPCR(reg), bit);
  142. return -ETIMEDOUT;
  143. }
  144. return 0;
  145. }
  146. static int cpg_mstp_clock_enable(struct clk_hw *hw)
  147. {
  148. return cpg_mstp_clock_endisable(hw, true);
  149. }
  150. static void cpg_mstp_clock_disable(struct clk_hw *hw)
  151. {
  152. cpg_mstp_clock_endisable(hw, false);
  153. }
  154. static int cpg_mstp_clock_is_enabled(struct clk_hw *hw)
  155. {
  156. struct mstp_clock *clock = to_mstp_clock(hw);
  157. struct cpg_mssr_priv *priv = clock->priv;
  158. u32 value;
  159. value = readl(priv->base + MSTPSR(clock->index / 32));
  160. return !(value & BIT(clock->index % 32));
  161. }
  162. static const struct clk_ops cpg_mstp_clock_ops = {
  163. .enable = cpg_mstp_clock_enable,
  164. .disable = cpg_mstp_clock_disable,
  165. .is_enabled = cpg_mstp_clock_is_enabled,
  166. };
  167. static
  168. struct clk *cpg_mssr_clk_src_twocell_get(struct of_phandle_args *clkspec,
  169. void *data)
  170. {
  171. unsigned int clkidx = clkspec->args[1];
  172. struct cpg_mssr_priv *priv = data;
  173. struct device *dev = priv->dev;
  174. unsigned int idx;
  175. const char *type;
  176. struct clk *clk;
  177. switch (clkspec->args[0]) {
  178. case CPG_CORE:
  179. type = "core";
  180. if (clkidx > priv->last_dt_core_clk) {
  181. dev_err(dev, "Invalid %s clock index %u\n", type,
  182. clkidx);
  183. return ERR_PTR(-EINVAL);
  184. }
  185. clk = priv->clks[clkidx];
  186. break;
  187. case CPG_MOD:
  188. type = "module";
  189. idx = MOD_CLK_PACK(clkidx);
  190. if (clkidx % 100 > 31 || idx >= priv->num_mod_clks) {
  191. dev_err(dev, "Invalid %s clock index %u\n", type,
  192. clkidx);
  193. return ERR_PTR(-EINVAL);
  194. }
  195. clk = priv->clks[priv->num_core_clks + idx];
  196. break;
  197. default:
  198. dev_err(dev, "Invalid CPG clock type %u\n", clkspec->args[0]);
  199. return ERR_PTR(-EINVAL);
  200. }
  201. if (IS_ERR(clk))
  202. dev_err(dev, "Cannot get %s clock %u: %ld", type, clkidx,
  203. PTR_ERR(clk));
  204. else
  205. dev_dbg(dev, "clock (%u, %u) is %pC at %pCr Hz\n",
  206. clkspec->args[0], clkspec->args[1], clk, clk);
  207. return clk;
  208. }
  209. static void __init cpg_mssr_register_core_clk(const struct cpg_core_clk *core,
  210. const struct cpg_mssr_info *info,
  211. struct cpg_mssr_priv *priv)
  212. {
  213. struct clk *clk = NULL, *parent;
  214. struct device *dev = priv->dev;
  215. unsigned int id = core->id, div = core->div;
  216. const char *parent_name;
  217. WARN_DEBUG(id >= priv->num_core_clks);
  218. WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT);
  219. if (!core->name) {
  220. /* Skip NULLified clock */
  221. return;
  222. }
  223. switch (core->type) {
  224. case CLK_TYPE_IN:
  225. clk = of_clk_get_by_name(priv->dev->of_node, core->name);
  226. break;
  227. case CLK_TYPE_FF:
  228. case CLK_TYPE_DIV6P1:
  229. case CLK_TYPE_DIV6_RO:
  230. WARN_DEBUG(core->parent >= priv->num_core_clks);
  231. parent = priv->clks[core->parent];
  232. if (IS_ERR(parent)) {
  233. clk = parent;
  234. goto fail;
  235. }
  236. parent_name = __clk_get_name(parent);
  237. if (core->type == CLK_TYPE_DIV6_RO)
  238. /* Multiply with the DIV6 register value */
  239. div *= (readl(priv->base + core->offset) & 0x3f) + 1;
  240. if (core->type == CLK_TYPE_DIV6P1) {
  241. clk = cpg_div6_register(core->name, 1, &parent_name,
  242. priv->base + core->offset);
  243. } else {
  244. clk = clk_register_fixed_factor(NULL, core->name,
  245. parent_name, 0,
  246. core->mult, div);
  247. }
  248. break;
  249. default:
  250. if (info->cpg_clk_register)
  251. clk = info->cpg_clk_register(dev, core, info,
  252. priv->clks, priv->base);
  253. else
  254. dev_err(dev, "%s has unsupported core clock type %u\n",
  255. core->name, core->type);
  256. break;
  257. }
  258. if (IS_ERR_OR_NULL(clk))
  259. goto fail;
  260. dev_dbg(dev, "Core clock %pC at %pCr Hz\n", clk, clk);
  261. priv->clks[id] = clk;
  262. return;
  263. fail:
  264. dev_err(dev, "Failed to register %s clock %s: %ld\n", "core",
  265. core->name, PTR_ERR(clk));
  266. }
  267. static void __init cpg_mssr_register_mod_clk(const struct mssr_mod_clk *mod,
  268. const struct cpg_mssr_info *info,
  269. struct cpg_mssr_priv *priv)
  270. {
  271. struct mstp_clock *clock = NULL;
  272. struct device *dev = priv->dev;
  273. unsigned int id = mod->id;
  274. struct clk_init_data init;
  275. struct clk *parent, *clk;
  276. const char *parent_name;
  277. unsigned int i;
  278. WARN_DEBUG(id < priv->num_core_clks);
  279. WARN_DEBUG(id >= priv->num_core_clks + priv->num_mod_clks);
  280. WARN_DEBUG(mod->parent >= priv->num_core_clks + priv->num_mod_clks);
  281. WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT);
  282. if (!mod->name) {
  283. /* Skip NULLified clock */
  284. return;
  285. }
  286. parent = priv->clks[mod->parent];
  287. if (IS_ERR(parent)) {
  288. clk = parent;
  289. goto fail;
  290. }
  291. clock = kzalloc(sizeof(*clock), GFP_KERNEL);
  292. if (!clock) {
  293. clk = ERR_PTR(-ENOMEM);
  294. goto fail;
  295. }
  296. init.name = mod->name;
  297. init.ops = &cpg_mstp_clock_ops;
  298. init.flags = CLK_IS_BASIC | CLK_SET_RATE_PARENT;
  299. for (i = 0; i < info->num_crit_mod_clks; i++)
  300. if (id == info->crit_mod_clks[i]) {
  301. dev_dbg(dev, "MSTP %s setting CLK_IS_CRITICAL\n",
  302. mod->name);
  303. init.flags |= CLK_IS_CRITICAL;
  304. break;
  305. }
  306. parent_name = __clk_get_name(parent);
  307. init.parent_names = &parent_name;
  308. init.num_parents = 1;
  309. clock->index = id - priv->num_core_clks;
  310. clock->priv = priv;
  311. clock->hw.init = &init;
  312. clk = clk_register(NULL, &clock->hw);
  313. if (IS_ERR(clk))
  314. goto fail;
  315. dev_dbg(dev, "Module clock %pC at %pCr Hz\n", clk, clk);
  316. priv->clks[id] = clk;
  317. return;
  318. fail:
  319. dev_err(dev, "Failed to register %s clock %s: %ld\n", "module",
  320. mod->name, PTR_ERR(clk));
  321. kfree(clock);
  322. }
  323. struct cpg_mssr_clk_domain {
  324. struct generic_pm_domain genpd;
  325. struct device_node *np;
  326. unsigned int num_core_pm_clks;
  327. unsigned int core_pm_clks[0];
  328. };
  329. static struct cpg_mssr_clk_domain *cpg_mssr_clk_domain;
  330. static bool cpg_mssr_is_pm_clk(const struct of_phandle_args *clkspec,
  331. struct cpg_mssr_clk_domain *pd)
  332. {
  333. unsigned int i;
  334. if (clkspec->np != pd->np || clkspec->args_count != 2)
  335. return false;
  336. switch (clkspec->args[0]) {
  337. case CPG_CORE:
  338. for (i = 0; i < pd->num_core_pm_clks; i++)
  339. if (clkspec->args[1] == pd->core_pm_clks[i])
  340. return true;
  341. return false;
  342. case CPG_MOD:
  343. return true;
  344. default:
  345. return false;
  346. }
  347. }
  348. int cpg_mssr_attach_dev(struct generic_pm_domain *unused, struct device *dev)
  349. {
  350. struct cpg_mssr_clk_domain *pd = cpg_mssr_clk_domain;
  351. struct device_node *np = dev->of_node;
  352. struct of_phandle_args clkspec;
  353. struct clk *clk;
  354. int i = 0;
  355. int error;
  356. if (!pd) {
  357. dev_dbg(dev, "CPG/MSSR clock domain not yet available\n");
  358. return -EPROBE_DEFER;
  359. }
  360. while (!of_parse_phandle_with_args(np, "clocks", "#clock-cells", i,
  361. &clkspec)) {
  362. if (cpg_mssr_is_pm_clk(&clkspec, pd))
  363. goto found;
  364. of_node_put(clkspec.np);
  365. i++;
  366. }
  367. return 0;
  368. found:
  369. clk = of_clk_get_from_provider(&clkspec);
  370. of_node_put(clkspec.np);
  371. if (IS_ERR(clk))
  372. return PTR_ERR(clk);
  373. error = pm_clk_create(dev);
  374. if (error) {
  375. dev_err(dev, "pm_clk_create failed %d\n", error);
  376. goto fail_put;
  377. }
  378. error = pm_clk_add_clk(dev, clk);
  379. if (error) {
  380. dev_err(dev, "pm_clk_add_clk %pC failed %d\n", clk, error);
  381. goto fail_destroy;
  382. }
  383. return 0;
  384. fail_destroy:
  385. pm_clk_destroy(dev);
  386. fail_put:
  387. clk_put(clk);
  388. return error;
  389. }
  390. void cpg_mssr_detach_dev(struct generic_pm_domain *unused, struct device *dev)
  391. {
  392. if (!list_empty(&dev->power.subsys_data->clock_list))
  393. pm_clk_destroy(dev);
  394. }
  395. static int __init cpg_mssr_add_clk_domain(struct device *dev,
  396. const unsigned int *core_pm_clks,
  397. unsigned int num_core_pm_clks)
  398. {
  399. struct device_node *np = dev->of_node;
  400. struct generic_pm_domain *genpd;
  401. struct cpg_mssr_clk_domain *pd;
  402. size_t pm_size = num_core_pm_clks * sizeof(core_pm_clks[0]);
  403. pd = devm_kzalloc(dev, sizeof(*pd) + pm_size, GFP_KERNEL);
  404. if (!pd)
  405. return -ENOMEM;
  406. pd->np = np;
  407. pd->num_core_pm_clks = num_core_pm_clks;
  408. memcpy(pd->core_pm_clks, core_pm_clks, pm_size);
  409. genpd = &pd->genpd;
  410. genpd->name = np->name;
  411. genpd->flags = GENPD_FLAG_PM_CLK;
  412. genpd->attach_dev = cpg_mssr_attach_dev;
  413. genpd->detach_dev = cpg_mssr_detach_dev;
  414. pm_genpd_init(genpd, &pm_domain_always_on_gov, false);
  415. cpg_mssr_clk_domain = pd;
  416. of_genpd_add_provider_simple(np, genpd);
  417. return 0;
  418. }
  419. #ifdef CONFIG_RESET_CONTROLLER
  420. #define rcdev_to_priv(x) container_of(x, struct cpg_mssr_priv, rcdev)
  421. static int cpg_mssr_reset(struct reset_controller_dev *rcdev,
  422. unsigned long id)
  423. {
  424. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  425. unsigned int reg = id / 32;
  426. unsigned int bit = id % 32;
  427. u32 bitmask = BIT(bit);
  428. unsigned long flags;
  429. u32 value;
  430. dev_dbg(priv->dev, "reset %u%02u\n", reg, bit);
  431. /* Reset module */
  432. spin_lock_irqsave(&priv->rmw_lock, flags);
  433. value = readl(priv->base + SRCR(reg));
  434. value |= bitmask;
  435. writel(value, priv->base + SRCR(reg));
  436. spin_unlock_irqrestore(&priv->rmw_lock, flags);
  437. /* Wait for at least one cycle of the RCLK clock (@ ca. 32 kHz) */
  438. udelay(35);
  439. /* Release module from reset state */
  440. writel(bitmask, priv->base + SRSTCLR(reg));
  441. return 0;
  442. }
  443. static int cpg_mssr_assert(struct reset_controller_dev *rcdev, unsigned long id)
  444. {
  445. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  446. unsigned int reg = id / 32;
  447. unsigned int bit = id % 32;
  448. u32 bitmask = BIT(bit);
  449. unsigned long flags;
  450. u32 value;
  451. dev_dbg(priv->dev, "assert %u%02u\n", reg, bit);
  452. spin_lock_irqsave(&priv->rmw_lock, flags);
  453. value = readl(priv->base + SRCR(reg));
  454. value |= bitmask;
  455. writel(value, priv->base + SRCR(reg));
  456. spin_unlock_irqrestore(&priv->rmw_lock, flags);
  457. return 0;
  458. }
  459. static int cpg_mssr_deassert(struct reset_controller_dev *rcdev,
  460. unsigned long id)
  461. {
  462. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  463. unsigned int reg = id / 32;
  464. unsigned int bit = id % 32;
  465. u32 bitmask = BIT(bit);
  466. dev_dbg(priv->dev, "deassert %u%02u\n", reg, bit);
  467. writel(bitmask, priv->base + SRSTCLR(reg));
  468. return 0;
  469. }
  470. static int cpg_mssr_status(struct reset_controller_dev *rcdev,
  471. unsigned long id)
  472. {
  473. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  474. unsigned int reg = id / 32;
  475. unsigned int bit = id % 32;
  476. u32 bitmask = BIT(bit);
  477. return !!(readl(priv->base + SRCR(reg)) & bitmask);
  478. }
  479. static const struct reset_control_ops cpg_mssr_reset_ops = {
  480. .reset = cpg_mssr_reset,
  481. .assert = cpg_mssr_assert,
  482. .deassert = cpg_mssr_deassert,
  483. .status = cpg_mssr_status,
  484. };
  485. static int cpg_mssr_reset_xlate(struct reset_controller_dev *rcdev,
  486. const struct of_phandle_args *reset_spec)
  487. {
  488. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  489. unsigned int unpacked = reset_spec->args[0];
  490. unsigned int idx = MOD_CLK_PACK(unpacked);
  491. if (unpacked % 100 > 31 || idx >= rcdev->nr_resets) {
  492. dev_err(priv->dev, "Invalid reset index %u\n", unpacked);
  493. return -EINVAL;
  494. }
  495. return idx;
  496. }
  497. static int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv)
  498. {
  499. priv->rcdev.ops = &cpg_mssr_reset_ops;
  500. priv->rcdev.of_node = priv->dev->of_node;
  501. priv->rcdev.of_reset_n_cells = 1;
  502. priv->rcdev.of_xlate = cpg_mssr_reset_xlate;
  503. priv->rcdev.nr_resets = priv->num_mod_clks;
  504. return devm_reset_controller_register(priv->dev, &priv->rcdev);
  505. }
  506. #else /* !CONFIG_RESET_CONTROLLER */
  507. static inline int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv)
  508. {
  509. return 0;
  510. }
  511. #endif /* !CONFIG_RESET_CONTROLLER */
  512. static const struct of_device_id cpg_mssr_match[] = {
  513. #ifdef CONFIG_ARCH_R8A7743
  514. {
  515. .compatible = "renesas,r8a7743-cpg-mssr",
  516. .data = &r8a7743_cpg_mssr_info,
  517. },
  518. #endif
  519. #ifdef CONFIG_ARCH_R8A7745
  520. {
  521. .compatible = "renesas,r8a7745-cpg-mssr",
  522. .data = &r8a7745_cpg_mssr_info,
  523. },
  524. #endif
  525. #ifdef CONFIG_ARCH_R8A7795
  526. {
  527. .compatible = "renesas,r8a7795-cpg-mssr",
  528. .data = &r8a7795_cpg_mssr_info,
  529. },
  530. #endif
  531. #ifdef CONFIG_ARCH_R8A7796
  532. {
  533. .compatible = "renesas,r8a7796-cpg-mssr",
  534. .data = &r8a7796_cpg_mssr_info,
  535. },
  536. #endif
  537. { /* sentinel */ }
  538. };
  539. static void cpg_mssr_del_clk_provider(void *data)
  540. {
  541. of_clk_del_provider(data);
  542. }
  543. static int __init cpg_mssr_probe(struct platform_device *pdev)
  544. {
  545. struct device *dev = &pdev->dev;
  546. struct device_node *np = dev->of_node;
  547. const struct cpg_mssr_info *info;
  548. struct cpg_mssr_priv *priv;
  549. unsigned int nclks, i;
  550. struct resource *res;
  551. struct clk **clks;
  552. int error;
  553. info = of_match_node(cpg_mssr_match, np)->data;
  554. if (info->init) {
  555. error = info->init(dev);
  556. if (error)
  557. return error;
  558. }
  559. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  560. if (!priv)
  561. return -ENOMEM;
  562. priv->dev = dev;
  563. spin_lock_init(&priv->rmw_lock);
  564. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  565. priv->base = devm_ioremap_resource(dev, res);
  566. if (IS_ERR(priv->base))
  567. return PTR_ERR(priv->base);
  568. nclks = info->num_total_core_clks + info->num_hw_mod_clks;
  569. clks = devm_kmalloc_array(dev, nclks, sizeof(*clks), GFP_KERNEL);
  570. if (!clks)
  571. return -ENOMEM;
  572. priv->clks = clks;
  573. priv->num_core_clks = info->num_total_core_clks;
  574. priv->num_mod_clks = info->num_hw_mod_clks;
  575. priv->last_dt_core_clk = info->last_dt_core_clk;
  576. for (i = 0; i < nclks; i++)
  577. clks[i] = ERR_PTR(-ENOENT);
  578. for (i = 0; i < info->num_core_clks; i++)
  579. cpg_mssr_register_core_clk(&info->core_clks[i], info, priv);
  580. for (i = 0; i < info->num_mod_clks; i++)
  581. cpg_mssr_register_mod_clk(&info->mod_clks[i], info, priv);
  582. error = of_clk_add_provider(np, cpg_mssr_clk_src_twocell_get, priv);
  583. if (error)
  584. return error;
  585. error = devm_add_action_or_reset(dev,
  586. cpg_mssr_del_clk_provider,
  587. np);
  588. if (error)
  589. return error;
  590. error = cpg_mssr_add_clk_domain(dev, info->core_pm_clks,
  591. info->num_core_pm_clks);
  592. if (error)
  593. return error;
  594. error = cpg_mssr_reset_controller_register(priv);
  595. if (error)
  596. return error;
  597. return 0;
  598. }
  599. static struct platform_driver cpg_mssr_driver = {
  600. .driver = {
  601. .name = "renesas-cpg-mssr",
  602. .of_match_table = cpg_mssr_match,
  603. },
  604. };
  605. static int __init cpg_mssr_init(void)
  606. {
  607. return platform_driver_probe(&cpg_mssr_driver, cpg_mssr_probe);
  608. }
  609. subsys_initcall(cpg_mssr_init);
  610. void __init cpg_core_nullify_range(struct cpg_core_clk *core_clks,
  611. unsigned int num_core_clks,
  612. unsigned int first_clk,
  613. unsigned int last_clk)
  614. {
  615. unsigned int i;
  616. for (i = 0; i < num_core_clks; i++)
  617. if (core_clks[i].id >= first_clk &&
  618. core_clks[i].id <= last_clk)
  619. core_clks[i].name = NULL;
  620. }
  621. void __init mssr_mod_nullify(struct mssr_mod_clk *mod_clks,
  622. unsigned int num_mod_clks,
  623. const unsigned int *clks, unsigned int n)
  624. {
  625. unsigned int i, j;
  626. for (i = 0, j = 0; i < num_mod_clks && j < n; i++)
  627. if (mod_clks[i].id == clks[j]) {
  628. mod_clks[i].name = NULL;
  629. j++;
  630. }
  631. }
  632. void __init mssr_mod_reparent(struct mssr_mod_clk *mod_clks,
  633. unsigned int num_mod_clks,
  634. const struct mssr_mod_reparent *clks,
  635. unsigned int n)
  636. {
  637. unsigned int i, j;
  638. for (i = 0, j = 0; i < num_mod_clks && j < n; i++)
  639. if (mod_clks[i].id == clks[j].clk) {
  640. mod_clks[i].parent = clks[j].parent;
  641. j++;
  642. }
  643. }
  644. MODULE_DESCRIPTION("Renesas CPG/MSSR Driver");
  645. MODULE_LICENSE("GPL v2");