meson8b.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * Copyright (c) 2015 Endless Mobile, Inc.
  3. * Author: Carlo Caione <carlo@endlessm.com>
  4. *
  5. * Copyright (c) 2016 BayLibre, Inc.
  6. * Michael Turquette <mturquette@baylibre.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __MESON8B_H
  21. #define __MESON8B_H
  22. /*
  23. * Clock controller register offsets
  24. *
  25. * Register offsets from the HardKernel[0] data sheet are listed in comment
  26. * blocks below. Those offsets must be multiplied by 4 before adding them to
  27. * the base address to get the right value
  28. *
  29. * [0] http://dn.odroid.com/S805/Datasheet/S805_Datasheet%20V0.8%2020150126.pdf
  30. */
  31. #define HHI_GCLK_MPEG0 0x140 /* 0x50 offset in data sheet */
  32. #define HHI_GCLK_MPEG1 0x144 /* 0x51 offset in data sheet */
  33. #define HHI_GCLK_MPEG2 0x148 /* 0x52 offset in data sheet */
  34. #define HHI_GCLK_OTHER 0x150 /* 0x54 offset in data sheet */
  35. #define HHI_GCLK_AO 0x154 /* 0x55 offset in data sheet */
  36. #define HHI_SYS_CPU_CLK_CNTL1 0x15c /* 0x57 offset in data sheet */
  37. #define HHI_MPEG_CLK_CNTL 0x174 /* 0x5d offset in data sheet */
  38. #define HHI_MPLL_CNTL 0x280 /* 0xa0 offset in data sheet */
  39. #define HHI_SYS_PLL_CNTL 0x300 /* 0xc0 offset in data sheet */
  40. #define HHI_VID_PLL_CNTL 0x320 /* 0xc8 offset in data sheet */
  41. /*
  42. * MPLL register offeset taken from the S905 datasheet. Vendor kernel source
  43. * confirm these are the same for the S805.
  44. */
  45. #define HHI_MPLL_CNTL 0x280 /* 0xa0 offset in data sheet */
  46. #define HHI_MPLL_CNTL2 0x284 /* 0xa1 offset in data sheet */
  47. #define HHI_MPLL_CNTL3 0x288 /* 0xa2 offset in data sheet */
  48. #define HHI_MPLL_CNTL4 0x28C /* 0xa3 offset in data sheet */
  49. #define HHI_MPLL_CNTL5 0x290 /* 0xa4 offset in data sheet */
  50. #define HHI_MPLL_CNTL6 0x294 /* 0xa5 offset in data sheet */
  51. #define HHI_MPLL_CNTL7 0x298 /* 0xa6 offset in data sheet */
  52. #define HHI_MPLL_CNTL8 0x29C /* 0xa7 offset in data sheet */
  53. #define HHI_MPLL_CNTL9 0x2A0 /* 0xa8 offset in data sheet */
  54. #define HHI_MPLL_CNTL10 0x2A4 /* 0xa9 offset in data sheet */
  55. /*
  56. * CLKID index values
  57. *
  58. * These indices are entirely contrived and do not map onto the hardware.
  59. * Migrate them out of this header and into the DT header file when they need
  60. * to be exposed to client nodes in DT: include/dt-bindings/clock/meson8b-clkc.h
  61. */
  62. /* CLKID_UNUSED */
  63. /* CLKID_XTAL */
  64. /* CLKID_PLL_FIXED */
  65. /* CLKID_PLL_VID */
  66. /* CLKID_PLL_SYS */
  67. /* CLKID_FCLK_DIV2 */
  68. /* CLKID_FCLK_DIV3 */
  69. /* CLKID_FCLK_DIV4 */
  70. /* CLKID_FCLK_DIV5 */
  71. /* CLKID_FCLK_DIV7 */
  72. /* CLKID_CLK81 */
  73. /* CLKID_MALI */
  74. /* CLKID_CPUCLK */
  75. /* CLKID_ZERO */
  76. /* CLKID_MPEG_SEL */
  77. /* CLKID_MPEG_DIV */
  78. #define CLKID_DDR 16
  79. #define CLKID_DOS 17
  80. #define CLKID_ISA 18
  81. #define CLKID_PL301 19
  82. #define CLKID_PERIPHS 20
  83. #define CLKID_SPICC 21
  84. #define CLKID_I2C 22
  85. #define CLKID_SAR_ADC 23
  86. #define CLKID_SMART_CARD 24
  87. #define CLKID_RNG0 25
  88. #define CLKID_UART0 26
  89. #define CLKID_SDHC 27
  90. #define CLKID_STREAM 28
  91. #define CLKID_ASYNC_FIFO 29
  92. #define CLKID_SDIO 30
  93. #define CLKID_ABUF 31
  94. #define CLKID_HIU_IFACE 32
  95. #define CLKID_ASSIST_MISC 33
  96. #define CLKID_SPI 34
  97. #define CLKID_I2S_SPDIF 35
  98. #define CLKID_ETH 36
  99. #define CLKID_DEMUX 37
  100. #define CLKID_AIU_GLUE 38
  101. #define CLKID_IEC958 39
  102. #define CLKID_I2S_OUT 40
  103. #define CLKID_AMCLK 41
  104. #define CLKID_AIFIFO2 42
  105. #define CLKID_MIXER 43
  106. #define CLKID_MIXER_IFACE 44
  107. #define CLKID_ADC 45
  108. #define CLKID_BLKMV 46
  109. #define CLKID_AIU 47
  110. #define CLKID_UART1 48
  111. #define CLKID_G2D 49
  112. #define CLKID_USB0 50
  113. #define CLKID_USB1 51
  114. #define CLKID_RESET 52
  115. #define CLKID_NAND 53
  116. #define CLKID_DOS_PARSER 54
  117. #define CLKID_USB 55
  118. #define CLKID_VDIN1 56
  119. #define CLKID_AHB_ARB0 57
  120. #define CLKID_EFUSE 58
  121. #define CLKID_BOOT_ROM 59
  122. #define CLKID_AHB_DATA_BUS 60
  123. #define CLKID_AHB_CTRL_BUS 61
  124. #define CLKID_HDMI_INTR_SYNC 62
  125. #define CLKID_HDMI_PCLK 63
  126. #define CLKID_USB1_DDR_BRIDGE 64
  127. #define CLKID_USB0_DDR_BRIDGE 65
  128. #define CLKID_MMC_PCLK 66
  129. #define CLKID_DVIN 67
  130. #define CLKID_UART2 68
  131. #define CLKID_SANA 69
  132. #define CLKID_VPU_INTR 70
  133. #define CLKID_SEC_AHB_AHB3_BRIDGE 71
  134. #define CLKID_CLK81_A9 72
  135. #define CLKID_VCLK2_VENCI0 73
  136. #define CLKID_VCLK2_VENCI1 74
  137. #define CLKID_VCLK2_VENCP0 75
  138. #define CLKID_VCLK2_VENCP1 76
  139. #define CLKID_GCLK_VENCI_INT 77
  140. #define CLKID_GCLK_VENCP_INT 78
  141. #define CLKID_DAC_CLK 79
  142. #define CLKID_AOCLK_GATE 80
  143. #define CLKID_IEC958_GATE 81
  144. #define CLKID_ENC480P 82
  145. #define CLKID_RNG1 83
  146. #define CLKID_GCLK_VENCL_INT 84
  147. #define CLKID_VCLK2_VENCLMCC 85
  148. #define CLKID_VCLK2_VENCL 86
  149. #define CLKID_VCLK2_OTHER 87
  150. #define CLKID_EDP 88
  151. #define CLKID_AO_MEDIA_CPU 89
  152. #define CLKID_AO_AHB_SRAM 90
  153. #define CLKID_AO_AHB_BUS 91
  154. #define CLKID_AO_IFACE 92
  155. #define CLKID_MPLL0 93
  156. #define CLKID_MPLL1 94
  157. #define CLKID_MPLL2 95
  158. #define CLK_NR_CLKS 96
  159. /* include the CLKIDs that have been made part of the stable DT binding */
  160. #include <dt-bindings/clock/meson8b-clkc.h>
  161. #endif /* __MESON8B_H */