gxbb.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580
  1. /*
  2. * AmLogic S905 / GXBB Clock Controller Driver
  3. *
  4. * Copyright (c) 2016 AmLogic, Inc.
  5. * Michael Turquette <mturquette@baylibre.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/clk.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_device.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/init.h>
  25. #include "clkc.h"
  26. #include "gxbb.h"
  27. static DEFINE_SPINLOCK(clk_lock);
  28. static const struct pll_rate_table sys_pll_rate_table[] = {
  29. PLL_RATE(24000000, 56, 1, 2),
  30. PLL_RATE(48000000, 64, 1, 2),
  31. PLL_RATE(72000000, 72, 1, 2),
  32. PLL_RATE(96000000, 64, 1, 2),
  33. PLL_RATE(120000000, 80, 1, 2),
  34. PLL_RATE(144000000, 96, 1, 2),
  35. PLL_RATE(168000000, 56, 1, 1),
  36. PLL_RATE(192000000, 64, 1, 1),
  37. PLL_RATE(216000000, 72, 1, 1),
  38. PLL_RATE(240000000, 80, 1, 1),
  39. PLL_RATE(264000000, 88, 1, 1),
  40. PLL_RATE(288000000, 96, 1, 1),
  41. PLL_RATE(312000000, 52, 1, 2),
  42. PLL_RATE(336000000, 56, 1, 2),
  43. PLL_RATE(360000000, 60, 1, 2),
  44. PLL_RATE(384000000, 64, 1, 2),
  45. PLL_RATE(408000000, 68, 1, 2),
  46. PLL_RATE(432000000, 72, 1, 2),
  47. PLL_RATE(456000000, 76, 1, 2),
  48. PLL_RATE(480000000, 80, 1, 2),
  49. PLL_RATE(504000000, 84, 1, 2),
  50. PLL_RATE(528000000, 88, 1, 2),
  51. PLL_RATE(552000000, 92, 1, 2),
  52. PLL_RATE(576000000, 96, 1, 2),
  53. PLL_RATE(600000000, 50, 1, 1),
  54. PLL_RATE(624000000, 52, 1, 1),
  55. PLL_RATE(648000000, 54, 1, 1),
  56. PLL_RATE(672000000, 56, 1, 1),
  57. PLL_RATE(696000000, 58, 1, 1),
  58. PLL_RATE(720000000, 60, 1, 1),
  59. PLL_RATE(744000000, 62, 1, 1),
  60. PLL_RATE(768000000, 64, 1, 1),
  61. PLL_RATE(792000000, 66, 1, 1),
  62. PLL_RATE(816000000, 68, 1, 1),
  63. PLL_RATE(840000000, 70, 1, 1),
  64. PLL_RATE(864000000, 72, 1, 1),
  65. PLL_RATE(888000000, 74, 1, 1),
  66. PLL_RATE(912000000, 76, 1, 1),
  67. PLL_RATE(936000000, 78, 1, 1),
  68. PLL_RATE(960000000, 80, 1, 1),
  69. PLL_RATE(984000000, 82, 1, 1),
  70. PLL_RATE(1008000000, 84, 1, 1),
  71. PLL_RATE(1032000000, 86, 1, 1),
  72. PLL_RATE(1056000000, 88, 1, 1),
  73. PLL_RATE(1080000000, 90, 1, 1),
  74. PLL_RATE(1104000000, 92, 1, 1),
  75. PLL_RATE(1128000000, 94, 1, 1),
  76. PLL_RATE(1152000000, 96, 1, 1),
  77. PLL_RATE(1176000000, 98, 1, 1),
  78. PLL_RATE(1200000000, 50, 1, 0),
  79. PLL_RATE(1224000000, 51, 1, 0),
  80. PLL_RATE(1248000000, 52, 1, 0),
  81. PLL_RATE(1272000000, 53, 1, 0),
  82. PLL_RATE(1296000000, 54, 1, 0),
  83. PLL_RATE(1320000000, 55, 1, 0),
  84. PLL_RATE(1344000000, 56, 1, 0),
  85. PLL_RATE(1368000000, 57, 1, 0),
  86. PLL_RATE(1392000000, 58, 1, 0),
  87. PLL_RATE(1416000000, 59, 1, 0),
  88. PLL_RATE(1440000000, 60, 1, 0),
  89. PLL_RATE(1464000000, 61, 1, 0),
  90. PLL_RATE(1488000000, 62, 1, 0),
  91. PLL_RATE(1512000000, 63, 1, 0),
  92. PLL_RATE(1536000000, 64, 1, 0),
  93. PLL_RATE(1560000000, 65, 1, 0),
  94. PLL_RATE(1584000000, 66, 1, 0),
  95. PLL_RATE(1608000000, 67, 1, 0),
  96. PLL_RATE(1632000000, 68, 1, 0),
  97. PLL_RATE(1656000000, 68, 1, 0),
  98. PLL_RATE(1680000000, 68, 1, 0),
  99. PLL_RATE(1704000000, 68, 1, 0),
  100. PLL_RATE(1728000000, 69, 1, 0),
  101. PLL_RATE(1752000000, 69, 1, 0),
  102. PLL_RATE(1776000000, 69, 1, 0),
  103. PLL_RATE(1800000000, 69, 1, 0),
  104. PLL_RATE(1824000000, 70, 1, 0),
  105. PLL_RATE(1848000000, 70, 1, 0),
  106. PLL_RATE(1872000000, 70, 1, 0),
  107. PLL_RATE(1896000000, 70, 1, 0),
  108. PLL_RATE(1920000000, 71, 1, 0),
  109. PLL_RATE(1944000000, 71, 1, 0),
  110. PLL_RATE(1968000000, 71, 1, 0),
  111. PLL_RATE(1992000000, 71, 1, 0),
  112. PLL_RATE(2016000000, 72, 1, 0),
  113. PLL_RATE(2040000000, 72, 1, 0),
  114. PLL_RATE(2064000000, 72, 1, 0),
  115. PLL_RATE(2088000000, 72, 1, 0),
  116. PLL_RATE(2112000000, 73, 1, 0),
  117. { /* sentinel */ },
  118. };
  119. static const struct pll_rate_table gxbb_gp0_pll_rate_table[] = {
  120. PLL_RATE(96000000, 32, 1, 3),
  121. PLL_RATE(99000000, 33, 1, 3),
  122. PLL_RATE(102000000, 34, 1, 3),
  123. PLL_RATE(105000000, 35, 1, 3),
  124. PLL_RATE(108000000, 36, 1, 3),
  125. PLL_RATE(111000000, 37, 1, 3),
  126. PLL_RATE(114000000, 38, 1, 3),
  127. PLL_RATE(117000000, 39, 1, 3),
  128. PLL_RATE(120000000, 40, 1, 3),
  129. PLL_RATE(123000000, 41, 1, 3),
  130. PLL_RATE(126000000, 42, 1, 3),
  131. PLL_RATE(129000000, 43, 1, 3),
  132. PLL_RATE(132000000, 44, 1, 3),
  133. PLL_RATE(135000000, 45, 1, 3),
  134. PLL_RATE(138000000, 46, 1, 3),
  135. PLL_RATE(141000000, 47, 1, 3),
  136. PLL_RATE(144000000, 48, 1, 3),
  137. PLL_RATE(147000000, 49, 1, 3),
  138. PLL_RATE(150000000, 50, 1, 3),
  139. PLL_RATE(153000000, 51, 1, 3),
  140. PLL_RATE(156000000, 52, 1, 3),
  141. PLL_RATE(159000000, 53, 1, 3),
  142. PLL_RATE(162000000, 54, 1, 3),
  143. PLL_RATE(165000000, 55, 1, 3),
  144. PLL_RATE(168000000, 56, 1, 3),
  145. PLL_RATE(171000000, 57, 1, 3),
  146. PLL_RATE(174000000, 58, 1, 3),
  147. PLL_RATE(177000000, 59, 1, 3),
  148. PLL_RATE(180000000, 60, 1, 3),
  149. PLL_RATE(183000000, 61, 1, 3),
  150. PLL_RATE(186000000, 62, 1, 3),
  151. PLL_RATE(192000000, 32, 1, 2),
  152. PLL_RATE(198000000, 33, 1, 2),
  153. PLL_RATE(204000000, 34, 1, 2),
  154. PLL_RATE(210000000, 35, 1, 2),
  155. PLL_RATE(216000000, 36, 1, 2),
  156. PLL_RATE(222000000, 37, 1, 2),
  157. PLL_RATE(228000000, 38, 1, 2),
  158. PLL_RATE(234000000, 39, 1, 2),
  159. PLL_RATE(240000000, 40, 1, 2),
  160. PLL_RATE(246000000, 41, 1, 2),
  161. PLL_RATE(252000000, 42, 1, 2),
  162. PLL_RATE(258000000, 43, 1, 2),
  163. PLL_RATE(264000000, 44, 1, 2),
  164. PLL_RATE(270000000, 45, 1, 2),
  165. PLL_RATE(276000000, 46, 1, 2),
  166. PLL_RATE(282000000, 47, 1, 2),
  167. PLL_RATE(288000000, 48, 1, 2),
  168. PLL_RATE(294000000, 49, 1, 2),
  169. PLL_RATE(300000000, 50, 1, 2),
  170. PLL_RATE(306000000, 51, 1, 2),
  171. PLL_RATE(312000000, 52, 1, 2),
  172. PLL_RATE(318000000, 53, 1, 2),
  173. PLL_RATE(324000000, 54, 1, 2),
  174. PLL_RATE(330000000, 55, 1, 2),
  175. PLL_RATE(336000000, 56, 1, 2),
  176. PLL_RATE(342000000, 57, 1, 2),
  177. PLL_RATE(348000000, 58, 1, 2),
  178. PLL_RATE(354000000, 59, 1, 2),
  179. PLL_RATE(360000000, 60, 1, 2),
  180. PLL_RATE(366000000, 61, 1, 2),
  181. PLL_RATE(372000000, 62, 1, 2),
  182. PLL_RATE(384000000, 32, 1, 1),
  183. PLL_RATE(396000000, 33, 1, 1),
  184. PLL_RATE(408000000, 34, 1, 1),
  185. PLL_RATE(420000000, 35, 1, 1),
  186. PLL_RATE(432000000, 36, 1, 1),
  187. PLL_RATE(444000000, 37, 1, 1),
  188. PLL_RATE(456000000, 38, 1, 1),
  189. PLL_RATE(468000000, 39, 1, 1),
  190. PLL_RATE(480000000, 40, 1, 1),
  191. PLL_RATE(492000000, 41, 1, 1),
  192. PLL_RATE(504000000, 42, 1, 1),
  193. PLL_RATE(516000000, 43, 1, 1),
  194. PLL_RATE(528000000, 44, 1, 1),
  195. PLL_RATE(540000000, 45, 1, 1),
  196. PLL_RATE(552000000, 46, 1, 1),
  197. PLL_RATE(564000000, 47, 1, 1),
  198. PLL_RATE(576000000, 48, 1, 1),
  199. PLL_RATE(588000000, 49, 1, 1),
  200. PLL_RATE(600000000, 50, 1, 1),
  201. PLL_RATE(612000000, 51, 1, 1),
  202. PLL_RATE(624000000, 52, 1, 1),
  203. PLL_RATE(636000000, 53, 1, 1),
  204. PLL_RATE(648000000, 54, 1, 1),
  205. PLL_RATE(660000000, 55, 1, 1),
  206. PLL_RATE(672000000, 56, 1, 1),
  207. PLL_RATE(684000000, 57, 1, 1),
  208. PLL_RATE(696000000, 58, 1, 1),
  209. PLL_RATE(708000000, 59, 1, 1),
  210. PLL_RATE(720000000, 60, 1, 1),
  211. PLL_RATE(732000000, 61, 1, 1),
  212. PLL_RATE(744000000, 62, 1, 1),
  213. PLL_RATE(768000000, 32, 1, 0),
  214. PLL_RATE(792000000, 33, 1, 0),
  215. PLL_RATE(816000000, 34, 1, 0),
  216. PLL_RATE(840000000, 35, 1, 0),
  217. PLL_RATE(864000000, 36, 1, 0),
  218. PLL_RATE(888000000, 37, 1, 0),
  219. PLL_RATE(912000000, 38, 1, 0),
  220. PLL_RATE(936000000, 39, 1, 0),
  221. PLL_RATE(960000000, 40, 1, 0),
  222. PLL_RATE(984000000, 41, 1, 0),
  223. PLL_RATE(1008000000, 42, 1, 0),
  224. PLL_RATE(1032000000, 43, 1, 0),
  225. PLL_RATE(1056000000, 44, 1, 0),
  226. PLL_RATE(1080000000, 45, 1, 0),
  227. PLL_RATE(1104000000, 46, 1, 0),
  228. PLL_RATE(1128000000, 47, 1, 0),
  229. PLL_RATE(1152000000, 48, 1, 0),
  230. PLL_RATE(1176000000, 49, 1, 0),
  231. PLL_RATE(1200000000, 50, 1, 0),
  232. PLL_RATE(1224000000, 51, 1, 0),
  233. PLL_RATE(1248000000, 52, 1, 0),
  234. PLL_RATE(1272000000, 53, 1, 0),
  235. PLL_RATE(1296000000, 54, 1, 0),
  236. PLL_RATE(1320000000, 55, 1, 0),
  237. PLL_RATE(1344000000, 56, 1, 0),
  238. PLL_RATE(1368000000, 57, 1, 0),
  239. PLL_RATE(1392000000, 58, 1, 0),
  240. PLL_RATE(1416000000, 59, 1, 0),
  241. PLL_RATE(1440000000, 60, 1, 0),
  242. PLL_RATE(1464000000, 61, 1, 0),
  243. PLL_RATE(1488000000, 62, 1, 0),
  244. { /* sentinel */ },
  245. };
  246. static const struct pll_rate_table gxl_gp0_pll_rate_table[] = {
  247. PLL_RATE(504000000, 42, 1, 1),
  248. PLL_RATE(516000000, 43, 1, 1),
  249. PLL_RATE(528000000, 44, 1, 1),
  250. PLL_RATE(540000000, 45, 1, 1),
  251. PLL_RATE(552000000, 46, 1, 1),
  252. PLL_RATE(564000000, 47, 1, 1),
  253. PLL_RATE(576000000, 48, 1, 1),
  254. PLL_RATE(588000000, 49, 1, 1),
  255. PLL_RATE(600000000, 50, 1, 1),
  256. PLL_RATE(612000000, 51, 1, 1),
  257. PLL_RATE(624000000, 52, 1, 1),
  258. PLL_RATE(636000000, 53, 1, 1),
  259. PLL_RATE(648000000, 54, 1, 1),
  260. PLL_RATE(660000000, 55, 1, 1),
  261. PLL_RATE(672000000, 56, 1, 1),
  262. PLL_RATE(684000000, 57, 1, 1),
  263. PLL_RATE(696000000, 58, 1, 1),
  264. PLL_RATE(708000000, 59, 1, 1),
  265. PLL_RATE(720000000, 60, 1, 1),
  266. PLL_RATE(732000000, 61, 1, 1),
  267. PLL_RATE(744000000, 62, 1, 1),
  268. PLL_RATE(756000000, 63, 1, 1),
  269. PLL_RATE(768000000, 64, 1, 1),
  270. PLL_RATE(780000000, 65, 1, 1),
  271. PLL_RATE(792000000, 66, 1, 1),
  272. { /* sentinel */ },
  273. };
  274. static const struct clk_div_table cpu_div_table[] = {
  275. { .val = 1, .div = 1 },
  276. { .val = 2, .div = 2 },
  277. { .val = 3, .div = 3 },
  278. { .val = 2, .div = 4 },
  279. { .val = 3, .div = 6 },
  280. { .val = 4, .div = 8 },
  281. { .val = 5, .div = 10 },
  282. { .val = 6, .div = 12 },
  283. { .val = 7, .div = 14 },
  284. { .val = 8, .div = 16 },
  285. { /* sentinel */ },
  286. };
  287. static struct meson_clk_pll gxbb_fixed_pll = {
  288. .m = {
  289. .reg_off = HHI_MPLL_CNTL,
  290. .shift = 0,
  291. .width = 9,
  292. },
  293. .n = {
  294. .reg_off = HHI_MPLL_CNTL,
  295. .shift = 9,
  296. .width = 5,
  297. },
  298. .od = {
  299. .reg_off = HHI_MPLL_CNTL,
  300. .shift = 16,
  301. .width = 2,
  302. },
  303. .lock = &clk_lock,
  304. .hw.init = &(struct clk_init_data){
  305. .name = "fixed_pll",
  306. .ops = &meson_clk_pll_ro_ops,
  307. .parent_names = (const char *[]){ "xtal" },
  308. .num_parents = 1,
  309. .flags = CLK_GET_RATE_NOCACHE,
  310. },
  311. };
  312. static struct meson_clk_pll gxbb_hdmi_pll = {
  313. .m = {
  314. .reg_off = HHI_HDMI_PLL_CNTL,
  315. .shift = 0,
  316. .width = 9,
  317. },
  318. .n = {
  319. .reg_off = HHI_HDMI_PLL_CNTL,
  320. .shift = 9,
  321. .width = 5,
  322. },
  323. .frac = {
  324. .reg_off = HHI_HDMI_PLL_CNTL2,
  325. .shift = 0,
  326. .width = 12,
  327. },
  328. .od = {
  329. .reg_off = HHI_HDMI_PLL_CNTL2,
  330. .shift = 16,
  331. .width = 2,
  332. },
  333. .od2 = {
  334. .reg_off = HHI_HDMI_PLL_CNTL2,
  335. .shift = 22,
  336. .width = 2,
  337. },
  338. .lock = &clk_lock,
  339. .hw.init = &(struct clk_init_data){
  340. .name = "hdmi_pll",
  341. .ops = &meson_clk_pll_ro_ops,
  342. .parent_names = (const char *[]){ "xtal" },
  343. .num_parents = 1,
  344. .flags = CLK_GET_RATE_NOCACHE,
  345. },
  346. };
  347. static struct meson_clk_pll gxbb_sys_pll = {
  348. .m = {
  349. .reg_off = HHI_SYS_PLL_CNTL,
  350. .shift = 0,
  351. .width = 9,
  352. },
  353. .n = {
  354. .reg_off = HHI_SYS_PLL_CNTL,
  355. .shift = 9,
  356. .width = 5,
  357. },
  358. .od = {
  359. .reg_off = HHI_SYS_PLL_CNTL,
  360. .shift = 10,
  361. .width = 2,
  362. },
  363. .rate_table = sys_pll_rate_table,
  364. .rate_count = ARRAY_SIZE(sys_pll_rate_table),
  365. .lock = &clk_lock,
  366. .hw.init = &(struct clk_init_data){
  367. .name = "sys_pll",
  368. .ops = &meson_clk_pll_ro_ops,
  369. .parent_names = (const char *[]){ "xtal" },
  370. .num_parents = 1,
  371. .flags = CLK_GET_RATE_NOCACHE,
  372. },
  373. };
  374. struct pll_params_table gxbb_gp0_params_table[] = {
  375. PLL_PARAM(HHI_GP0_PLL_CNTL, 0x6a000228),
  376. PLL_PARAM(HHI_GP0_PLL_CNTL2, 0x69c80000),
  377. PLL_PARAM(HHI_GP0_PLL_CNTL3, 0x0a5590c4),
  378. PLL_PARAM(HHI_GP0_PLL_CNTL4, 0x0000500d),
  379. };
  380. static struct meson_clk_pll gxbb_gp0_pll = {
  381. .m = {
  382. .reg_off = HHI_GP0_PLL_CNTL,
  383. .shift = 0,
  384. .width = 9,
  385. },
  386. .n = {
  387. .reg_off = HHI_GP0_PLL_CNTL,
  388. .shift = 9,
  389. .width = 5,
  390. },
  391. .od = {
  392. .reg_off = HHI_GP0_PLL_CNTL,
  393. .shift = 16,
  394. .width = 2,
  395. },
  396. .params = {
  397. .params_table = gxbb_gp0_params_table,
  398. .params_count = ARRAY_SIZE(gxbb_gp0_params_table),
  399. .no_init_reset = true,
  400. .clear_reset_for_lock = true,
  401. },
  402. .rate_table = gxbb_gp0_pll_rate_table,
  403. .rate_count = ARRAY_SIZE(gxbb_gp0_pll_rate_table),
  404. .lock = &clk_lock,
  405. .hw.init = &(struct clk_init_data){
  406. .name = "gp0_pll",
  407. .ops = &meson_clk_pll_ops,
  408. .parent_names = (const char *[]){ "xtal" },
  409. .num_parents = 1,
  410. .flags = CLK_GET_RATE_NOCACHE,
  411. },
  412. };
  413. struct pll_params_table gxl_gp0_params_table[] = {
  414. PLL_PARAM(HHI_GP0_PLL_CNTL, 0x40010250),
  415. PLL_PARAM(HHI_GP0_PLL_CNTL1, 0xc084a000),
  416. PLL_PARAM(HHI_GP0_PLL_CNTL2, 0xb75020be),
  417. PLL_PARAM(HHI_GP0_PLL_CNTL3, 0x0a59a288),
  418. PLL_PARAM(HHI_GP0_PLL_CNTL4, 0xc000004d),
  419. PLL_PARAM(HHI_GP0_PLL_CNTL5, 0x00078000),
  420. };
  421. static struct meson_clk_pll gxl_gp0_pll = {
  422. .m = {
  423. .reg_off = HHI_GP0_PLL_CNTL,
  424. .shift = 0,
  425. .width = 9,
  426. },
  427. .n = {
  428. .reg_off = HHI_GP0_PLL_CNTL,
  429. .shift = 9,
  430. .width = 5,
  431. },
  432. .od = {
  433. .reg_off = HHI_GP0_PLL_CNTL,
  434. .shift = 16,
  435. .width = 2,
  436. },
  437. .params = {
  438. .params_table = gxl_gp0_params_table,
  439. .params_count = ARRAY_SIZE(gxl_gp0_params_table),
  440. .no_init_reset = true,
  441. .reset_lock_loop = true,
  442. },
  443. .rate_table = gxl_gp0_pll_rate_table,
  444. .rate_count = ARRAY_SIZE(gxl_gp0_pll_rate_table),
  445. .lock = &clk_lock,
  446. .hw.init = &(struct clk_init_data){
  447. .name = "gp0_pll",
  448. .ops = &meson_clk_pll_ops,
  449. .parent_names = (const char *[]){ "xtal" },
  450. .num_parents = 1,
  451. .flags = CLK_GET_RATE_NOCACHE,
  452. },
  453. };
  454. static struct clk_fixed_factor gxbb_fclk_div2 = {
  455. .mult = 1,
  456. .div = 2,
  457. .hw.init = &(struct clk_init_data){
  458. .name = "fclk_div2",
  459. .ops = &clk_fixed_factor_ops,
  460. .parent_names = (const char *[]){ "fixed_pll" },
  461. .num_parents = 1,
  462. },
  463. };
  464. static struct clk_fixed_factor gxbb_fclk_div3 = {
  465. .mult = 1,
  466. .div = 3,
  467. .hw.init = &(struct clk_init_data){
  468. .name = "fclk_div3",
  469. .ops = &clk_fixed_factor_ops,
  470. .parent_names = (const char *[]){ "fixed_pll" },
  471. .num_parents = 1,
  472. },
  473. };
  474. static struct clk_fixed_factor gxbb_fclk_div4 = {
  475. .mult = 1,
  476. .div = 4,
  477. .hw.init = &(struct clk_init_data){
  478. .name = "fclk_div4",
  479. .ops = &clk_fixed_factor_ops,
  480. .parent_names = (const char *[]){ "fixed_pll" },
  481. .num_parents = 1,
  482. },
  483. };
  484. static struct clk_fixed_factor gxbb_fclk_div5 = {
  485. .mult = 1,
  486. .div = 5,
  487. .hw.init = &(struct clk_init_data){
  488. .name = "fclk_div5",
  489. .ops = &clk_fixed_factor_ops,
  490. .parent_names = (const char *[]){ "fixed_pll" },
  491. .num_parents = 1,
  492. },
  493. };
  494. static struct clk_fixed_factor gxbb_fclk_div7 = {
  495. .mult = 1,
  496. .div = 7,
  497. .hw.init = &(struct clk_init_data){
  498. .name = "fclk_div7",
  499. .ops = &clk_fixed_factor_ops,
  500. .parent_names = (const char *[]){ "fixed_pll" },
  501. .num_parents = 1,
  502. },
  503. };
  504. static struct meson_clk_mpll gxbb_mpll0 = {
  505. .sdm = {
  506. .reg_off = HHI_MPLL_CNTL7,
  507. .shift = 0,
  508. .width = 14,
  509. },
  510. .sdm_en = {
  511. .reg_off = HHI_MPLL_CNTL7,
  512. .shift = 15,
  513. .width = 1,
  514. },
  515. .n2 = {
  516. .reg_off = HHI_MPLL_CNTL7,
  517. .shift = 16,
  518. .width = 9,
  519. },
  520. .en = {
  521. .reg_off = HHI_MPLL_CNTL7,
  522. .shift = 14,
  523. .width = 1,
  524. },
  525. .lock = &clk_lock,
  526. .hw.init = &(struct clk_init_data){
  527. .name = "mpll0",
  528. .ops = &meson_clk_mpll_ops,
  529. .parent_names = (const char *[]){ "fixed_pll" },
  530. .num_parents = 1,
  531. },
  532. };
  533. static struct meson_clk_mpll gxbb_mpll1 = {
  534. .sdm = {
  535. .reg_off = HHI_MPLL_CNTL8,
  536. .shift = 0,
  537. .width = 14,
  538. },
  539. .sdm_en = {
  540. .reg_off = HHI_MPLL_CNTL8,
  541. .shift = 15,
  542. .width = 1,
  543. },
  544. .n2 = {
  545. .reg_off = HHI_MPLL_CNTL8,
  546. .shift = 16,
  547. .width = 9,
  548. },
  549. .en = {
  550. .reg_off = HHI_MPLL_CNTL8,
  551. .shift = 14,
  552. .width = 1,
  553. },
  554. .lock = &clk_lock,
  555. .hw.init = &(struct clk_init_data){
  556. .name = "mpll1",
  557. .ops = &meson_clk_mpll_ops,
  558. .parent_names = (const char *[]){ "fixed_pll" },
  559. .num_parents = 1,
  560. },
  561. };
  562. static struct meson_clk_mpll gxbb_mpll2 = {
  563. .sdm = {
  564. .reg_off = HHI_MPLL_CNTL9,
  565. .shift = 0,
  566. .width = 14,
  567. },
  568. .sdm_en = {
  569. .reg_off = HHI_MPLL_CNTL9,
  570. .shift = 15,
  571. .width = 1,
  572. },
  573. .n2 = {
  574. .reg_off = HHI_MPLL_CNTL9,
  575. .shift = 16,
  576. .width = 9,
  577. },
  578. .en = {
  579. .reg_off = HHI_MPLL_CNTL9,
  580. .shift = 14,
  581. .width = 1,
  582. },
  583. .lock = &clk_lock,
  584. .hw.init = &(struct clk_init_data){
  585. .name = "mpll2",
  586. .ops = &meson_clk_mpll_ops,
  587. .parent_names = (const char *[]){ "fixed_pll" },
  588. .num_parents = 1,
  589. },
  590. };
  591. /*
  592. * FIXME cpu clocks and the legacy composite clocks (e.g. clk81) are both PLL
  593. * post-dividers and should be modeled with their respective PLLs via the
  594. * forthcoming coordinated clock rates feature
  595. */
  596. static struct meson_clk_cpu gxbb_cpu_clk = {
  597. .reg_off = HHI_SYS_CPU_CLK_CNTL1,
  598. .div_table = cpu_div_table,
  599. .clk_nb.notifier_call = meson_clk_cpu_notifier_cb,
  600. .hw.init = &(struct clk_init_data){
  601. .name = "cpu_clk",
  602. .ops = &meson_clk_cpu_ops,
  603. .parent_names = (const char *[]){ "sys_pll" },
  604. .num_parents = 1,
  605. },
  606. };
  607. static u32 mux_table_clk81[] = { 6, 5, 7 };
  608. static struct clk_mux gxbb_mpeg_clk_sel = {
  609. .reg = (void *)HHI_MPEG_CLK_CNTL,
  610. .mask = 0x7,
  611. .shift = 12,
  612. .flags = CLK_MUX_READ_ONLY,
  613. .table = mux_table_clk81,
  614. .lock = &clk_lock,
  615. .hw.init = &(struct clk_init_data){
  616. .name = "mpeg_clk_sel",
  617. .ops = &clk_mux_ro_ops,
  618. /*
  619. * FIXME bits 14:12 selects from 8 possible parents:
  620. * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
  621. * fclk_div4, fclk_div3, fclk_div5
  622. */
  623. .parent_names = (const char *[]){ "fclk_div3", "fclk_div4",
  624. "fclk_div5" },
  625. .num_parents = 3,
  626. .flags = (CLK_SET_RATE_NO_REPARENT | CLK_IGNORE_UNUSED),
  627. },
  628. };
  629. static struct clk_divider gxbb_mpeg_clk_div = {
  630. .reg = (void *)HHI_MPEG_CLK_CNTL,
  631. .shift = 0,
  632. .width = 7,
  633. .lock = &clk_lock,
  634. .hw.init = &(struct clk_init_data){
  635. .name = "mpeg_clk_div",
  636. .ops = &clk_divider_ops,
  637. .parent_names = (const char *[]){ "mpeg_clk_sel" },
  638. .num_parents = 1,
  639. .flags = (CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED),
  640. },
  641. };
  642. /* the mother of dragons^W gates */
  643. static struct clk_gate gxbb_clk81 = {
  644. .reg = (void *)HHI_MPEG_CLK_CNTL,
  645. .bit_idx = 7,
  646. .lock = &clk_lock,
  647. .hw.init = &(struct clk_init_data){
  648. .name = "clk81",
  649. .ops = &clk_gate_ops,
  650. .parent_names = (const char *[]){ "mpeg_clk_div" },
  651. .num_parents = 1,
  652. .flags = (CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED | CLK_IS_CRITICAL),
  653. },
  654. };
  655. static struct clk_mux gxbb_sar_adc_clk_sel = {
  656. .reg = (void *)HHI_SAR_CLK_CNTL,
  657. .mask = 0x3,
  658. .shift = 9,
  659. .lock = &clk_lock,
  660. .hw.init = &(struct clk_init_data){
  661. .name = "sar_adc_clk_sel",
  662. .ops = &clk_mux_ops,
  663. /* NOTE: The datasheet doesn't list the parents for bit 10 */
  664. .parent_names = (const char *[]){ "xtal", "clk81", },
  665. .num_parents = 2,
  666. },
  667. };
  668. static struct clk_divider gxbb_sar_adc_clk_div = {
  669. .reg = (void *)HHI_SAR_CLK_CNTL,
  670. .shift = 0,
  671. .width = 8,
  672. .lock = &clk_lock,
  673. .hw.init = &(struct clk_init_data){
  674. .name = "sar_adc_clk_div",
  675. .ops = &clk_divider_ops,
  676. .parent_names = (const char *[]){ "sar_adc_clk_sel" },
  677. .num_parents = 1,
  678. },
  679. };
  680. static struct clk_gate gxbb_sar_adc_clk = {
  681. .reg = (void *)HHI_SAR_CLK_CNTL,
  682. .bit_idx = 8,
  683. .lock = &clk_lock,
  684. .hw.init = &(struct clk_init_data){
  685. .name = "sar_adc_clk",
  686. .ops = &clk_gate_ops,
  687. .parent_names = (const char *[]){ "sar_adc_clk_div" },
  688. .num_parents = 1,
  689. .flags = CLK_SET_RATE_PARENT,
  690. },
  691. };
  692. /*
  693. * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
  694. * muxed by a glitch-free switch.
  695. */
  696. static u32 mux_table_mali_0_1[] = {0, 1, 2, 3, 4, 5, 6, 7};
  697. static const char *gxbb_mali_0_1_parent_names[] = {
  698. "xtal", "gp0_pll", "mpll2", "mpll1", "fclk_div7",
  699. "fclk_div4", "fclk_div3", "fclk_div5"
  700. };
  701. static struct clk_mux gxbb_mali_0_sel = {
  702. .reg = (void *)HHI_MALI_CLK_CNTL,
  703. .mask = 0x7,
  704. .shift = 9,
  705. .table = mux_table_mali_0_1,
  706. .lock = &clk_lock,
  707. .hw.init = &(struct clk_init_data){
  708. .name = "mali_0_sel",
  709. .ops = &clk_mux_ops,
  710. /*
  711. * bits 10:9 selects from 8 possible parents:
  712. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  713. * fclk_div4, fclk_div3, fclk_div5
  714. */
  715. .parent_names = gxbb_mali_0_1_parent_names,
  716. .num_parents = 8,
  717. .flags = CLK_SET_RATE_NO_REPARENT,
  718. },
  719. };
  720. static struct clk_divider gxbb_mali_0_div = {
  721. .reg = (void *)HHI_MALI_CLK_CNTL,
  722. .shift = 0,
  723. .width = 7,
  724. .lock = &clk_lock,
  725. .hw.init = &(struct clk_init_data){
  726. .name = "mali_0_div",
  727. .ops = &clk_divider_ops,
  728. .parent_names = (const char *[]){ "mali_0_sel" },
  729. .num_parents = 1,
  730. .flags = CLK_SET_RATE_NO_REPARENT,
  731. },
  732. };
  733. static struct clk_gate gxbb_mali_0 = {
  734. .reg = (void *)HHI_MALI_CLK_CNTL,
  735. .bit_idx = 8,
  736. .lock = &clk_lock,
  737. .hw.init = &(struct clk_init_data){
  738. .name = "mali_0",
  739. .ops = &clk_gate_ops,
  740. .parent_names = (const char *[]){ "mali_0_div" },
  741. .num_parents = 1,
  742. .flags = CLK_SET_RATE_PARENT,
  743. },
  744. };
  745. static struct clk_mux gxbb_mali_1_sel = {
  746. .reg = (void *)HHI_MALI_CLK_CNTL,
  747. .mask = 0x7,
  748. .shift = 25,
  749. .table = mux_table_mali_0_1,
  750. .lock = &clk_lock,
  751. .hw.init = &(struct clk_init_data){
  752. .name = "mali_1_sel",
  753. .ops = &clk_mux_ops,
  754. /*
  755. * bits 10:9 selects from 8 possible parents:
  756. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  757. * fclk_div4, fclk_div3, fclk_div5
  758. */
  759. .parent_names = gxbb_mali_0_1_parent_names,
  760. .num_parents = 8,
  761. .flags = CLK_SET_RATE_NO_REPARENT,
  762. },
  763. };
  764. static struct clk_divider gxbb_mali_1_div = {
  765. .reg = (void *)HHI_MALI_CLK_CNTL,
  766. .shift = 16,
  767. .width = 7,
  768. .lock = &clk_lock,
  769. .hw.init = &(struct clk_init_data){
  770. .name = "mali_1_div",
  771. .ops = &clk_divider_ops,
  772. .parent_names = (const char *[]){ "mali_1_sel" },
  773. .num_parents = 1,
  774. .flags = CLK_SET_RATE_NO_REPARENT,
  775. },
  776. };
  777. static struct clk_gate gxbb_mali_1 = {
  778. .reg = (void *)HHI_MALI_CLK_CNTL,
  779. .bit_idx = 24,
  780. .lock = &clk_lock,
  781. .hw.init = &(struct clk_init_data){
  782. .name = "mali_1",
  783. .ops = &clk_gate_ops,
  784. .parent_names = (const char *[]){ "mali_1_div" },
  785. .num_parents = 1,
  786. .flags = CLK_SET_RATE_PARENT,
  787. },
  788. };
  789. static u32 mux_table_mali[] = {0, 1};
  790. static const char *gxbb_mali_parent_names[] = {
  791. "mali_0", "mali_1"
  792. };
  793. static struct clk_mux gxbb_mali = {
  794. .reg = (void *)HHI_MALI_CLK_CNTL,
  795. .mask = 1,
  796. .shift = 31,
  797. .table = mux_table_mali,
  798. .lock = &clk_lock,
  799. .hw.init = &(struct clk_init_data){
  800. .name = "mali",
  801. .ops = &clk_mux_ops,
  802. .parent_names = gxbb_mali_parent_names,
  803. .num_parents = 2,
  804. .flags = CLK_SET_RATE_NO_REPARENT,
  805. },
  806. };
  807. static struct clk_mux gxbb_cts_amclk_sel = {
  808. .reg = (void *) HHI_AUD_CLK_CNTL,
  809. .mask = 0x3,
  810. .shift = 9,
  811. /* Default parent unknown (register reset value: 0) */
  812. .table = (u32[]){ 1, 2, 3 },
  813. .lock = &clk_lock,
  814. .hw.init = &(struct clk_init_data){
  815. .name = "cts_amclk_sel",
  816. .ops = &clk_mux_ops,
  817. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  818. .num_parents = 3,
  819. .flags = CLK_SET_RATE_PARENT,
  820. },
  821. };
  822. static struct meson_clk_audio_divider gxbb_cts_amclk_div = {
  823. .div = {
  824. .reg_off = HHI_AUD_CLK_CNTL,
  825. .shift = 0,
  826. .width = 8,
  827. },
  828. .lock = &clk_lock,
  829. .hw.init = &(struct clk_init_data){
  830. .name = "cts_amclk_div",
  831. .ops = &meson_clk_audio_divider_ops,
  832. .parent_names = (const char *[]){ "cts_amclk_sel" },
  833. .num_parents = 1,
  834. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  835. },
  836. };
  837. static struct clk_gate gxbb_cts_amclk = {
  838. .reg = (void *) HHI_AUD_CLK_CNTL,
  839. .bit_idx = 8,
  840. .lock = &clk_lock,
  841. .hw.init = &(struct clk_init_data){
  842. .name = "cts_amclk",
  843. .ops = &clk_gate_ops,
  844. .parent_names = (const char *[]){ "cts_amclk_div" },
  845. .num_parents = 1,
  846. .flags = CLK_SET_RATE_PARENT,
  847. },
  848. };
  849. static struct clk_mux gxbb_cts_mclk_i958_sel = {
  850. .reg = (void *)HHI_AUD_CLK_CNTL2,
  851. .mask = 0x3,
  852. .shift = 25,
  853. /* Default parent unknown (register reset value: 0) */
  854. .table = (u32[]){ 1, 2, 3 },
  855. .lock = &clk_lock,
  856. .hw.init = &(struct clk_init_data){
  857. .name = "cts_mclk_i958_sel",
  858. .ops = &clk_mux_ops,
  859. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  860. .num_parents = 3,
  861. .flags = CLK_SET_RATE_PARENT,
  862. },
  863. };
  864. static struct clk_divider gxbb_cts_mclk_i958_div = {
  865. .reg = (void *)HHI_AUD_CLK_CNTL2,
  866. .shift = 16,
  867. .width = 8,
  868. .lock = &clk_lock,
  869. .hw.init = &(struct clk_init_data){
  870. .name = "cts_mclk_i958_div",
  871. .ops = &clk_divider_ops,
  872. .parent_names = (const char *[]){ "cts_mclk_i958_sel" },
  873. .num_parents = 1,
  874. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  875. },
  876. };
  877. static struct clk_gate gxbb_cts_mclk_i958 = {
  878. .reg = (void *)HHI_AUD_CLK_CNTL2,
  879. .bit_idx = 24,
  880. .lock = &clk_lock,
  881. .hw.init = &(struct clk_init_data){
  882. .name = "cts_mclk_i958",
  883. .ops = &clk_gate_ops,
  884. .parent_names = (const char *[]){ "cts_mclk_i958_div" },
  885. .num_parents = 1,
  886. .flags = CLK_SET_RATE_PARENT,
  887. },
  888. };
  889. static struct clk_mux gxbb_cts_i958 = {
  890. .reg = (void *)HHI_AUD_CLK_CNTL2,
  891. .mask = 0x1,
  892. .shift = 27,
  893. .lock = &clk_lock,
  894. .hw.init = &(struct clk_init_data){
  895. .name = "cts_i958",
  896. .ops = &clk_mux_ops,
  897. .parent_names = (const char *[]){ "cts_amclk", "cts_mclk_i958" },
  898. .num_parents = 2,
  899. /*
  900. *The parent is specific to origin of the audio data. Let the
  901. * consumer choose the appropriate parent
  902. */
  903. .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  904. },
  905. };
  906. /* Everything Else (EE) domain gates */
  907. static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0);
  908. static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1);
  909. static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5);
  910. static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6);
  911. static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7);
  912. static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8);
  913. static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9);
  914. static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG0, 10);
  915. static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11);
  916. static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12);
  917. static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13);
  918. static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14);
  919. static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15);
  920. static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16);
  921. static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17);
  922. static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18);
  923. static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19);
  924. static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23);
  925. static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24);
  926. static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25);
  927. static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26);
  928. static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30);
  929. static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2);
  930. static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3);
  931. static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4);
  932. static MESON_GATE(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6);
  933. static MESON_GATE(gxbb_iec958, HHI_GCLK_MPEG1, 7);
  934. static MESON_GATE(gxbb_i2s_out, HHI_GCLK_MPEG1, 8);
  935. static MESON_GATE(gxbb_amclk, HHI_GCLK_MPEG1, 9);
  936. static MESON_GATE(gxbb_aififo2, HHI_GCLK_MPEG1, 10);
  937. static MESON_GATE(gxbb_mixer, HHI_GCLK_MPEG1, 11);
  938. static MESON_GATE(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12);
  939. static MESON_GATE(gxbb_adc, HHI_GCLK_MPEG1, 13);
  940. static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14);
  941. static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15);
  942. static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16);
  943. static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20);
  944. static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21);
  945. static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22);
  946. static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23);
  947. static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24);
  948. static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25);
  949. static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26);
  950. static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28);
  951. static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29);
  952. static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30);
  953. static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31);
  954. static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  955. static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  956. static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
  957. static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4);
  958. static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
  959. static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
  960. static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11);
  961. static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12);
  962. static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15);
  963. static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG2, 22);
  964. static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25);
  965. static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  966. static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29);
  967. static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1);
  968. static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2);
  969. static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3);
  970. static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4);
  971. static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8);
  972. static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9);
  973. static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10);
  974. static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14);
  975. static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16);
  976. static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20);
  977. static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21);
  978. static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22);
  979. static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
  980. static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25);
  981. static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26);
  982. static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31);
  983. /* Always On (AO) domain gates */
  984. static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0);
  985. static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1);
  986. static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2);
  987. static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3);
  988. static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4);
  989. /* Array of all clocks provided by this provider */
  990. static struct clk_hw_onecell_data gxbb_hw_onecell_data = {
  991. .hws = {
  992. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  993. [CLKID_CPUCLK] = &gxbb_cpu_clk.hw,
  994. [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
  995. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  996. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  997. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  998. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  999. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1000. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1001. [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
  1002. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1003. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1004. [CLKID_CLK81] = &gxbb_clk81.hw,
  1005. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1006. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1007. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1008. [CLKID_DDR] = &gxbb_ddr.hw,
  1009. [CLKID_DOS] = &gxbb_dos.hw,
  1010. [CLKID_ISA] = &gxbb_isa.hw,
  1011. [CLKID_PL301] = &gxbb_pl301.hw,
  1012. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1013. [CLKID_SPICC] = &gxbb_spicc.hw,
  1014. [CLKID_I2C] = &gxbb_i2c.hw,
  1015. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1016. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1017. [CLKID_RNG0] = &gxbb_rng0.hw,
  1018. [CLKID_UART0] = &gxbb_uart0.hw,
  1019. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1020. [CLKID_STREAM] = &gxbb_stream.hw,
  1021. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1022. [CLKID_SDIO] = &gxbb_sdio.hw,
  1023. [CLKID_ABUF] = &gxbb_abuf.hw,
  1024. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1025. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1026. [CLKID_SPI] = &gxbb_spi.hw,
  1027. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1028. [CLKID_ETH] = &gxbb_eth.hw,
  1029. [CLKID_DEMUX] = &gxbb_demux.hw,
  1030. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1031. [CLKID_IEC958] = &gxbb_iec958.hw,
  1032. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1033. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1034. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1035. [CLKID_MIXER] = &gxbb_mixer.hw,
  1036. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1037. [CLKID_ADC] = &gxbb_adc.hw,
  1038. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1039. [CLKID_AIU] = &gxbb_aiu.hw,
  1040. [CLKID_UART1] = &gxbb_uart1.hw,
  1041. [CLKID_G2D] = &gxbb_g2d.hw,
  1042. [CLKID_USB0] = &gxbb_usb0.hw,
  1043. [CLKID_USB1] = &gxbb_usb1.hw,
  1044. [CLKID_RESET] = &gxbb_reset.hw,
  1045. [CLKID_NAND] = &gxbb_nand.hw,
  1046. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1047. [CLKID_USB] = &gxbb_usb.hw,
  1048. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1049. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1050. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1051. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1052. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1053. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1054. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1055. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1056. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1057. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1058. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1059. [CLKID_DVIN] = &gxbb_dvin.hw,
  1060. [CLKID_UART2] = &gxbb_uart2.hw,
  1061. [CLKID_SANA] = &gxbb_sana.hw,
  1062. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1063. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1064. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1065. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1066. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1067. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1068. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1069. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1070. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1071. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1072. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1073. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1074. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1075. [CLKID_RNG1] = &gxbb_rng1.hw,
  1076. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1077. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1078. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1079. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1080. [CLKID_EDP] = &gxbb_edp.hw,
  1081. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1082. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1083. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1084. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1085. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1086. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1087. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1088. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1089. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1090. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1091. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1092. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1093. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1094. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1095. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1096. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1097. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1098. [CLKID_MALI] = &gxbb_mali.hw,
  1099. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1100. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1101. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1102. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1103. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1104. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1105. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1106. },
  1107. .num = NR_CLKS,
  1108. };
  1109. static struct clk_hw_onecell_data gxl_hw_onecell_data = {
  1110. .hws = {
  1111. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1112. [CLKID_CPUCLK] = &gxbb_cpu_clk.hw,
  1113. [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
  1114. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1115. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1116. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1117. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1118. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1119. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1120. [CLKID_GP0_PLL] = &gxl_gp0_pll.hw,
  1121. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1122. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1123. [CLKID_CLK81] = &gxbb_clk81.hw,
  1124. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1125. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1126. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1127. [CLKID_DDR] = &gxbb_ddr.hw,
  1128. [CLKID_DOS] = &gxbb_dos.hw,
  1129. [CLKID_ISA] = &gxbb_isa.hw,
  1130. [CLKID_PL301] = &gxbb_pl301.hw,
  1131. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1132. [CLKID_SPICC] = &gxbb_spicc.hw,
  1133. [CLKID_I2C] = &gxbb_i2c.hw,
  1134. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1135. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1136. [CLKID_RNG0] = &gxbb_rng0.hw,
  1137. [CLKID_UART0] = &gxbb_uart0.hw,
  1138. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1139. [CLKID_STREAM] = &gxbb_stream.hw,
  1140. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1141. [CLKID_SDIO] = &gxbb_sdio.hw,
  1142. [CLKID_ABUF] = &gxbb_abuf.hw,
  1143. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1144. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1145. [CLKID_SPI] = &gxbb_spi.hw,
  1146. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1147. [CLKID_ETH] = &gxbb_eth.hw,
  1148. [CLKID_DEMUX] = &gxbb_demux.hw,
  1149. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1150. [CLKID_IEC958] = &gxbb_iec958.hw,
  1151. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1152. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1153. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1154. [CLKID_MIXER] = &gxbb_mixer.hw,
  1155. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1156. [CLKID_ADC] = &gxbb_adc.hw,
  1157. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1158. [CLKID_AIU] = &gxbb_aiu.hw,
  1159. [CLKID_UART1] = &gxbb_uart1.hw,
  1160. [CLKID_G2D] = &gxbb_g2d.hw,
  1161. [CLKID_USB0] = &gxbb_usb0.hw,
  1162. [CLKID_USB1] = &gxbb_usb1.hw,
  1163. [CLKID_RESET] = &gxbb_reset.hw,
  1164. [CLKID_NAND] = &gxbb_nand.hw,
  1165. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1166. [CLKID_USB] = &gxbb_usb.hw,
  1167. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1168. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1169. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1170. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1171. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1172. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1173. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1174. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1175. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1176. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1177. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1178. [CLKID_DVIN] = &gxbb_dvin.hw,
  1179. [CLKID_UART2] = &gxbb_uart2.hw,
  1180. [CLKID_SANA] = &gxbb_sana.hw,
  1181. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1182. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1183. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1184. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1185. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1186. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1187. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1188. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1189. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1190. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1191. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1192. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1193. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1194. [CLKID_RNG1] = &gxbb_rng1.hw,
  1195. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1196. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1197. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1198. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1199. [CLKID_EDP] = &gxbb_edp.hw,
  1200. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1201. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1202. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1203. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1204. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1205. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1206. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1207. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1208. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1209. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1210. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1211. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1212. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1213. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1214. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1215. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1216. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1217. [CLKID_MALI] = &gxbb_mali.hw,
  1218. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1219. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1220. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1221. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1222. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1223. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1224. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1225. },
  1226. .num = NR_CLKS,
  1227. };
  1228. /* Convenience tables to populate base addresses in .probe */
  1229. static struct meson_clk_pll *const gxbb_clk_plls[] = {
  1230. &gxbb_fixed_pll,
  1231. &gxbb_hdmi_pll,
  1232. &gxbb_sys_pll,
  1233. &gxbb_gp0_pll,
  1234. };
  1235. static struct meson_clk_pll *const gxl_clk_plls[] = {
  1236. &gxbb_fixed_pll,
  1237. &gxbb_hdmi_pll,
  1238. &gxbb_sys_pll,
  1239. &gxl_gp0_pll,
  1240. };
  1241. static struct meson_clk_mpll *const gxbb_clk_mplls[] = {
  1242. &gxbb_mpll0,
  1243. &gxbb_mpll1,
  1244. &gxbb_mpll2,
  1245. };
  1246. static struct clk_gate *const gxbb_clk_gates[] = {
  1247. &gxbb_clk81,
  1248. &gxbb_ddr,
  1249. &gxbb_dos,
  1250. &gxbb_isa,
  1251. &gxbb_pl301,
  1252. &gxbb_periphs,
  1253. &gxbb_spicc,
  1254. &gxbb_i2c,
  1255. &gxbb_sar_adc,
  1256. &gxbb_smart_card,
  1257. &gxbb_rng0,
  1258. &gxbb_uart0,
  1259. &gxbb_sdhc,
  1260. &gxbb_stream,
  1261. &gxbb_async_fifo,
  1262. &gxbb_sdio,
  1263. &gxbb_abuf,
  1264. &gxbb_hiu_iface,
  1265. &gxbb_assist_misc,
  1266. &gxbb_spi,
  1267. &gxbb_i2s_spdif,
  1268. &gxbb_eth,
  1269. &gxbb_demux,
  1270. &gxbb_aiu_glue,
  1271. &gxbb_iec958,
  1272. &gxbb_i2s_out,
  1273. &gxbb_amclk,
  1274. &gxbb_aififo2,
  1275. &gxbb_mixer,
  1276. &gxbb_mixer_iface,
  1277. &gxbb_adc,
  1278. &gxbb_blkmv,
  1279. &gxbb_aiu,
  1280. &gxbb_uart1,
  1281. &gxbb_g2d,
  1282. &gxbb_usb0,
  1283. &gxbb_usb1,
  1284. &gxbb_reset,
  1285. &gxbb_nand,
  1286. &gxbb_dos_parser,
  1287. &gxbb_usb,
  1288. &gxbb_vdin1,
  1289. &gxbb_ahb_arb0,
  1290. &gxbb_efuse,
  1291. &gxbb_boot_rom,
  1292. &gxbb_ahb_data_bus,
  1293. &gxbb_ahb_ctrl_bus,
  1294. &gxbb_hdmi_intr_sync,
  1295. &gxbb_hdmi_pclk,
  1296. &gxbb_usb1_ddr_bridge,
  1297. &gxbb_usb0_ddr_bridge,
  1298. &gxbb_mmc_pclk,
  1299. &gxbb_dvin,
  1300. &gxbb_uart2,
  1301. &gxbb_sana,
  1302. &gxbb_vpu_intr,
  1303. &gxbb_sec_ahb_ahb3_bridge,
  1304. &gxbb_clk81_a53,
  1305. &gxbb_vclk2_venci0,
  1306. &gxbb_vclk2_venci1,
  1307. &gxbb_vclk2_vencp0,
  1308. &gxbb_vclk2_vencp1,
  1309. &gxbb_gclk_venci_int0,
  1310. &gxbb_gclk_vencp_int,
  1311. &gxbb_dac_clk,
  1312. &gxbb_aoclk_gate,
  1313. &gxbb_iec958_gate,
  1314. &gxbb_enc480p,
  1315. &gxbb_rng1,
  1316. &gxbb_gclk_venci_int1,
  1317. &gxbb_vclk2_venclmcc,
  1318. &gxbb_vclk2_vencl,
  1319. &gxbb_vclk_other,
  1320. &gxbb_edp,
  1321. &gxbb_ao_media_cpu,
  1322. &gxbb_ao_ahb_sram,
  1323. &gxbb_ao_ahb_bus,
  1324. &gxbb_ao_iface,
  1325. &gxbb_ao_i2c,
  1326. &gxbb_emmc_a,
  1327. &gxbb_emmc_b,
  1328. &gxbb_emmc_c,
  1329. &gxbb_sar_adc_clk,
  1330. &gxbb_mali_0,
  1331. &gxbb_mali_1,
  1332. &gxbb_cts_amclk,
  1333. &gxbb_cts_mclk_i958,
  1334. };
  1335. static struct clk_mux *const gxbb_clk_muxes[] = {
  1336. &gxbb_mpeg_clk_sel,
  1337. &gxbb_sar_adc_clk_sel,
  1338. &gxbb_mali_0_sel,
  1339. &gxbb_mali_1_sel,
  1340. &gxbb_mali,
  1341. &gxbb_cts_amclk_sel,
  1342. &gxbb_cts_mclk_i958_sel,
  1343. &gxbb_cts_i958,
  1344. };
  1345. static struct clk_divider *const gxbb_clk_dividers[] = {
  1346. &gxbb_mpeg_clk_div,
  1347. &gxbb_sar_adc_clk_div,
  1348. &gxbb_mali_0_div,
  1349. &gxbb_mali_1_div,
  1350. &gxbb_cts_mclk_i958_div,
  1351. };
  1352. static struct meson_clk_audio_divider *const gxbb_audio_dividers[] = {
  1353. &gxbb_cts_amclk_div,
  1354. };
  1355. struct clkc_data {
  1356. struct clk_gate *const *clk_gates;
  1357. unsigned int clk_gates_count;
  1358. struct meson_clk_mpll *const *clk_mplls;
  1359. unsigned int clk_mplls_count;
  1360. struct meson_clk_pll *const *clk_plls;
  1361. unsigned int clk_plls_count;
  1362. struct clk_mux *const *clk_muxes;
  1363. unsigned int clk_muxes_count;
  1364. struct clk_divider *const *clk_dividers;
  1365. unsigned int clk_dividers_count;
  1366. struct meson_clk_audio_divider *const *clk_audio_dividers;
  1367. unsigned int clk_audio_dividers_count;
  1368. struct meson_clk_cpu *cpu_clk;
  1369. struct clk_hw_onecell_data *hw_onecell_data;
  1370. };
  1371. static const struct clkc_data gxbb_clkc_data = {
  1372. .clk_gates = gxbb_clk_gates,
  1373. .clk_gates_count = ARRAY_SIZE(gxbb_clk_gates),
  1374. .clk_mplls = gxbb_clk_mplls,
  1375. .clk_mplls_count = ARRAY_SIZE(gxbb_clk_mplls),
  1376. .clk_plls = gxbb_clk_plls,
  1377. .clk_plls_count = ARRAY_SIZE(gxbb_clk_plls),
  1378. .clk_muxes = gxbb_clk_muxes,
  1379. .clk_muxes_count = ARRAY_SIZE(gxbb_clk_muxes),
  1380. .clk_dividers = gxbb_clk_dividers,
  1381. .clk_dividers_count = ARRAY_SIZE(gxbb_clk_dividers),
  1382. .clk_audio_dividers = gxbb_audio_dividers,
  1383. .clk_audio_dividers_count = ARRAY_SIZE(gxbb_audio_dividers),
  1384. .cpu_clk = &gxbb_cpu_clk,
  1385. .hw_onecell_data = &gxbb_hw_onecell_data,
  1386. };
  1387. static const struct clkc_data gxl_clkc_data = {
  1388. .clk_gates = gxbb_clk_gates,
  1389. .clk_gates_count = ARRAY_SIZE(gxbb_clk_gates),
  1390. .clk_mplls = gxbb_clk_mplls,
  1391. .clk_mplls_count = ARRAY_SIZE(gxbb_clk_mplls),
  1392. .clk_plls = gxl_clk_plls,
  1393. .clk_plls_count = ARRAY_SIZE(gxl_clk_plls),
  1394. .clk_muxes = gxbb_clk_muxes,
  1395. .clk_muxes_count = ARRAY_SIZE(gxbb_clk_muxes),
  1396. .clk_dividers = gxbb_clk_dividers,
  1397. .clk_dividers_count = ARRAY_SIZE(gxbb_clk_dividers),
  1398. .clk_audio_dividers = gxbb_audio_dividers,
  1399. .clk_audio_dividers_count = ARRAY_SIZE(gxbb_audio_dividers),
  1400. .cpu_clk = &gxbb_cpu_clk,
  1401. .hw_onecell_data = &gxl_hw_onecell_data,
  1402. };
  1403. static const struct of_device_id clkc_match_table[] = {
  1404. { .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data },
  1405. { .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data },
  1406. {},
  1407. };
  1408. static int gxbb_clkc_probe(struct platform_device *pdev)
  1409. {
  1410. const struct clkc_data *clkc_data;
  1411. void __iomem *clk_base;
  1412. int ret, clkid, i;
  1413. struct clk_hw *parent_hw;
  1414. struct clk *parent_clk;
  1415. struct device *dev = &pdev->dev;
  1416. clkc_data = of_device_get_match_data(&pdev->dev);
  1417. if (!clkc_data)
  1418. return -EINVAL;
  1419. /* Generic clocks and PLLs */
  1420. clk_base = of_iomap(dev->of_node, 0);
  1421. if (!clk_base) {
  1422. pr_err("%s: Unable to map clk base\n", __func__);
  1423. return -ENXIO;
  1424. }
  1425. /* Populate base address for PLLs */
  1426. for (i = 0; i < clkc_data->clk_plls_count; i++)
  1427. clkc_data->clk_plls[i]->base = clk_base;
  1428. /* Populate base address for MPLLs */
  1429. for (i = 0; i < clkc_data->clk_mplls_count; i++)
  1430. clkc_data->clk_mplls[i]->base = clk_base;
  1431. /* Populate the base address for CPU clk */
  1432. clkc_data->cpu_clk->base = clk_base;
  1433. /* Populate base address for gates */
  1434. for (i = 0; i < clkc_data->clk_gates_count; i++)
  1435. clkc_data->clk_gates[i]->reg = clk_base +
  1436. (u64)clkc_data->clk_gates[i]->reg;
  1437. /* Populate base address for muxes */
  1438. for (i = 0; i < clkc_data->clk_muxes_count; i++)
  1439. clkc_data->clk_muxes[i]->reg = clk_base +
  1440. (u64)clkc_data->clk_muxes[i]->reg;
  1441. /* Populate base address for dividers */
  1442. for (i = 0; i < clkc_data->clk_dividers_count; i++)
  1443. clkc_data->clk_dividers[i]->reg = clk_base +
  1444. (u64)clkc_data->clk_dividers[i]->reg;
  1445. /* Populate base address for the audio dividers */
  1446. for (i = 0; i < clkc_data->clk_audio_dividers_count; i++)
  1447. clkc_data->clk_audio_dividers[i]->base = clk_base;
  1448. /*
  1449. * register all clks
  1450. */
  1451. for (clkid = 0; clkid < clkc_data->hw_onecell_data->num; clkid++) {
  1452. /* array might be sparse */
  1453. if (!clkc_data->hw_onecell_data->hws[clkid])
  1454. continue;
  1455. ret = devm_clk_hw_register(dev,
  1456. clkc_data->hw_onecell_data->hws[clkid]);
  1457. if (ret)
  1458. goto iounmap;
  1459. }
  1460. /*
  1461. * Register CPU clk notifier
  1462. *
  1463. * FIXME this is wrong for a lot of reasons. First, the muxes should be
  1464. * struct clk_hw objects. Second, we shouldn't program the muxes in
  1465. * notifier handlers. The tricky programming sequence will be handled
  1466. * by the forthcoming coordinated clock rates mechanism once that
  1467. * feature is released.
  1468. *
  1469. * Furthermore, looking up the parent this way is terrible. At some
  1470. * point we will stop allocating a default struct clk when registering
  1471. * a new clk_hw, and this hack will no longer work. Releasing the ccr
  1472. * feature before that time solves the problem :-)
  1473. */
  1474. parent_hw = clk_hw_get_parent(&clkc_data->cpu_clk->hw);
  1475. parent_clk = parent_hw->clk;
  1476. ret = clk_notifier_register(parent_clk, &clkc_data->cpu_clk->clk_nb);
  1477. if (ret) {
  1478. pr_err("%s: failed to register clock notifier for cpu_clk\n",
  1479. __func__);
  1480. goto iounmap;
  1481. }
  1482. return of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
  1483. clkc_data->hw_onecell_data);
  1484. iounmap:
  1485. iounmap(clk_base);
  1486. return ret;
  1487. }
  1488. static struct platform_driver gxbb_driver = {
  1489. .probe = gxbb_clkc_probe,
  1490. .driver = {
  1491. .name = "gxbb-clkc",
  1492. .of_match_table = clkc_match_table,
  1493. },
  1494. };
  1495. builtin_platform_driver(gxbb_driver);