acpi_lpss.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005
  1. /*
  2. * ACPI support for Intel Lynxpoint LPSS.
  3. *
  4. * Copyright (C) 2013, Intel Corporation
  5. * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
  6. * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/acpi.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/mutex.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/platform_data/clk-lpss.h>
  20. #include <linux/platform_data/x86/pmc_atom.h>
  21. #include <linux/pm_domain.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pwm.h>
  24. #include <linux/delay.h>
  25. #include "internal.h"
  26. ACPI_MODULE_NAME("acpi_lpss");
  27. #ifdef CONFIG_X86_INTEL_LPSS
  28. #include <asm/cpu_device_id.h>
  29. #include <asm/intel-family.h>
  30. #include <asm/iosf_mbi.h>
  31. #define LPSS_ADDR(desc) ((unsigned long)&desc)
  32. #define LPSS_CLK_SIZE 0x04
  33. #define LPSS_LTR_SIZE 0x18
  34. /* Offsets relative to LPSS_PRIVATE_OFFSET */
  35. #define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
  36. #define LPSS_RESETS 0x04
  37. #define LPSS_RESETS_RESET_FUNC BIT(0)
  38. #define LPSS_RESETS_RESET_APB BIT(1)
  39. #define LPSS_GENERAL 0x08
  40. #define LPSS_GENERAL_LTR_MODE_SW BIT(2)
  41. #define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
  42. #define LPSS_SW_LTR 0x10
  43. #define LPSS_AUTO_LTR 0x14
  44. #define LPSS_LTR_SNOOP_REQ BIT(15)
  45. #define LPSS_LTR_SNOOP_MASK 0x0000FFFF
  46. #define LPSS_LTR_SNOOP_LAT_1US 0x800
  47. #define LPSS_LTR_SNOOP_LAT_32US 0xC00
  48. #define LPSS_LTR_SNOOP_LAT_SHIFT 5
  49. #define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
  50. #define LPSS_LTR_MAX_VAL 0x3FF
  51. #define LPSS_TX_INT 0x20
  52. #define LPSS_TX_INT_MASK BIT(1)
  53. #define LPSS_PRV_REG_COUNT 9
  54. /* LPSS Flags */
  55. #define LPSS_CLK BIT(0)
  56. #define LPSS_CLK_GATE BIT(1)
  57. #define LPSS_CLK_DIVIDER BIT(2)
  58. #define LPSS_LTR BIT(3)
  59. #define LPSS_SAVE_CTX BIT(4)
  60. #define LPSS_NO_D3_DELAY BIT(5)
  61. struct lpss_private_data;
  62. struct lpss_device_desc {
  63. unsigned int flags;
  64. const char *clk_con_id;
  65. unsigned int prv_offset;
  66. size_t prv_size_override;
  67. struct property_entry *properties;
  68. void (*setup)(struct lpss_private_data *pdata);
  69. };
  70. static const struct lpss_device_desc lpss_dma_desc = {
  71. .flags = LPSS_CLK,
  72. };
  73. struct lpss_private_data {
  74. void __iomem *mmio_base;
  75. resource_size_t mmio_size;
  76. unsigned int fixed_clk_rate;
  77. struct clk *clk;
  78. const struct lpss_device_desc *dev_desc;
  79. u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
  80. };
  81. /* LPSS run time quirks */
  82. static unsigned int lpss_quirks;
  83. /*
  84. * LPSS_QUIRK_ALWAYS_POWER_ON: override power state for LPSS DMA device.
  85. *
  86. * The LPSS DMA controller has neither _PS0 nor _PS3 method. Moreover
  87. * it can be powered off automatically whenever the last LPSS device goes down.
  88. * In case of no power any access to the DMA controller will hang the system.
  89. * The behaviour is reproduced on some HP laptops based on Intel BayTrail as
  90. * well as on ASuS T100TA transformer.
  91. *
  92. * This quirk overrides power state of entire LPSS island to keep DMA powered
  93. * on whenever we have at least one other device in use.
  94. */
  95. #define LPSS_QUIRK_ALWAYS_POWER_ON BIT(0)
  96. /* UART Component Parameter Register */
  97. #define LPSS_UART_CPR 0xF4
  98. #define LPSS_UART_CPR_AFCE BIT(4)
  99. static void lpss_uart_setup(struct lpss_private_data *pdata)
  100. {
  101. unsigned int offset;
  102. u32 val;
  103. offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
  104. val = readl(pdata->mmio_base + offset);
  105. writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
  106. val = readl(pdata->mmio_base + LPSS_UART_CPR);
  107. if (!(val & LPSS_UART_CPR_AFCE)) {
  108. offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
  109. val = readl(pdata->mmio_base + offset);
  110. val |= LPSS_GENERAL_UART_RTS_OVRD;
  111. writel(val, pdata->mmio_base + offset);
  112. }
  113. }
  114. static void lpss_deassert_reset(struct lpss_private_data *pdata)
  115. {
  116. unsigned int offset;
  117. u32 val;
  118. offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
  119. val = readl(pdata->mmio_base + offset);
  120. val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
  121. writel(val, pdata->mmio_base + offset);
  122. }
  123. /*
  124. * BYT PWM used for backlight control by the i915 driver on systems without
  125. * the Crystal Cove PMIC.
  126. */
  127. static struct pwm_lookup byt_pwm_lookup[] = {
  128. PWM_LOOKUP_WITH_MODULE("80860F09:00", 0, "0000:00:02.0",
  129. "pwm_backlight", 0, PWM_POLARITY_NORMAL,
  130. "pwm-lpss-platform"),
  131. };
  132. static void byt_pwm_setup(struct lpss_private_data *pdata)
  133. {
  134. if (!acpi_dev_present("INT33FD", NULL, -1))
  135. pwm_add_table(byt_pwm_lookup, ARRAY_SIZE(byt_pwm_lookup));
  136. }
  137. #define LPSS_I2C_ENABLE 0x6c
  138. static void byt_i2c_setup(struct lpss_private_data *pdata)
  139. {
  140. lpss_deassert_reset(pdata);
  141. if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
  142. pdata->fixed_clk_rate = 133000000;
  143. writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
  144. }
  145. /* BSW PWM used for backlight control by the i915 driver */
  146. static struct pwm_lookup bsw_pwm_lookup[] = {
  147. PWM_LOOKUP_WITH_MODULE("80862288:00", 0, "0000:00:02.0",
  148. "pwm_backlight", 0, PWM_POLARITY_NORMAL,
  149. "pwm-lpss-platform"),
  150. };
  151. static void bsw_pwm_setup(struct lpss_private_data *pdata)
  152. {
  153. pwm_add_table(bsw_pwm_lookup, ARRAY_SIZE(bsw_pwm_lookup));
  154. }
  155. static const struct lpss_device_desc lpt_dev_desc = {
  156. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
  157. .prv_offset = 0x800,
  158. };
  159. static const struct lpss_device_desc lpt_i2c_dev_desc = {
  160. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
  161. .prv_offset = 0x800,
  162. };
  163. static struct property_entry uart_properties[] = {
  164. PROPERTY_ENTRY_U32("reg-io-width", 4),
  165. PROPERTY_ENTRY_U32("reg-shift", 2),
  166. PROPERTY_ENTRY_BOOL("snps,uart-16550-compatible"),
  167. { },
  168. };
  169. static const struct lpss_device_desc lpt_uart_dev_desc = {
  170. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
  171. .clk_con_id = "baudclk",
  172. .prv_offset = 0x800,
  173. .setup = lpss_uart_setup,
  174. .properties = uart_properties,
  175. };
  176. static const struct lpss_device_desc lpt_sdio_dev_desc = {
  177. .flags = LPSS_LTR,
  178. .prv_offset = 0x1000,
  179. .prv_size_override = 0x1018,
  180. };
  181. static const struct lpss_device_desc byt_pwm_dev_desc = {
  182. .flags = LPSS_SAVE_CTX,
  183. .setup = byt_pwm_setup,
  184. };
  185. static const struct lpss_device_desc bsw_pwm_dev_desc = {
  186. .flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
  187. .setup = bsw_pwm_setup,
  188. };
  189. static const struct lpss_device_desc byt_uart_dev_desc = {
  190. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
  191. .clk_con_id = "baudclk",
  192. .prv_offset = 0x800,
  193. .setup = lpss_uart_setup,
  194. .properties = uart_properties,
  195. };
  196. static const struct lpss_device_desc bsw_uart_dev_desc = {
  197. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
  198. | LPSS_NO_D3_DELAY,
  199. .clk_con_id = "baudclk",
  200. .prv_offset = 0x800,
  201. .setup = lpss_uart_setup,
  202. .properties = uart_properties,
  203. };
  204. static const struct lpss_device_desc byt_spi_dev_desc = {
  205. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
  206. .prv_offset = 0x400,
  207. };
  208. static const struct lpss_device_desc byt_sdio_dev_desc = {
  209. .flags = LPSS_CLK,
  210. };
  211. static const struct lpss_device_desc byt_i2c_dev_desc = {
  212. .flags = LPSS_CLK | LPSS_SAVE_CTX,
  213. .prv_offset = 0x800,
  214. .setup = byt_i2c_setup,
  215. };
  216. static const struct lpss_device_desc bsw_i2c_dev_desc = {
  217. .flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
  218. .prv_offset = 0x800,
  219. .setup = byt_i2c_setup,
  220. };
  221. static const struct lpss_device_desc bsw_spi_dev_desc = {
  222. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
  223. | LPSS_NO_D3_DELAY,
  224. .prv_offset = 0x400,
  225. .setup = lpss_deassert_reset,
  226. };
  227. #define ICPU(model) { X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, }
  228. static const struct x86_cpu_id lpss_cpu_ids[] = {
  229. ICPU(INTEL_FAM6_ATOM_SILVERMONT1), /* Valleyview, Bay Trail */
  230. ICPU(INTEL_FAM6_ATOM_AIRMONT), /* Braswell, Cherry Trail */
  231. {}
  232. };
  233. #else
  234. #define LPSS_ADDR(desc) (0UL)
  235. #endif /* CONFIG_X86_INTEL_LPSS */
  236. static const struct acpi_device_id acpi_lpss_device_ids[] = {
  237. /* Generic LPSS devices */
  238. { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
  239. /* Lynxpoint LPSS devices */
  240. { "INT33C0", LPSS_ADDR(lpt_dev_desc) },
  241. { "INT33C1", LPSS_ADDR(lpt_dev_desc) },
  242. { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
  243. { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
  244. { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
  245. { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
  246. { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
  247. { "INT33C7", },
  248. /* BayTrail LPSS devices */
  249. { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
  250. { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
  251. { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
  252. { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
  253. { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
  254. { "INT33B2", },
  255. { "INT33FC", },
  256. /* Braswell LPSS devices */
  257. { "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
  258. { "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
  259. { "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
  260. { "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
  261. /* Broadwell LPSS devices */
  262. { "INT3430", LPSS_ADDR(lpt_dev_desc) },
  263. { "INT3431", LPSS_ADDR(lpt_dev_desc) },
  264. { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
  265. { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
  266. { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
  267. { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
  268. { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
  269. { "INT3437", },
  270. /* Wildcat Point LPSS devices */
  271. { "INT3438", LPSS_ADDR(lpt_dev_desc) },
  272. { }
  273. };
  274. #ifdef CONFIG_X86_INTEL_LPSS
  275. static int is_memory(struct acpi_resource *res, void *not_used)
  276. {
  277. struct resource r;
  278. return !acpi_dev_resource_memory(res, &r);
  279. }
  280. /* LPSS main clock device. */
  281. static struct platform_device *lpss_clk_dev;
  282. static inline void lpt_register_clock_device(void)
  283. {
  284. lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
  285. }
  286. static int register_device_clock(struct acpi_device *adev,
  287. struct lpss_private_data *pdata)
  288. {
  289. const struct lpss_device_desc *dev_desc = pdata->dev_desc;
  290. const char *devname = dev_name(&adev->dev);
  291. struct clk *clk = ERR_PTR(-ENODEV);
  292. struct lpss_clk_data *clk_data;
  293. const char *parent, *clk_name;
  294. void __iomem *prv_base;
  295. if (!lpss_clk_dev)
  296. lpt_register_clock_device();
  297. clk_data = platform_get_drvdata(lpss_clk_dev);
  298. if (!clk_data)
  299. return -ENODEV;
  300. clk = clk_data->clk;
  301. if (!pdata->mmio_base
  302. || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
  303. return -ENODATA;
  304. parent = clk_data->name;
  305. prv_base = pdata->mmio_base + dev_desc->prv_offset;
  306. if (pdata->fixed_clk_rate) {
  307. clk = clk_register_fixed_rate(NULL, devname, parent, 0,
  308. pdata->fixed_clk_rate);
  309. goto out;
  310. }
  311. if (dev_desc->flags & LPSS_CLK_GATE) {
  312. clk = clk_register_gate(NULL, devname, parent, 0,
  313. prv_base, 0, 0, NULL);
  314. parent = devname;
  315. }
  316. if (dev_desc->flags & LPSS_CLK_DIVIDER) {
  317. /* Prevent division by zero */
  318. if (!readl(prv_base))
  319. writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
  320. clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
  321. if (!clk_name)
  322. return -ENOMEM;
  323. clk = clk_register_fractional_divider(NULL, clk_name, parent,
  324. 0, prv_base,
  325. 1, 15, 16, 15, 0, NULL);
  326. parent = clk_name;
  327. clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
  328. if (!clk_name) {
  329. kfree(parent);
  330. return -ENOMEM;
  331. }
  332. clk = clk_register_gate(NULL, clk_name, parent,
  333. CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
  334. prv_base, 31, 0, NULL);
  335. kfree(parent);
  336. kfree(clk_name);
  337. }
  338. out:
  339. if (IS_ERR(clk))
  340. return PTR_ERR(clk);
  341. pdata->clk = clk;
  342. clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
  343. return 0;
  344. }
  345. static int acpi_lpss_create_device(struct acpi_device *adev,
  346. const struct acpi_device_id *id)
  347. {
  348. const struct lpss_device_desc *dev_desc;
  349. struct lpss_private_data *pdata;
  350. struct resource_entry *rentry;
  351. struct list_head resource_list;
  352. struct platform_device *pdev;
  353. int ret;
  354. dev_desc = (const struct lpss_device_desc *)id->driver_data;
  355. if (!dev_desc) {
  356. pdev = acpi_create_platform_device(adev, NULL);
  357. return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
  358. }
  359. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  360. if (!pdata)
  361. return -ENOMEM;
  362. INIT_LIST_HEAD(&resource_list);
  363. ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
  364. if (ret < 0)
  365. goto err_out;
  366. list_for_each_entry(rentry, &resource_list, node)
  367. if (resource_type(rentry->res) == IORESOURCE_MEM) {
  368. if (dev_desc->prv_size_override)
  369. pdata->mmio_size = dev_desc->prv_size_override;
  370. else
  371. pdata->mmio_size = resource_size(rentry->res);
  372. pdata->mmio_base = ioremap(rentry->res->start,
  373. pdata->mmio_size);
  374. break;
  375. }
  376. acpi_dev_free_resource_list(&resource_list);
  377. if (!pdata->mmio_base) {
  378. ret = -ENOMEM;
  379. goto err_out;
  380. }
  381. pdata->dev_desc = dev_desc;
  382. if (dev_desc->setup)
  383. dev_desc->setup(pdata);
  384. if (dev_desc->flags & LPSS_CLK) {
  385. ret = register_device_clock(adev, pdata);
  386. if (ret) {
  387. /* Skip the device, but continue the namespace scan. */
  388. ret = 0;
  389. goto err_out;
  390. }
  391. }
  392. /*
  393. * This works around a known issue in ACPI tables where LPSS devices
  394. * have _PS0 and _PS3 without _PSC (and no power resources), so
  395. * acpi_bus_init_power() will assume that the BIOS has put them into D0.
  396. */
  397. ret = acpi_device_fix_up_power(adev);
  398. if (ret) {
  399. /* Skip the device, but continue the namespace scan. */
  400. ret = 0;
  401. goto err_out;
  402. }
  403. adev->driver_data = pdata;
  404. pdev = acpi_create_platform_device(adev, dev_desc->properties);
  405. if (!IS_ERR_OR_NULL(pdev)) {
  406. return 1;
  407. }
  408. ret = PTR_ERR(pdev);
  409. adev->driver_data = NULL;
  410. err_out:
  411. kfree(pdata);
  412. return ret;
  413. }
  414. static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
  415. {
  416. return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
  417. }
  418. static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
  419. unsigned int reg)
  420. {
  421. writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
  422. }
  423. static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
  424. {
  425. struct acpi_device *adev;
  426. struct lpss_private_data *pdata;
  427. unsigned long flags;
  428. int ret;
  429. ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
  430. if (WARN_ON(ret))
  431. return ret;
  432. spin_lock_irqsave(&dev->power.lock, flags);
  433. if (pm_runtime_suspended(dev)) {
  434. ret = -EAGAIN;
  435. goto out;
  436. }
  437. pdata = acpi_driver_data(adev);
  438. if (WARN_ON(!pdata || !pdata->mmio_base)) {
  439. ret = -ENODEV;
  440. goto out;
  441. }
  442. *val = __lpss_reg_read(pdata, reg);
  443. out:
  444. spin_unlock_irqrestore(&dev->power.lock, flags);
  445. return ret;
  446. }
  447. static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
  448. char *buf)
  449. {
  450. u32 ltr_value = 0;
  451. unsigned int reg;
  452. int ret;
  453. reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
  454. ret = lpss_reg_read(dev, reg, &ltr_value);
  455. if (ret)
  456. return ret;
  457. return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
  458. }
  459. static ssize_t lpss_ltr_mode_show(struct device *dev,
  460. struct device_attribute *attr, char *buf)
  461. {
  462. u32 ltr_mode = 0;
  463. char *outstr;
  464. int ret;
  465. ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
  466. if (ret)
  467. return ret;
  468. outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
  469. return sprintf(buf, "%s\n", outstr);
  470. }
  471. static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
  472. static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
  473. static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
  474. static struct attribute *lpss_attrs[] = {
  475. &dev_attr_auto_ltr.attr,
  476. &dev_attr_sw_ltr.attr,
  477. &dev_attr_ltr_mode.attr,
  478. NULL,
  479. };
  480. static struct attribute_group lpss_attr_group = {
  481. .attrs = lpss_attrs,
  482. .name = "lpss_ltr",
  483. };
  484. static void acpi_lpss_set_ltr(struct device *dev, s32 val)
  485. {
  486. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  487. u32 ltr_mode, ltr_val;
  488. ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
  489. if (val < 0) {
  490. if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
  491. ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
  492. __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
  493. }
  494. return;
  495. }
  496. ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
  497. if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
  498. ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
  499. val = LPSS_LTR_MAX_VAL;
  500. } else if (val > LPSS_LTR_MAX_VAL) {
  501. ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
  502. val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
  503. } else {
  504. ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
  505. }
  506. ltr_val |= val;
  507. __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
  508. if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
  509. ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
  510. __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
  511. }
  512. }
  513. #ifdef CONFIG_PM
  514. /**
  515. * acpi_lpss_save_ctx() - Save the private registers of LPSS device
  516. * @dev: LPSS device
  517. * @pdata: pointer to the private data of the LPSS device
  518. *
  519. * Most LPSS devices have private registers which may loose their context when
  520. * the device is powered down. acpi_lpss_save_ctx() saves those registers into
  521. * prv_reg_ctx array.
  522. */
  523. static void acpi_lpss_save_ctx(struct device *dev,
  524. struct lpss_private_data *pdata)
  525. {
  526. unsigned int i;
  527. for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
  528. unsigned long offset = i * sizeof(u32);
  529. pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
  530. dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
  531. pdata->prv_reg_ctx[i], offset);
  532. }
  533. }
  534. /**
  535. * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
  536. * @dev: LPSS device
  537. * @pdata: pointer to the private data of the LPSS device
  538. *
  539. * Restores the registers that were previously stored with acpi_lpss_save_ctx().
  540. */
  541. static void acpi_lpss_restore_ctx(struct device *dev,
  542. struct lpss_private_data *pdata)
  543. {
  544. unsigned int i;
  545. for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
  546. unsigned long offset = i * sizeof(u32);
  547. __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
  548. dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
  549. pdata->prv_reg_ctx[i], offset);
  550. }
  551. }
  552. static void acpi_lpss_d3_to_d0_delay(struct lpss_private_data *pdata)
  553. {
  554. /*
  555. * The following delay is needed or the subsequent write operations may
  556. * fail. The LPSS devices are actually PCI devices and the PCI spec
  557. * expects 10ms delay before the device can be accessed after D3 to D0
  558. * transition. However some platforms like BSW does not need this delay.
  559. */
  560. unsigned int delay = 10; /* default 10ms delay */
  561. if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
  562. delay = 0;
  563. msleep(delay);
  564. }
  565. static int acpi_lpss_activate(struct device *dev)
  566. {
  567. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  568. int ret;
  569. ret = acpi_dev_runtime_resume(dev);
  570. if (ret)
  571. return ret;
  572. acpi_lpss_d3_to_d0_delay(pdata);
  573. /*
  574. * This is called only on ->probe() stage where a device is either in
  575. * known state defined by BIOS or most likely powered off. Due to this
  576. * we have to deassert reset line to be sure that ->probe() will
  577. * recognize the device.
  578. */
  579. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  580. lpss_deassert_reset(pdata);
  581. return 0;
  582. }
  583. static void acpi_lpss_dismiss(struct device *dev)
  584. {
  585. acpi_dev_runtime_suspend(dev);
  586. }
  587. #ifdef CONFIG_PM_SLEEP
  588. static int acpi_lpss_suspend_late(struct device *dev)
  589. {
  590. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  591. int ret;
  592. ret = pm_generic_suspend_late(dev);
  593. if (ret)
  594. return ret;
  595. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  596. acpi_lpss_save_ctx(dev, pdata);
  597. return acpi_dev_suspend_late(dev);
  598. }
  599. static int acpi_lpss_resume_early(struct device *dev)
  600. {
  601. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  602. int ret;
  603. ret = acpi_dev_resume_early(dev);
  604. if (ret)
  605. return ret;
  606. acpi_lpss_d3_to_d0_delay(pdata);
  607. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  608. acpi_lpss_restore_ctx(dev, pdata);
  609. return pm_generic_resume_early(dev);
  610. }
  611. #endif /* CONFIG_PM_SLEEP */
  612. /* IOSF SB for LPSS island */
  613. #define LPSS_IOSF_UNIT_LPIOEP 0xA0
  614. #define LPSS_IOSF_UNIT_LPIO1 0xAB
  615. #define LPSS_IOSF_UNIT_LPIO2 0xAC
  616. #define LPSS_IOSF_PMCSR 0x84
  617. #define LPSS_PMCSR_D0 0
  618. #define LPSS_PMCSR_D3hot 3
  619. #define LPSS_PMCSR_Dx_MASK GENMASK(1, 0)
  620. #define LPSS_IOSF_GPIODEF0 0x154
  621. #define LPSS_GPIODEF0_DMA1_D3 BIT(2)
  622. #define LPSS_GPIODEF0_DMA2_D3 BIT(3)
  623. #define LPSS_GPIODEF0_DMA_D3_MASK GENMASK(3, 2)
  624. #define LPSS_GPIODEF0_DMA_LLP BIT(13)
  625. static DEFINE_MUTEX(lpss_iosf_mutex);
  626. static void lpss_iosf_enter_d3_state(void)
  627. {
  628. u32 value1 = 0;
  629. u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK | LPSS_GPIODEF0_DMA_LLP;
  630. u32 value2 = LPSS_PMCSR_D3hot;
  631. u32 mask2 = LPSS_PMCSR_Dx_MASK;
  632. /*
  633. * PMC provides an information about actual status of the LPSS devices.
  634. * Here we read the values related to LPSS power island, i.e. LPSS
  635. * devices, excluding both LPSS DMA controllers, along with SCC domain.
  636. */
  637. u32 func_dis, d3_sts_0, pmc_status, pmc_mask = 0xfe000ffe;
  638. int ret;
  639. ret = pmc_atom_read(PMC_FUNC_DIS, &func_dis);
  640. if (ret)
  641. return;
  642. mutex_lock(&lpss_iosf_mutex);
  643. ret = pmc_atom_read(PMC_D3_STS_0, &d3_sts_0);
  644. if (ret)
  645. goto exit;
  646. /*
  647. * Get the status of entire LPSS power island per device basis.
  648. * Shutdown both LPSS DMA controllers if and only if all other devices
  649. * are already in D3hot.
  650. */
  651. pmc_status = (~(d3_sts_0 | func_dis)) & pmc_mask;
  652. if (pmc_status)
  653. goto exit;
  654. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
  655. LPSS_IOSF_PMCSR, value2, mask2);
  656. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
  657. LPSS_IOSF_PMCSR, value2, mask2);
  658. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
  659. LPSS_IOSF_GPIODEF0, value1, mask1);
  660. exit:
  661. mutex_unlock(&lpss_iosf_mutex);
  662. }
  663. static void lpss_iosf_exit_d3_state(void)
  664. {
  665. u32 value1 = LPSS_GPIODEF0_DMA1_D3 | LPSS_GPIODEF0_DMA2_D3 |
  666. LPSS_GPIODEF0_DMA_LLP;
  667. u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK | LPSS_GPIODEF0_DMA_LLP;
  668. u32 value2 = LPSS_PMCSR_D0;
  669. u32 mask2 = LPSS_PMCSR_Dx_MASK;
  670. mutex_lock(&lpss_iosf_mutex);
  671. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
  672. LPSS_IOSF_GPIODEF0, value1, mask1);
  673. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
  674. LPSS_IOSF_PMCSR, value2, mask2);
  675. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
  676. LPSS_IOSF_PMCSR, value2, mask2);
  677. mutex_unlock(&lpss_iosf_mutex);
  678. }
  679. static int acpi_lpss_runtime_suspend(struct device *dev)
  680. {
  681. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  682. int ret;
  683. ret = pm_generic_runtime_suspend(dev);
  684. if (ret)
  685. return ret;
  686. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  687. acpi_lpss_save_ctx(dev, pdata);
  688. ret = acpi_dev_runtime_suspend(dev);
  689. /*
  690. * This call must be last in the sequence, otherwise PMC will return
  691. * wrong status for devices being about to be powered off. See
  692. * lpss_iosf_enter_d3_state() for further information.
  693. */
  694. if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
  695. lpss_iosf_enter_d3_state();
  696. return ret;
  697. }
  698. static int acpi_lpss_runtime_resume(struct device *dev)
  699. {
  700. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  701. int ret;
  702. /*
  703. * This call is kept first to be in symmetry with
  704. * acpi_lpss_runtime_suspend() one.
  705. */
  706. if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
  707. lpss_iosf_exit_d3_state();
  708. ret = acpi_dev_runtime_resume(dev);
  709. if (ret)
  710. return ret;
  711. acpi_lpss_d3_to_d0_delay(pdata);
  712. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  713. acpi_lpss_restore_ctx(dev, pdata);
  714. return pm_generic_runtime_resume(dev);
  715. }
  716. #endif /* CONFIG_PM */
  717. static struct dev_pm_domain acpi_lpss_pm_domain = {
  718. #ifdef CONFIG_PM
  719. .activate = acpi_lpss_activate,
  720. .dismiss = acpi_lpss_dismiss,
  721. #endif
  722. .ops = {
  723. #ifdef CONFIG_PM
  724. #ifdef CONFIG_PM_SLEEP
  725. .prepare = acpi_subsys_prepare,
  726. .complete = pm_complete_with_resume_check,
  727. .suspend = acpi_subsys_suspend,
  728. .suspend_late = acpi_lpss_suspend_late,
  729. .resume_early = acpi_lpss_resume_early,
  730. .freeze = acpi_subsys_freeze,
  731. .poweroff = acpi_subsys_suspend,
  732. .poweroff_late = acpi_lpss_suspend_late,
  733. .restore_early = acpi_lpss_resume_early,
  734. #endif
  735. .runtime_suspend = acpi_lpss_runtime_suspend,
  736. .runtime_resume = acpi_lpss_runtime_resume,
  737. #endif
  738. },
  739. };
  740. static int acpi_lpss_platform_notify(struct notifier_block *nb,
  741. unsigned long action, void *data)
  742. {
  743. struct platform_device *pdev = to_platform_device(data);
  744. struct lpss_private_data *pdata;
  745. struct acpi_device *adev;
  746. const struct acpi_device_id *id;
  747. id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
  748. if (!id || !id->driver_data)
  749. return 0;
  750. if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
  751. return 0;
  752. pdata = acpi_driver_data(adev);
  753. if (!pdata)
  754. return 0;
  755. if (pdata->mmio_base &&
  756. pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
  757. dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
  758. return 0;
  759. }
  760. switch (action) {
  761. case BUS_NOTIFY_BIND_DRIVER:
  762. dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
  763. break;
  764. case BUS_NOTIFY_DRIVER_NOT_BOUND:
  765. case BUS_NOTIFY_UNBOUND_DRIVER:
  766. dev_pm_domain_set(&pdev->dev, NULL);
  767. break;
  768. case BUS_NOTIFY_ADD_DEVICE:
  769. dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
  770. if (pdata->dev_desc->flags & LPSS_LTR)
  771. return sysfs_create_group(&pdev->dev.kobj,
  772. &lpss_attr_group);
  773. break;
  774. case BUS_NOTIFY_DEL_DEVICE:
  775. if (pdata->dev_desc->flags & LPSS_LTR)
  776. sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
  777. dev_pm_domain_set(&pdev->dev, NULL);
  778. break;
  779. default:
  780. break;
  781. }
  782. return 0;
  783. }
  784. static struct notifier_block acpi_lpss_nb = {
  785. .notifier_call = acpi_lpss_platform_notify,
  786. };
  787. static void acpi_lpss_bind(struct device *dev)
  788. {
  789. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  790. if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
  791. return;
  792. if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
  793. dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
  794. else
  795. dev_err(dev, "MMIO size insufficient to access LTR\n");
  796. }
  797. static void acpi_lpss_unbind(struct device *dev)
  798. {
  799. dev->power.set_latency_tolerance = NULL;
  800. }
  801. static struct acpi_scan_handler lpss_handler = {
  802. .ids = acpi_lpss_device_ids,
  803. .attach = acpi_lpss_create_device,
  804. .bind = acpi_lpss_bind,
  805. .unbind = acpi_lpss_unbind,
  806. };
  807. void __init acpi_lpss_init(void)
  808. {
  809. const struct x86_cpu_id *id;
  810. int ret;
  811. ret = lpt_clk_init();
  812. if (ret)
  813. return;
  814. id = x86_match_cpu(lpss_cpu_ids);
  815. if (id)
  816. lpss_quirks |= LPSS_QUIRK_ALWAYS_POWER_ON;
  817. bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
  818. acpi_scan_add_handler(&lpss_handler);
  819. }
  820. #else
  821. static struct acpi_scan_handler lpss_handler = {
  822. .ids = acpi_lpss_device_ids,
  823. };
  824. void __init acpi_lpss_init(void)
  825. {
  826. acpi_scan_add_handler(&lpss_handler);
  827. }
  828. #endif /* CONFIG_X86_INTEL_LPSS */