kvm.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. #ifndef _ASM_X86_KVM_H
  2. #define _ASM_X86_KVM_H
  3. /*
  4. * KVM x86 specific structures and definitions
  5. *
  6. */
  7. #include <linux/types.h>
  8. #include <linux/ioctl.h>
  9. #define KVM_PIO_PAGE_OFFSET 1
  10. #define KVM_COALESCED_MMIO_PAGE_OFFSET 2
  11. #define DE_VECTOR 0
  12. #define DB_VECTOR 1
  13. #define BP_VECTOR 3
  14. #define OF_VECTOR 4
  15. #define BR_VECTOR 5
  16. #define UD_VECTOR 6
  17. #define NM_VECTOR 7
  18. #define DF_VECTOR 8
  19. #define TS_VECTOR 10
  20. #define NP_VECTOR 11
  21. #define SS_VECTOR 12
  22. #define GP_VECTOR 13
  23. #define PF_VECTOR 14
  24. #define MF_VECTOR 16
  25. #define AC_VECTOR 17
  26. #define MC_VECTOR 18
  27. #define XM_VECTOR 19
  28. #define VE_VECTOR 20
  29. /* Select x86 specific features in <linux/kvm.h> */
  30. #define __KVM_HAVE_PIT
  31. #define __KVM_HAVE_IOAPIC
  32. #define __KVM_HAVE_IRQ_LINE
  33. #define __KVM_HAVE_MSI
  34. #define __KVM_HAVE_USER_NMI
  35. #define __KVM_HAVE_GUEST_DEBUG
  36. #define __KVM_HAVE_MSIX
  37. #define __KVM_HAVE_MCE
  38. #define __KVM_HAVE_PIT_STATE2
  39. #define __KVM_HAVE_XEN_HVM
  40. #define __KVM_HAVE_VCPU_EVENTS
  41. #define __KVM_HAVE_DEBUGREGS
  42. #define __KVM_HAVE_XSAVE
  43. #define __KVM_HAVE_XCRS
  44. #define __KVM_HAVE_READONLY_MEM
  45. /* Architectural interrupt line count. */
  46. #define KVM_NR_INTERRUPTS 256
  47. struct kvm_memory_alias {
  48. __u32 slot; /* this has a different namespace than memory slots */
  49. __u32 flags;
  50. __u64 guest_phys_addr;
  51. __u64 memory_size;
  52. __u64 target_phys_addr;
  53. };
  54. /* for KVM_GET_IRQCHIP and KVM_SET_IRQCHIP */
  55. struct kvm_pic_state {
  56. __u8 last_irr; /* edge detection */
  57. __u8 irr; /* interrupt request register */
  58. __u8 imr; /* interrupt mask register */
  59. __u8 isr; /* interrupt service register */
  60. __u8 priority_add; /* highest irq priority */
  61. __u8 irq_base;
  62. __u8 read_reg_select;
  63. __u8 poll;
  64. __u8 special_mask;
  65. __u8 init_state;
  66. __u8 auto_eoi;
  67. __u8 rotate_on_auto_eoi;
  68. __u8 special_fully_nested_mode;
  69. __u8 init4; /* true if 4 byte init */
  70. __u8 elcr; /* PIIX edge/trigger selection */
  71. __u8 elcr_mask;
  72. };
  73. #define KVM_IOAPIC_NUM_PINS 24
  74. struct kvm_ioapic_state {
  75. __u64 base_address;
  76. __u32 ioregsel;
  77. __u32 id;
  78. __u32 irr;
  79. __u32 pad;
  80. union {
  81. __u64 bits;
  82. struct {
  83. __u8 vector;
  84. __u8 delivery_mode:3;
  85. __u8 dest_mode:1;
  86. __u8 delivery_status:1;
  87. __u8 polarity:1;
  88. __u8 remote_irr:1;
  89. __u8 trig_mode:1;
  90. __u8 mask:1;
  91. __u8 reserve:7;
  92. __u8 reserved[4];
  93. __u8 dest_id;
  94. } fields;
  95. } redirtbl[KVM_IOAPIC_NUM_PINS];
  96. };
  97. #define KVM_IRQCHIP_PIC_MASTER 0
  98. #define KVM_IRQCHIP_PIC_SLAVE 1
  99. #define KVM_IRQCHIP_IOAPIC 2
  100. #define KVM_NR_IRQCHIPS 3
  101. #define KVM_RUN_X86_SMM (1 << 0)
  102. /* for KVM_GET_REGS and KVM_SET_REGS */
  103. struct kvm_regs {
  104. /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */
  105. __u64 rax, rbx, rcx, rdx;
  106. __u64 rsi, rdi, rsp, rbp;
  107. __u64 r8, r9, r10, r11;
  108. __u64 r12, r13, r14, r15;
  109. __u64 rip, rflags;
  110. };
  111. /* for KVM_GET_LAPIC and KVM_SET_LAPIC */
  112. #define KVM_APIC_REG_SIZE 0x400
  113. struct kvm_lapic_state {
  114. char regs[KVM_APIC_REG_SIZE];
  115. };
  116. struct kvm_segment {
  117. __u64 base;
  118. __u32 limit;
  119. __u16 selector;
  120. __u8 type;
  121. __u8 present, dpl, db, s, l, g, avl;
  122. __u8 unusable;
  123. __u8 padding;
  124. };
  125. struct kvm_dtable {
  126. __u64 base;
  127. __u16 limit;
  128. __u16 padding[3];
  129. };
  130. /* for KVM_GET_SREGS and KVM_SET_SREGS */
  131. struct kvm_sregs {
  132. /* out (KVM_GET_SREGS) / in (KVM_SET_SREGS) */
  133. struct kvm_segment cs, ds, es, fs, gs, ss;
  134. struct kvm_segment tr, ldt;
  135. struct kvm_dtable gdt, idt;
  136. __u64 cr0, cr2, cr3, cr4, cr8;
  137. __u64 efer;
  138. __u64 apic_base;
  139. __u64 interrupt_bitmap[(KVM_NR_INTERRUPTS + 63) / 64];
  140. };
  141. /* for KVM_GET_FPU and KVM_SET_FPU */
  142. struct kvm_fpu {
  143. __u8 fpr[8][16];
  144. __u16 fcw;
  145. __u16 fsw;
  146. __u8 ftwx; /* in fxsave format */
  147. __u8 pad1;
  148. __u16 last_opcode;
  149. __u64 last_ip;
  150. __u64 last_dp;
  151. __u8 xmm[16][16];
  152. __u32 mxcsr;
  153. __u32 pad2;
  154. };
  155. struct kvm_msr_entry {
  156. __u32 index;
  157. __u32 reserved;
  158. __u64 data;
  159. };
  160. /* for KVM_GET_MSRS and KVM_SET_MSRS */
  161. struct kvm_msrs {
  162. __u32 nmsrs; /* number of msrs in entries */
  163. __u32 pad;
  164. struct kvm_msr_entry entries[0];
  165. };
  166. /* for KVM_GET_MSR_INDEX_LIST */
  167. struct kvm_msr_list {
  168. __u32 nmsrs; /* number of msrs in entries */
  169. __u32 indices[0];
  170. };
  171. struct kvm_cpuid_entry {
  172. __u32 function;
  173. __u32 eax;
  174. __u32 ebx;
  175. __u32 ecx;
  176. __u32 edx;
  177. __u32 padding;
  178. };
  179. /* for KVM_SET_CPUID */
  180. struct kvm_cpuid {
  181. __u32 nent;
  182. __u32 padding;
  183. struct kvm_cpuid_entry entries[0];
  184. };
  185. struct kvm_cpuid_entry2 {
  186. __u32 function;
  187. __u32 index;
  188. __u32 flags;
  189. __u32 eax;
  190. __u32 ebx;
  191. __u32 ecx;
  192. __u32 edx;
  193. __u32 padding[3];
  194. };
  195. #define KVM_CPUID_FLAG_SIGNIFCANT_INDEX (1 << 0)
  196. #define KVM_CPUID_FLAG_STATEFUL_FUNC (1 << 1)
  197. #define KVM_CPUID_FLAG_STATE_READ_NEXT (1 << 2)
  198. /* for KVM_SET_CPUID2 */
  199. struct kvm_cpuid2 {
  200. __u32 nent;
  201. __u32 padding;
  202. struct kvm_cpuid_entry2 entries[0];
  203. };
  204. /* for KVM_GET_PIT and KVM_SET_PIT */
  205. struct kvm_pit_channel_state {
  206. __u32 count; /* can be 65536 */
  207. __u16 latched_count;
  208. __u8 count_latched;
  209. __u8 status_latched;
  210. __u8 status;
  211. __u8 read_state;
  212. __u8 write_state;
  213. __u8 write_latch;
  214. __u8 rw_mode;
  215. __u8 mode;
  216. __u8 bcd;
  217. __u8 gate;
  218. __s64 count_load_time;
  219. };
  220. struct kvm_debug_exit_arch {
  221. __u32 exception;
  222. __u32 pad;
  223. __u64 pc;
  224. __u64 dr6;
  225. __u64 dr7;
  226. };
  227. #define KVM_GUESTDBG_USE_SW_BP 0x00010000
  228. #define KVM_GUESTDBG_USE_HW_BP 0x00020000
  229. #define KVM_GUESTDBG_INJECT_DB 0x00040000
  230. #define KVM_GUESTDBG_INJECT_BP 0x00080000
  231. /* for KVM_SET_GUEST_DEBUG */
  232. struct kvm_guest_debug_arch {
  233. __u64 debugreg[8];
  234. };
  235. struct kvm_pit_state {
  236. struct kvm_pit_channel_state channels[3];
  237. };
  238. #define KVM_PIT_FLAGS_HPET_LEGACY 0x00000001
  239. struct kvm_pit_state2 {
  240. struct kvm_pit_channel_state channels[3];
  241. __u32 flags;
  242. __u32 reserved[9];
  243. };
  244. struct kvm_reinject_control {
  245. __u8 pit_reinject;
  246. __u8 reserved[31];
  247. };
  248. /* When set in flags, include corresponding fields on KVM_SET_VCPU_EVENTS */
  249. #define KVM_VCPUEVENT_VALID_NMI_PENDING 0x00000001
  250. #define KVM_VCPUEVENT_VALID_SIPI_VECTOR 0x00000002
  251. #define KVM_VCPUEVENT_VALID_SHADOW 0x00000004
  252. #define KVM_VCPUEVENT_VALID_SMM 0x00000008
  253. /* Interrupt shadow states */
  254. #define KVM_X86_SHADOW_INT_MOV_SS 0x01
  255. #define KVM_X86_SHADOW_INT_STI 0x02
  256. /* for KVM_GET/SET_VCPU_EVENTS */
  257. struct kvm_vcpu_events {
  258. struct {
  259. __u8 injected;
  260. __u8 nr;
  261. __u8 has_error_code;
  262. __u8 pad;
  263. __u32 error_code;
  264. } exception;
  265. struct {
  266. __u8 injected;
  267. __u8 nr;
  268. __u8 soft;
  269. __u8 shadow;
  270. } interrupt;
  271. struct {
  272. __u8 injected;
  273. __u8 pending;
  274. __u8 masked;
  275. __u8 pad;
  276. } nmi;
  277. __u32 sipi_vector;
  278. __u32 flags;
  279. struct {
  280. __u8 smm;
  281. __u8 pending;
  282. __u8 smm_inside_nmi;
  283. __u8 latched_init;
  284. } smi;
  285. __u32 reserved[9];
  286. };
  287. /* for KVM_GET/SET_DEBUGREGS */
  288. struct kvm_debugregs {
  289. __u64 db[4];
  290. __u64 dr6;
  291. __u64 dr7;
  292. __u64 flags;
  293. __u64 reserved[9];
  294. };
  295. /* for KVM_CAP_XSAVE */
  296. struct kvm_xsave {
  297. __u32 region[1024];
  298. };
  299. #define KVM_MAX_XCRS 16
  300. struct kvm_xcr {
  301. __u32 xcr;
  302. __u32 reserved;
  303. __u64 value;
  304. };
  305. struct kvm_xcrs {
  306. __u32 nr_xcrs;
  307. __u32 flags;
  308. struct kvm_xcr xcrs[KVM_MAX_XCRS];
  309. __u64 padding[16];
  310. };
  311. /* definition of registers in kvm_run */
  312. struct kvm_sync_regs {
  313. };
  314. #define KVM_X86_QUIRK_LINT0_REENABLED (1 << 0)
  315. #define KVM_X86_QUIRK_CD_NW_CLEARED (1 << 1)
  316. #endif /* _ASM_X86_KVM_H */