perf_cpum_cf_events.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * Perf PMU sysfs events attributes for available CPU-measurement counters
  3. *
  4. */
  5. #include <linux/slab.h>
  6. #include <linux/perf_event.h>
  7. /* BEGIN: CPUM_CF COUNTER DEFINITIONS =================================== */
  8. CPUMF_EVENT_ATTR(cf, CPU_CYCLES, 0x0000);
  9. CPUMF_EVENT_ATTR(cf, INSTRUCTIONS, 0x0001);
  10. CPUMF_EVENT_ATTR(cf, L1I_DIR_WRITES, 0x0002);
  11. CPUMF_EVENT_ATTR(cf, L1I_PENALTY_CYCLES, 0x0003);
  12. CPUMF_EVENT_ATTR(cf, PROBLEM_STATE_CPU_CYCLES, 0x0020);
  13. CPUMF_EVENT_ATTR(cf, PROBLEM_STATE_INSTRUCTIONS, 0x0021);
  14. CPUMF_EVENT_ATTR(cf, PROBLEM_STATE_L1I_DIR_WRITES, 0x0022);
  15. CPUMF_EVENT_ATTR(cf, PROBLEM_STATE_L1I_PENALTY_CYCLES, 0x0023);
  16. CPUMF_EVENT_ATTR(cf, PROBLEM_STATE_L1D_DIR_WRITES, 0x0024);
  17. CPUMF_EVENT_ATTR(cf, PROBLEM_STATE_L1D_PENALTY_CYCLES, 0x0025);
  18. CPUMF_EVENT_ATTR(cf, L1D_DIR_WRITES, 0x0004);
  19. CPUMF_EVENT_ATTR(cf, L1D_PENALTY_CYCLES, 0x0005);
  20. CPUMF_EVENT_ATTR(cf, PRNG_FUNCTIONS, 0x0040);
  21. CPUMF_EVENT_ATTR(cf, PRNG_CYCLES, 0x0041);
  22. CPUMF_EVENT_ATTR(cf, PRNG_BLOCKED_FUNCTIONS, 0x0042);
  23. CPUMF_EVENT_ATTR(cf, PRNG_BLOCKED_CYCLES, 0x0043);
  24. CPUMF_EVENT_ATTR(cf, SHA_FUNCTIONS, 0x0044);
  25. CPUMF_EVENT_ATTR(cf, SHA_CYCLES, 0x0045);
  26. CPUMF_EVENT_ATTR(cf, SHA_BLOCKED_FUNCTIONS, 0x0046);
  27. CPUMF_EVENT_ATTR(cf, SHA_BLOCKED_CYCLES, 0x0047);
  28. CPUMF_EVENT_ATTR(cf, DEA_FUNCTIONS, 0x0048);
  29. CPUMF_EVENT_ATTR(cf, DEA_CYCLES, 0x0049);
  30. CPUMF_EVENT_ATTR(cf, DEA_BLOCKED_FUNCTIONS, 0x004a);
  31. CPUMF_EVENT_ATTR(cf, DEA_BLOCKED_CYCLES, 0x004b);
  32. CPUMF_EVENT_ATTR(cf, AES_FUNCTIONS, 0x004c);
  33. CPUMF_EVENT_ATTR(cf, AES_CYCLES, 0x004d);
  34. CPUMF_EVENT_ATTR(cf, AES_BLOCKED_FUNCTIONS, 0x004e);
  35. CPUMF_EVENT_ATTR(cf, AES_BLOCKED_CYCLES, 0x004f);
  36. CPUMF_EVENT_ATTR(cf_z10, L1I_L2_SOURCED_WRITES, 0x0080);
  37. CPUMF_EVENT_ATTR(cf_z10, L1D_L2_SOURCED_WRITES, 0x0081);
  38. CPUMF_EVENT_ATTR(cf_z10, L1I_L3_LOCAL_WRITES, 0x0082);
  39. CPUMF_EVENT_ATTR(cf_z10, L1D_L3_LOCAL_WRITES, 0x0083);
  40. CPUMF_EVENT_ATTR(cf_z10, L1I_L3_REMOTE_WRITES, 0x0084);
  41. CPUMF_EVENT_ATTR(cf_z10, L1D_L3_REMOTE_WRITES, 0x0085);
  42. CPUMF_EVENT_ATTR(cf_z10, L1D_LMEM_SOURCED_WRITES, 0x0086);
  43. CPUMF_EVENT_ATTR(cf_z10, L1I_LMEM_SOURCED_WRITES, 0x0087);
  44. CPUMF_EVENT_ATTR(cf_z10, L1D_RO_EXCL_WRITES, 0x0088);
  45. CPUMF_EVENT_ATTR(cf_z10, L1I_CACHELINE_INVALIDATES, 0x0089);
  46. CPUMF_EVENT_ATTR(cf_z10, ITLB1_WRITES, 0x008a);
  47. CPUMF_EVENT_ATTR(cf_z10, DTLB1_WRITES, 0x008b);
  48. CPUMF_EVENT_ATTR(cf_z10, TLB2_PTE_WRITES, 0x008c);
  49. CPUMF_EVENT_ATTR(cf_z10, TLB2_CRSTE_WRITES, 0x008d);
  50. CPUMF_EVENT_ATTR(cf_z10, TLB2_CRSTE_HPAGE_WRITES, 0x008e);
  51. CPUMF_EVENT_ATTR(cf_z10, ITLB1_MISSES, 0x0091);
  52. CPUMF_EVENT_ATTR(cf_z10, DTLB1_MISSES, 0x0092);
  53. CPUMF_EVENT_ATTR(cf_z10, L2C_STORES_SENT, 0x0093);
  54. CPUMF_EVENT_ATTR(cf_z196, L1D_L2_SOURCED_WRITES, 0x0080);
  55. CPUMF_EVENT_ATTR(cf_z196, L1I_L2_SOURCED_WRITES, 0x0081);
  56. CPUMF_EVENT_ATTR(cf_z196, DTLB1_MISSES, 0x0082);
  57. CPUMF_EVENT_ATTR(cf_z196, ITLB1_MISSES, 0x0083);
  58. CPUMF_EVENT_ATTR(cf_z196, L2C_STORES_SENT, 0x0085);
  59. CPUMF_EVENT_ATTR(cf_z196, L1D_OFFBOOK_L3_SOURCED_WRITES, 0x0086);
  60. CPUMF_EVENT_ATTR(cf_z196, L1D_ONBOOK_L4_SOURCED_WRITES, 0x0087);
  61. CPUMF_EVENT_ATTR(cf_z196, L1I_ONBOOK_L4_SOURCED_WRITES, 0x0088);
  62. CPUMF_EVENT_ATTR(cf_z196, L1D_RO_EXCL_WRITES, 0x0089);
  63. CPUMF_EVENT_ATTR(cf_z196, L1D_OFFBOOK_L4_SOURCED_WRITES, 0x008a);
  64. CPUMF_EVENT_ATTR(cf_z196, L1I_OFFBOOK_L4_SOURCED_WRITES, 0x008b);
  65. CPUMF_EVENT_ATTR(cf_z196, DTLB1_HPAGE_WRITES, 0x008c);
  66. CPUMF_EVENT_ATTR(cf_z196, L1D_LMEM_SOURCED_WRITES, 0x008d);
  67. CPUMF_EVENT_ATTR(cf_z196, L1I_LMEM_SOURCED_WRITES, 0x008e);
  68. CPUMF_EVENT_ATTR(cf_z196, L1I_OFFBOOK_L3_SOURCED_WRITES, 0x008f);
  69. CPUMF_EVENT_ATTR(cf_z196, DTLB1_WRITES, 0x0090);
  70. CPUMF_EVENT_ATTR(cf_z196, ITLB1_WRITES, 0x0091);
  71. CPUMF_EVENT_ATTR(cf_z196, TLB2_PTE_WRITES, 0x0092);
  72. CPUMF_EVENT_ATTR(cf_z196, TLB2_CRSTE_HPAGE_WRITES, 0x0093);
  73. CPUMF_EVENT_ATTR(cf_z196, TLB2_CRSTE_WRITES, 0x0094);
  74. CPUMF_EVENT_ATTR(cf_z196, L1D_ONCHIP_L3_SOURCED_WRITES, 0x0096);
  75. CPUMF_EVENT_ATTR(cf_z196, L1D_OFFCHIP_L3_SOURCED_WRITES, 0x0098);
  76. CPUMF_EVENT_ATTR(cf_z196, L1I_ONCHIP_L3_SOURCED_WRITES, 0x0099);
  77. CPUMF_EVENT_ATTR(cf_z196, L1I_OFFCHIP_L3_SOURCED_WRITES, 0x009b);
  78. CPUMF_EVENT_ATTR(cf_zec12, DTLB1_MISSES, 0x0080);
  79. CPUMF_EVENT_ATTR(cf_zec12, ITLB1_MISSES, 0x0081);
  80. CPUMF_EVENT_ATTR(cf_zec12, L1D_L2I_SOURCED_WRITES, 0x0082);
  81. CPUMF_EVENT_ATTR(cf_zec12, L1I_L2I_SOURCED_WRITES, 0x0083);
  82. CPUMF_EVENT_ATTR(cf_zec12, L1D_L2D_SOURCED_WRITES, 0x0084);
  83. CPUMF_EVENT_ATTR(cf_zec12, DTLB1_WRITES, 0x0085);
  84. CPUMF_EVENT_ATTR(cf_zec12, L1D_LMEM_SOURCED_WRITES, 0x0087);
  85. CPUMF_EVENT_ATTR(cf_zec12, L1I_LMEM_SOURCED_WRITES, 0x0089);
  86. CPUMF_EVENT_ATTR(cf_zec12, L1D_RO_EXCL_WRITES, 0x008a);
  87. CPUMF_EVENT_ATTR(cf_zec12, DTLB1_HPAGE_WRITES, 0x008b);
  88. CPUMF_EVENT_ATTR(cf_zec12, ITLB1_WRITES, 0x008c);
  89. CPUMF_EVENT_ATTR(cf_zec12, TLB2_PTE_WRITES, 0x008d);
  90. CPUMF_EVENT_ATTR(cf_zec12, TLB2_CRSTE_HPAGE_WRITES, 0x008e);
  91. CPUMF_EVENT_ATTR(cf_zec12, TLB2_CRSTE_WRITES, 0x008f);
  92. CPUMF_EVENT_ATTR(cf_zec12, L1D_ONCHIP_L3_SOURCED_WRITES, 0x0090);
  93. CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFCHIP_L3_SOURCED_WRITES, 0x0091);
  94. CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFBOOK_L3_SOURCED_WRITES, 0x0092);
  95. CPUMF_EVENT_ATTR(cf_zec12, L1D_ONBOOK_L4_SOURCED_WRITES, 0x0093);
  96. CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFBOOK_L4_SOURCED_WRITES, 0x0094);
  97. CPUMF_EVENT_ATTR(cf_zec12, TX_NC_TEND, 0x0095);
  98. CPUMF_EVENT_ATTR(cf_zec12, L1D_ONCHIP_L3_SOURCED_WRITES_IV, 0x0096);
  99. CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFCHIP_L3_SOURCED_WRITES_IV, 0x0097);
  100. CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFBOOK_L3_SOURCED_WRITES_IV, 0x0098);
  101. CPUMF_EVENT_ATTR(cf_zec12, L1I_ONCHIP_L3_SOURCED_WRITES, 0x0099);
  102. CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFCHIP_L3_SOURCED_WRITES, 0x009a);
  103. CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFBOOK_L3_SOURCED_WRITES, 0x009b);
  104. CPUMF_EVENT_ATTR(cf_zec12, L1I_ONBOOK_L4_SOURCED_WRITES, 0x009c);
  105. CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFBOOK_L4_SOURCED_WRITES, 0x009d);
  106. CPUMF_EVENT_ATTR(cf_zec12, TX_C_TEND, 0x009e);
  107. CPUMF_EVENT_ATTR(cf_zec12, L1I_ONCHIP_L3_SOURCED_WRITES_IV, 0x009f);
  108. CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFCHIP_L3_SOURCED_WRITES_IV, 0x00a0);
  109. CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFBOOK_L3_SOURCED_WRITES_IV, 0x00a1);
  110. CPUMF_EVENT_ATTR(cf_zec12, TX_NC_TABORT, 0x00b1);
  111. CPUMF_EVENT_ATTR(cf_zec12, TX_C_TABORT_NO_SPECIAL, 0x00b2);
  112. CPUMF_EVENT_ATTR(cf_zec12, TX_C_TABORT_SPECIAL, 0x00b3);
  113. CPUMF_EVENT_ATTR(cf_z13, L1D_WRITES_RO_EXCL, 0x0080);
  114. CPUMF_EVENT_ATTR(cf_z13, DTLB1_WRITES, 0x0081);
  115. CPUMF_EVENT_ATTR(cf_z13, DTLB1_MISSES, 0x0082);
  116. CPUMF_EVENT_ATTR(cf_z13, DTLB1_HPAGE_WRITES, 0x0083);
  117. CPUMF_EVENT_ATTR(cf_z13, DTLB1_GPAGE_WRITES, 0x0084);
  118. CPUMF_EVENT_ATTR(cf_z13, L1D_L2D_SOURCED_WRITES, 0x0085);
  119. CPUMF_EVENT_ATTR(cf_z13, ITLB1_WRITES, 0x0086);
  120. CPUMF_EVENT_ATTR(cf_z13, ITLB1_MISSES, 0x0087);
  121. CPUMF_EVENT_ATTR(cf_z13, L1I_L2I_SOURCED_WRITES, 0x0088);
  122. CPUMF_EVENT_ATTR(cf_z13, TLB2_PTE_WRITES, 0x0089);
  123. CPUMF_EVENT_ATTR(cf_z13, TLB2_CRSTE_HPAGE_WRITES, 0x008a);
  124. CPUMF_EVENT_ATTR(cf_z13, TLB2_CRSTE_WRITES, 0x008b);
  125. CPUMF_EVENT_ATTR(cf_z13, TX_C_TEND, 0x008c);
  126. CPUMF_EVENT_ATTR(cf_z13, TX_NC_TEND, 0x008d);
  127. CPUMF_EVENT_ATTR(cf_z13, L1C_TLB1_MISSES, 0x008f);
  128. CPUMF_EVENT_ATTR(cf_z13, L1D_ONCHIP_L3_SOURCED_WRITES, 0x0090);
  129. CPUMF_EVENT_ATTR(cf_z13, L1D_ONCHIP_L3_SOURCED_WRITES_IV, 0x0091);
  130. CPUMF_EVENT_ATTR(cf_z13, L1D_ONNODE_L4_SOURCED_WRITES, 0x0092);
  131. CPUMF_EVENT_ATTR(cf_z13, L1D_ONNODE_L3_SOURCED_WRITES_IV, 0x0093);
  132. CPUMF_EVENT_ATTR(cf_z13, L1D_ONNODE_L3_SOURCED_WRITES, 0x0094);
  133. CPUMF_EVENT_ATTR(cf_z13, L1D_ONDRAWER_L4_SOURCED_WRITES, 0x0095);
  134. CPUMF_EVENT_ATTR(cf_z13, L1D_ONDRAWER_L3_SOURCED_WRITES_IV, 0x0096);
  135. CPUMF_EVENT_ATTR(cf_z13, L1D_ONDRAWER_L3_SOURCED_WRITES, 0x0097);
  136. CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_SCOL_L4_SOURCED_WRITES, 0x0098);
  137. CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_SCOL_L3_SOURCED_WRITES_IV, 0x0099);
  138. CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_SCOL_L3_SOURCED_WRITES, 0x009a);
  139. CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_FCOL_L4_SOURCED_WRITES, 0x009b);
  140. CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_FCOL_L3_SOURCED_WRITES_IV, 0x009c);
  141. CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_FCOL_L3_SOURCED_WRITES, 0x009d);
  142. CPUMF_EVENT_ATTR(cf_z13, L1D_ONNODE_MEM_SOURCED_WRITES, 0x009e);
  143. CPUMF_EVENT_ATTR(cf_z13, L1D_ONDRAWER_MEM_SOURCED_WRITES, 0x009f);
  144. CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_MEM_SOURCED_WRITES, 0x00a0);
  145. CPUMF_EVENT_ATTR(cf_z13, L1D_ONCHIP_MEM_SOURCED_WRITES, 0x00a1);
  146. CPUMF_EVENT_ATTR(cf_z13, L1I_ONCHIP_L3_SOURCED_WRITES, 0x00a2);
  147. CPUMF_EVENT_ATTR(cf_z13, L1I_ONCHIP_L3_SOURCED_WRITES_IV, 0x00a3);
  148. CPUMF_EVENT_ATTR(cf_z13, L1I_ONNODE_L4_SOURCED_WRITES, 0x00a4);
  149. CPUMF_EVENT_ATTR(cf_z13, L1I_ONNODE_L3_SOURCED_WRITES_IV, 0x00a5);
  150. CPUMF_EVENT_ATTR(cf_z13, L1I_ONNODE_L3_SOURCED_WRITES, 0x00a6);
  151. CPUMF_EVENT_ATTR(cf_z13, L1I_ONDRAWER_L4_SOURCED_WRITES, 0x00a7);
  152. CPUMF_EVENT_ATTR(cf_z13, L1I_ONDRAWER_L3_SOURCED_WRITES_IV, 0x00a8);
  153. CPUMF_EVENT_ATTR(cf_z13, L1I_ONDRAWER_L3_SOURCED_WRITES, 0x00a9);
  154. CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_SCOL_L4_SOURCED_WRITES, 0x00aa);
  155. CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_SCOL_L3_SOURCED_WRITES_IV, 0x00ab);
  156. CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_SCOL_L3_SOURCED_WRITES, 0x00ac);
  157. CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_FCOL_L4_SOURCED_WRITES, 0x00ad);
  158. CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_FCOL_L3_SOURCED_WRITES_IV, 0x00ae);
  159. CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_FCOL_L3_SOURCED_WRITES, 0x00af);
  160. CPUMF_EVENT_ATTR(cf_z13, L1I_ONNODE_MEM_SOURCED_WRITES, 0x00b0);
  161. CPUMF_EVENT_ATTR(cf_z13, L1I_ONDRAWER_MEM_SOURCED_WRITES, 0x00b1);
  162. CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_MEM_SOURCED_WRITES, 0x00b2);
  163. CPUMF_EVENT_ATTR(cf_z13, L1I_ONCHIP_MEM_SOURCED_WRITES, 0x00b3);
  164. CPUMF_EVENT_ATTR(cf_z13, TX_NC_TABORT, 0x00da);
  165. CPUMF_EVENT_ATTR(cf_z13, TX_C_TABORT_NO_SPECIAL, 0x00db);
  166. CPUMF_EVENT_ATTR(cf_z13, TX_C_TABORT_SPECIAL, 0x00dc);
  167. CPUMF_EVENT_ATTR(cf_z13, MT_DIAG_CYCLES_ONE_THR_ACTIVE, 0x01c0);
  168. CPUMF_EVENT_ATTR(cf_z13, MT_DIAG_CYCLES_TWO_THR_ACTIVE, 0x01c1);
  169. static struct attribute *cpumcf_pmu_event_attr[] __initdata = {
  170. CPUMF_EVENT_PTR(cf, CPU_CYCLES),
  171. CPUMF_EVENT_PTR(cf, INSTRUCTIONS),
  172. CPUMF_EVENT_PTR(cf, L1I_DIR_WRITES),
  173. CPUMF_EVENT_PTR(cf, L1I_PENALTY_CYCLES),
  174. CPUMF_EVENT_PTR(cf, PROBLEM_STATE_CPU_CYCLES),
  175. CPUMF_EVENT_PTR(cf, PROBLEM_STATE_INSTRUCTIONS),
  176. CPUMF_EVENT_PTR(cf, PROBLEM_STATE_L1I_DIR_WRITES),
  177. CPUMF_EVENT_PTR(cf, PROBLEM_STATE_L1I_PENALTY_CYCLES),
  178. CPUMF_EVENT_PTR(cf, PROBLEM_STATE_L1D_DIR_WRITES),
  179. CPUMF_EVENT_PTR(cf, PROBLEM_STATE_L1D_PENALTY_CYCLES),
  180. CPUMF_EVENT_PTR(cf, L1D_DIR_WRITES),
  181. CPUMF_EVENT_PTR(cf, L1D_PENALTY_CYCLES),
  182. CPUMF_EVENT_PTR(cf, PRNG_FUNCTIONS),
  183. CPUMF_EVENT_PTR(cf, PRNG_CYCLES),
  184. CPUMF_EVENT_PTR(cf, PRNG_BLOCKED_FUNCTIONS),
  185. CPUMF_EVENT_PTR(cf, PRNG_BLOCKED_CYCLES),
  186. CPUMF_EVENT_PTR(cf, SHA_FUNCTIONS),
  187. CPUMF_EVENT_PTR(cf, SHA_CYCLES),
  188. CPUMF_EVENT_PTR(cf, SHA_BLOCKED_FUNCTIONS),
  189. CPUMF_EVENT_PTR(cf, SHA_BLOCKED_CYCLES),
  190. CPUMF_EVENT_PTR(cf, DEA_FUNCTIONS),
  191. CPUMF_EVENT_PTR(cf, DEA_CYCLES),
  192. CPUMF_EVENT_PTR(cf, DEA_BLOCKED_FUNCTIONS),
  193. CPUMF_EVENT_PTR(cf, DEA_BLOCKED_CYCLES),
  194. CPUMF_EVENT_PTR(cf, AES_FUNCTIONS),
  195. CPUMF_EVENT_PTR(cf, AES_CYCLES),
  196. CPUMF_EVENT_PTR(cf, AES_BLOCKED_FUNCTIONS),
  197. CPUMF_EVENT_PTR(cf, AES_BLOCKED_CYCLES),
  198. NULL,
  199. };
  200. static struct attribute *cpumcf_z10_pmu_event_attr[] __initdata = {
  201. CPUMF_EVENT_PTR(cf_z10, L1I_L2_SOURCED_WRITES),
  202. CPUMF_EVENT_PTR(cf_z10, L1D_L2_SOURCED_WRITES),
  203. CPUMF_EVENT_PTR(cf_z10, L1I_L3_LOCAL_WRITES),
  204. CPUMF_EVENT_PTR(cf_z10, L1D_L3_LOCAL_WRITES),
  205. CPUMF_EVENT_PTR(cf_z10, L1I_L3_REMOTE_WRITES),
  206. CPUMF_EVENT_PTR(cf_z10, L1D_L3_REMOTE_WRITES),
  207. CPUMF_EVENT_PTR(cf_z10, L1D_LMEM_SOURCED_WRITES),
  208. CPUMF_EVENT_PTR(cf_z10, L1I_LMEM_SOURCED_WRITES),
  209. CPUMF_EVENT_PTR(cf_z10, L1D_RO_EXCL_WRITES),
  210. CPUMF_EVENT_PTR(cf_z10, L1I_CACHELINE_INVALIDATES),
  211. CPUMF_EVENT_PTR(cf_z10, ITLB1_WRITES),
  212. CPUMF_EVENT_PTR(cf_z10, DTLB1_WRITES),
  213. CPUMF_EVENT_PTR(cf_z10, TLB2_PTE_WRITES),
  214. CPUMF_EVENT_PTR(cf_z10, TLB2_CRSTE_WRITES),
  215. CPUMF_EVENT_PTR(cf_z10, TLB2_CRSTE_HPAGE_WRITES),
  216. CPUMF_EVENT_PTR(cf_z10, ITLB1_MISSES),
  217. CPUMF_EVENT_PTR(cf_z10, DTLB1_MISSES),
  218. CPUMF_EVENT_PTR(cf_z10, L2C_STORES_SENT),
  219. NULL,
  220. };
  221. static struct attribute *cpumcf_z196_pmu_event_attr[] __initdata = {
  222. CPUMF_EVENT_PTR(cf_z196, L1D_L2_SOURCED_WRITES),
  223. CPUMF_EVENT_PTR(cf_z196, L1I_L2_SOURCED_WRITES),
  224. CPUMF_EVENT_PTR(cf_z196, DTLB1_MISSES),
  225. CPUMF_EVENT_PTR(cf_z196, ITLB1_MISSES),
  226. CPUMF_EVENT_PTR(cf_z196, L2C_STORES_SENT),
  227. CPUMF_EVENT_PTR(cf_z196, L1D_OFFBOOK_L3_SOURCED_WRITES),
  228. CPUMF_EVENT_PTR(cf_z196, L1D_ONBOOK_L4_SOURCED_WRITES),
  229. CPUMF_EVENT_PTR(cf_z196, L1I_ONBOOK_L4_SOURCED_WRITES),
  230. CPUMF_EVENT_PTR(cf_z196, L1D_RO_EXCL_WRITES),
  231. CPUMF_EVENT_PTR(cf_z196, L1D_OFFBOOK_L4_SOURCED_WRITES),
  232. CPUMF_EVENT_PTR(cf_z196, L1I_OFFBOOK_L4_SOURCED_WRITES),
  233. CPUMF_EVENT_PTR(cf_z196, DTLB1_HPAGE_WRITES),
  234. CPUMF_EVENT_PTR(cf_z196, L1D_LMEM_SOURCED_WRITES),
  235. CPUMF_EVENT_PTR(cf_z196, L1I_LMEM_SOURCED_WRITES),
  236. CPUMF_EVENT_PTR(cf_z196, L1I_OFFBOOK_L3_SOURCED_WRITES),
  237. CPUMF_EVENT_PTR(cf_z196, DTLB1_WRITES),
  238. CPUMF_EVENT_PTR(cf_z196, ITLB1_WRITES),
  239. CPUMF_EVENT_PTR(cf_z196, TLB2_PTE_WRITES),
  240. CPUMF_EVENT_PTR(cf_z196, TLB2_CRSTE_HPAGE_WRITES),
  241. CPUMF_EVENT_PTR(cf_z196, TLB2_CRSTE_WRITES),
  242. CPUMF_EVENT_PTR(cf_z196, L1D_ONCHIP_L3_SOURCED_WRITES),
  243. CPUMF_EVENT_PTR(cf_z196, L1D_OFFCHIP_L3_SOURCED_WRITES),
  244. CPUMF_EVENT_PTR(cf_z196, L1I_ONCHIP_L3_SOURCED_WRITES),
  245. CPUMF_EVENT_PTR(cf_z196, L1I_OFFCHIP_L3_SOURCED_WRITES),
  246. NULL,
  247. };
  248. static struct attribute *cpumcf_zec12_pmu_event_attr[] __initdata = {
  249. CPUMF_EVENT_PTR(cf_zec12, DTLB1_MISSES),
  250. CPUMF_EVENT_PTR(cf_zec12, ITLB1_MISSES),
  251. CPUMF_EVENT_PTR(cf_zec12, L1D_L2I_SOURCED_WRITES),
  252. CPUMF_EVENT_PTR(cf_zec12, L1I_L2I_SOURCED_WRITES),
  253. CPUMF_EVENT_PTR(cf_zec12, L1D_L2D_SOURCED_WRITES),
  254. CPUMF_EVENT_PTR(cf_zec12, DTLB1_WRITES),
  255. CPUMF_EVENT_PTR(cf_zec12, L1D_LMEM_SOURCED_WRITES),
  256. CPUMF_EVENT_PTR(cf_zec12, L1I_LMEM_SOURCED_WRITES),
  257. CPUMF_EVENT_PTR(cf_zec12, L1D_RO_EXCL_WRITES),
  258. CPUMF_EVENT_PTR(cf_zec12, DTLB1_HPAGE_WRITES),
  259. CPUMF_EVENT_PTR(cf_zec12, ITLB1_WRITES),
  260. CPUMF_EVENT_PTR(cf_zec12, TLB2_PTE_WRITES),
  261. CPUMF_EVENT_PTR(cf_zec12, TLB2_CRSTE_HPAGE_WRITES),
  262. CPUMF_EVENT_PTR(cf_zec12, TLB2_CRSTE_WRITES),
  263. CPUMF_EVENT_PTR(cf_zec12, L1D_ONCHIP_L3_SOURCED_WRITES),
  264. CPUMF_EVENT_PTR(cf_zec12, L1D_OFFCHIP_L3_SOURCED_WRITES),
  265. CPUMF_EVENT_PTR(cf_zec12, L1D_OFFBOOK_L3_SOURCED_WRITES),
  266. CPUMF_EVENT_PTR(cf_zec12, L1D_ONBOOK_L4_SOURCED_WRITES),
  267. CPUMF_EVENT_PTR(cf_zec12, L1D_OFFBOOK_L4_SOURCED_WRITES),
  268. CPUMF_EVENT_PTR(cf_zec12, TX_NC_TEND),
  269. CPUMF_EVENT_PTR(cf_zec12, L1D_ONCHIP_L3_SOURCED_WRITES_IV),
  270. CPUMF_EVENT_PTR(cf_zec12, L1D_OFFCHIP_L3_SOURCED_WRITES_IV),
  271. CPUMF_EVENT_PTR(cf_zec12, L1D_OFFBOOK_L3_SOURCED_WRITES_IV),
  272. CPUMF_EVENT_PTR(cf_zec12, L1I_ONCHIP_L3_SOURCED_WRITES),
  273. CPUMF_EVENT_PTR(cf_zec12, L1I_OFFCHIP_L3_SOURCED_WRITES),
  274. CPUMF_EVENT_PTR(cf_zec12, L1I_OFFBOOK_L3_SOURCED_WRITES),
  275. CPUMF_EVENT_PTR(cf_zec12, L1I_ONBOOK_L4_SOURCED_WRITES),
  276. CPUMF_EVENT_PTR(cf_zec12, L1I_OFFBOOK_L4_SOURCED_WRITES),
  277. CPUMF_EVENT_PTR(cf_zec12, TX_C_TEND),
  278. CPUMF_EVENT_PTR(cf_zec12, L1I_ONCHIP_L3_SOURCED_WRITES_IV),
  279. CPUMF_EVENT_PTR(cf_zec12, L1I_OFFCHIP_L3_SOURCED_WRITES_IV),
  280. CPUMF_EVENT_PTR(cf_zec12, L1I_OFFBOOK_L3_SOURCED_WRITES_IV),
  281. CPUMF_EVENT_PTR(cf_zec12, TX_NC_TABORT),
  282. CPUMF_EVENT_PTR(cf_zec12, TX_C_TABORT_NO_SPECIAL),
  283. CPUMF_EVENT_PTR(cf_zec12, TX_C_TABORT_SPECIAL),
  284. NULL,
  285. };
  286. static struct attribute *cpumcf_z13_pmu_event_attr[] __initdata = {
  287. CPUMF_EVENT_PTR(cf_z13, L1D_WRITES_RO_EXCL),
  288. CPUMF_EVENT_PTR(cf_z13, DTLB1_WRITES),
  289. CPUMF_EVENT_PTR(cf_z13, DTLB1_MISSES),
  290. CPUMF_EVENT_PTR(cf_z13, DTLB1_HPAGE_WRITES),
  291. CPUMF_EVENT_PTR(cf_z13, DTLB1_GPAGE_WRITES),
  292. CPUMF_EVENT_PTR(cf_z13, L1D_L2D_SOURCED_WRITES),
  293. CPUMF_EVENT_PTR(cf_z13, ITLB1_WRITES),
  294. CPUMF_EVENT_PTR(cf_z13, ITLB1_MISSES),
  295. CPUMF_EVENT_PTR(cf_z13, L1I_L2I_SOURCED_WRITES),
  296. CPUMF_EVENT_PTR(cf_z13, TLB2_PTE_WRITES),
  297. CPUMF_EVENT_PTR(cf_z13, TLB2_CRSTE_HPAGE_WRITES),
  298. CPUMF_EVENT_PTR(cf_z13, TLB2_CRSTE_WRITES),
  299. CPUMF_EVENT_PTR(cf_z13, TX_C_TEND),
  300. CPUMF_EVENT_PTR(cf_z13, TX_NC_TEND),
  301. CPUMF_EVENT_PTR(cf_z13, L1C_TLB1_MISSES),
  302. CPUMF_EVENT_PTR(cf_z13, L1D_ONCHIP_L3_SOURCED_WRITES),
  303. CPUMF_EVENT_PTR(cf_z13, L1D_ONCHIP_L3_SOURCED_WRITES_IV),
  304. CPUMF_EVENT_PTR(cf_z13, L1D_ONNODE_L4_SOURCED_WRITES),
  305. CPUMF_EVENT_PTR(cf_z13, L1D_ONNODE_L3_SOURCED_WRITES_IV),
  306. CPUMF_EVENT_PTR(cf_z13, L1D_ONNODE_L3_SOURCED_WRITES),
  307. CPUMF_EVENT_PTR(cf_z13, L1D_ONDRAWER_L4_SOURCED_WRITES),
  308. CPUMF_EVENT_PTR(cf_z13, L1D_ONDRAWER_L3_SOURCED_WRITES_IV),
  309. CPUMF_EVENT_PTR(cf_z13, L1D_ONDRAWER_L3_SOURCED_WRITES),
  310. CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_SCOL_L4_SOURCED_WRITES),
  311. CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_SCOL_L3_SOURCED_WRITES_IV),
  312. CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_SCOL_L3_SOURCED_WRITES),
  313. CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_FCOL_L4_SOURCED_WRITES),
  314. CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_FCOL_L3_SOURCED_WRITES_IV),
  315. CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_FCOL_L3_SOURCED_WRITES),
  316. CPUMF_EVENT_PTR(cf_z13, L1D_ONNODE_MEM_SOURCED_WRITES),
  317. CPUMF_EVENT_PTR(cf_z13, L1D_ONDRAWER_MEM_SOURCED_WRITES),
  318. CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_MEM_SOURCED_WRITES),
  319. CPUMF_EVENT_PTR(cf_z13, L1D_ONCHIP_MEM_SOURCED_WRITES),
  320. CPUMF_EVENT_PTR(cf_z13, L1I_ONCHIP_L3_SOURCED_WRITES),
  321. CPUMF_EVENT_PTR(cf_z13, L1I_ONCHIP_L3_SOURCED_WRITES_IV),
  322. CPUMF_EVENT_PTR(cf_z13, L1I_ONNODE_L4_SOURCED_WRITES),
  323. CPUMF_EVENT_PTR(cf_z13, L1I_ONNODE_L3_SOURCED_WRITES_IV),
  324. CPUMF_EVENT_PTR(cf_z13, L1I_ONNODE_L3_SOURCED_WRITES),
  325. CPUMF_EVENT_PTR(cf_z13, L1I_ONDRAWER_L4_SOURCED_WRITES),
  326. CPUMF_EVENT_PTR(cf_z13, L1I_ONDRAWER_L3_SOURCED_WRITES_IV),
  327. CPUMF_EVENT_PTR(cf_z13, L1I_ONDRAWER_L3_SOURCED_WRITES),
  328. CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_SCOL_L4_SOURCED_WRITES),
  329. CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_SCOL_L3_SOURCED_WRITES_IV),
  330. CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_SCOL_L3_SOURCED_WRITES),
  331. CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_FCOL_L4_SOURCED_WRITES),
  332. CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_FCOL_L3_SOURCED_WRITES_IV),
  333. CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_FCOL_L3_SOURCED_WRITES),
  334. CPUMF_EVENT_PTR(cf_z13, L1I_ONNODE_MEM_SOURCED_WRITES),
  335. CPUMF_EVENT_PTR(cf_z13, L1I_ONDRAWER_MEM_SOURCED_WRITES),
  336. CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_MEM_SOURCED_WRITES),
  337. CPUMF_EVENT_PTR(cf_z13, L1I_ONCHIP_MEM_SOURCED_WRITES),
  338. CPUMF_EVENT_PTR(cf_z13, TX_NC_TABORT),
  339. CPUMF_EVENT_PTR(cf_z13, TX_C_TABORT_NO_SPECIAL),
  340. CPUMF_EVENT_PTR(cf_z13, TX_C_TABORT_SPECIAL),
  341. CPUMF_EVENT_PTR(cf_z13, MT_DIAG_CYCLES_ONE_THR_ACTIVE),
  342. CPUMF_EVENT_PTR(cf_z13, MT_DIAG_CYCLES_TWO_THR_ACTIVE),
  343. NULL,
  344. };
  345. /* END: CPUM_CF COUNTER DEFINITIONS ===================================== */
  346. static struct attribute_group cpumcf_pmu_events_group = {
  347. .name = "events",
  348. };
  349. PMU_FORMAT_ATTR(event, "config:0-63");
  350. static struct attribute *cpumcf_pmu_format_attr[] = {
  351. &format_attr_event.attr,
  352. NULL,
  353. };
  354. static struct attribute_group cpumcf_pmu_format_group = {
  355. .name = "format",
  356. .attrs = cpumcf_pmu_format_attr,
  357. };
  358. static const struct attribute_group *cpumcf_pmu_attr_groups[] = {
  359. &cpumcf_pmu_events_group,
  360. &cpumcf_pmu_format_group,
  361. NULL,
  362. };
  363. static __init struct attribute **merge_attr(struct attribute **a,
  364. struct attribute **b)
  365. {
  366. struct attribute **new;
  367. int j, i;
  368. for (j = 0; a[j]; j++)
  369. ;
  370. for (i = 0; b[i]; i++)
  371. j++;
  372. j++;
  373. new = kmalloc(sizeof(struct attribute *) * j, GFP_KERNEL);
  374. if (!new)
  375. return NULL;
  376. j = 0;
  377. for (i = 0; a[i]; i++)
  378. new[j++] = a[i];
  379. for (i = 0; b[i]; i++)
  380. new[j++] = b[i];
  381. new[j] = NULL;
  382. return new;
  383. }
  384. __init const struct attribute_group **cpumf_cf_event_group(void)
  385. {
  386. struct attribute **combined, **model;
  387. struct attribute *none[] = { NULL };
  388. struct cpuid cpu_id;
  389. get_cpu_id(&cpu_id);
  390. switch (cpu_id.machine) {
  391. case 0x2097:
  392. case 0x2098:
  393. model = cpumcf_z10_pmu_event_attr;
  394. break;
  395. case 0x2817:
  396. case 0x2818:
  397. model = cpumcf_z196_pmu_event_attr;
  398. break;
  399. case 0x2827:
  400. case 0x2828:
  401. model = cpumcf_zec12_pmu_event_attr;
  402. break;
  403. case 0x2964:
  404. case 0x2965:
  405. model = cpumcf_z13_pmu_event_attr;
  406. break;
  407. default:
  408. model = none;
  409. break;
  410. }
  411. combined = merge_attr(cpumcf_pmu_event_attr, model);
  412. if (combined)
  413. cpumcf_pmu_events_group.attrs = combined;
  414. return cpumcf_pmu_attr_groups;
  415. }