init.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 2000 Ralf Baechle
  7. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  8. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  9. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  10. */
  11. #include <linux/bug.h>
  12. #include <linux/init.h>
  13. #include <linux/export.h>
  14. #include <linux/signal.h>
  15. #include <linux/sched.h>
  16. #include <linux/smp.h>
  17. #include <linux/kernel.h>
  18. #include <linux/errno.h>
  19. #include <linux/string.h>
  20. #include <linux/types.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/ptrace.h>
  23. #include <linux/mman.h>
  24. #include <linux/mm.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/highmem.h>
  27. #include <linux/swap.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/pfn.h>
  30. #include <linux/hardirq.h>
  31. #include <linux/gfp.h>
  32. #include <linux/kcore.h>
  33. #include <linux/export.h>
  34. #include <asm/asm-offsets.h>
  35. #include <asm/bootinfo.h>
  36. #include <asm/cachectl.h>
  37. #include <asm/cpu.h>
  38. #include <asm/dma.h>
  39. #include <asm/kmap_types.h>
  40. #include <asm/maar.h>
  41. #include <asm/mmu_context.h>
  42. #include <asm/sections.h>
  43. #include <asm/pgtable.h>
  44. #include <asm/pgalloc.h>
  45. #include <asm/tlb.h>
  46. #include <asm/fixmap.h>
  47. #include <asm/maar.h>
  48. /*
  49. * We have up to 8 empty zeroed pages so we can map one of the right colour
  50. * when needed. This is necessary only on R4000 / R4400 SC and MC versions
  51. * where we have to avoid VCED / VECI exceptions for good performance at
  52. * any price. Since page is never written to after the initialization we
  53. * don't have to care about aliases on other CPUs.
  54. */
  55. unsigned long empty_zero_page, zero_page_mask;
  56. EXPORT_SYMBOL_GPL(empty_zero_page);
  57. EXPORT_SYMBOL(zero_page_mask);
  58. /*
  59. * Not static inline because used by IP27 special magic initialization code
  60. */
  61. void setup_zero_pages(void)
  62. {
  63. unsigned int order, i;
  64. struct page *page;
  65. if (cpu_has_vce)
  66. order = 3;
  67. else
  68. order = 0;
  69. empty_zero_page = __get_free_pages(GFP_KERNEL | __GFP_ZERO, order);
  70. if (!empty_zero_page)
  71. panic("Oh boy, that early out of memory?");
  72. page = virt_to_page((void *)empty_zero_page);
  73. split_page(page, order);
  74. for (i = 0; i < (1 << order); i++, page++)
  75. mark_page_reserved(page);
  76. zero_page_mask = ((PAGE_SIZE << order) - 1) & PAGE_MASK;
  77. }
  78. static void *__kmap_pgprot(struct page *page, unsigned long addr, pgprot_t prot)
  79. {
  80. enum fixed_addresses idx;
  81. unsigned long vaddr, flags, entrylo;
  82. unsigned long old_ctx;
  83. pte_t pte;
  84. int tlbidx;
  85. BUG_ON(Page_dcache_dirty(page));
  86. preempt_disable();
  87. pagefault_disable();
  88. idx = (addr >> PAGE_SHIFT) & (FIX_N_COLOURS - 1);
  89. idx += in_interrupt() ? FIX_N_COLOURS : 0;
  90. vaddr = __fix_to_virt(FIX_CMAP_END - idx);
  91. pte = mk_pte(page, prot);
  92. #if defined(CONFIG_XPA)
  93. entrylo = pte_to_entrylo(pte.pte_high);
  94. #elif defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
  95. entrylo = pte.pte_high;
  96. #else
  97. entrylo = pte_to_entrylo(pte_val(pte));
  98. #endif
  99. local_irq_save(flags);
  100. old_ctx = read_c0_entryhi();
  101. write_c0_entryhi(vaddr & (PAGE_MASK << 1));
  102. write_c0_entrylo0(entrylo);
  103. write_c0_entrylo1(entrylo);
  104. #ifdef CONFIG_XPA
  105. if (cpu_has_xpa) {
  106. entrylo = (pte.pte_low & _PFNX_MASK);
  107. writex_c0_entrylo0(entrylo);
  108. writex_c0_entrylo1(entrylo);
  109. }
  110. #endif
  111. tlbidx = num_wired_entries();
  112. write_c0_wired(tlbidx + 1);
  113. write_c0_index(tlbidx);
  114. mtc0_tlbw_hazard();
  115. tlb_write_indexed();
  116. tlbw_use_hazard();
  117. write_c0_entryhi(old_ctx);
  118. local_irq_restore(flags);
  119. return (void*) vaddr;
  120. }
  121. void *kmap_coherent(struct page *page, unsigned long addr)
  122. {
  123. return __kmap_pgprot(page, addr, PAGE_KERNEL);
  124. }
  125. void *kmap_noncoherent(struct page *page, unsigned long addr)
  126. {
  127. return __kmap_pgprot(page, addr, PAGE_KERNEL_NC);
  128. }
  129. void kunmap_coherent(void)
  130. {
  131. unsigned int wired;
  132. unsigned long flags, old_ctx;
  133. local_irq_save(flags);
  134. old_ctx = read_c0_entryhi();
  135. wired = num_wired_entries() - 1;
  136. write_c0_wired(wired);
  137. write_c0_index(wired);
  138. write_c0_entryhi(UNIQUE_ENTRYHI(wired));
  139. write_c0_entrylo0(0);
  140. write_c0_entrylo1(0);
  141. mtc0_tlbw_hazard();
  142. tlb_write_indexed();
  143. tlbw_use_hazard();
  144. write_c0_entryhi(old_ctx);
  145. local_irq_restore(flags);
  146. pagefault_enable();
  147. preempt_enable();
  148. }
  149. void copy_user_highpage(struct page *to, struct page *from,
  150. unsigned long vaddr, struct vm_area_struct *vma)
  151. {
  152. void *vfrom, *vto;
  153. vto = kmap_atomic(to);
  154. if (cpu_has_dc_aliases &&
  155. page_mapcount(from) && !Page_dcache_dirty(from)) {
  156. vfrom = kmap_coherent(from, vaddr);
  157. copy_page(vto, vfrom);
  158. kunmap_coherent();
  159. } else {
  160. vfrom = kmap_atomic(from);
  161. copy_page(vto, vfrom);
  162. kunmap_atomic(vfrom);
  163. }
  164. if ((!cpu_has_ic_fills_f_dc) ||
  165. pages_do_alias((unsigned long)vto, vaddr & PAGE_MASK))
  166. flush_data_cache_page((unsigned long)vto);
  167. kunmap_atomic(vto);
  168. /* Make sure this page is cleared on other CPU's too before using it */
  169. smp_wmb();
  170. }
  171. void copy_to_user_page(struct vm_area_struct *vma,
  172. struct page *page, unsigned long vaddr, void *dst, const void *src,
  173. unsigned long len)
  174. {
  175. if (cpu_has_dc_aliases &&
  176. page_mapcount(page) && !Page_dcache_dirty(page)) {
  177. void *vto = kmap_coherent(page, vaddr) + (vaddr & ~PAGE_MASK);
  178. memcpy(vto, src, len);
  179. kunmap_coherent();
  180. } else {
  181. memcpy(dst, src, len);
  182. if (cpu_has_dc_aliases)
  183. SetPageDcacheDirty(page);
  184. }
  185. if (vma->vm_flags & VM_EXEC)
  186. flush_cache_page(vma, vaddr, page_to_pfn(page));
  187. }
  188. void copy_from_user_page(struct vm_area_struct *vma,
  189. struct page *page, unsigned long vaddr, void *dst, const void *src,
  190. unsigned long len)
  191. {
  192. if (cpu_has_dc_aliases &&
  193. page_mapcount(page) && !Page_dcache_dirty(page)) {
  194. void *vfrom = kmap_coherent(page, vaddr) + (vaddr & ~PAGE_MASK);
  195. memcpy(dst, vfrom, len);
  196. kunmap_coherent();
  197. } else {
  198. memcpy(dst, src, len);
  199. if (cpu_has_dc_aliases)
  200. SetPageDcacheDirty(page);
  201. }
  202. }
  203. EXPORT_SYMBOL_GPL(copy_from_user_page);
  204. void __init fixrange_init(unsigned long start, unsigned long end,
  205. pgd_t *pgd_base)
  206. {
  207. #ifdef CONFIG_HIGHMEM
  208. pgd_t *pgd;
  209. pud_t *pud;
  210. pmd_t *pmd;
  211. pte_t *pte;
  212. int i, j, k;
  213. unsigned long vaddr;
  214. vaddr = start;
  215. i = __pgd_offset(vaddr);
  216. j = __pud_offset(vaddr);
  217. k = __pmd_offset(vaddr);
  218. pgd = pgd_base + i;
  219. for ( ; (i < PTRS_PER_PGD) && (vaddr < end); pgd++, i++) {
  220. pud = (pud_t *)pgd;
  221. for ( ; (j < PTRS_PER_PUD) && (vaddr < end); pud++, j++) {
  222. pmd = (pmd_t *)pud;
  223. for (; (k < PTRS_PER_PMD) && (vaddr < end); pmd++, k++) {
  224. if (pmd_none(*pmd)) {
  225. pte = (pte_t *) alloc_bootmem_low_pages(PAGE_SIZE);
  226. set_pmd(pmd, __pmd((unsigned long)pte));
  227. BUG_ON(pte != pte_offset_kernel(pmd, 0));
  228. }
  229. vaddr += PMD_SIZE;
  230. }
  231. k = 0;
  232. }
  233. j = 0;
  234. }
  235. #endif
  236. }
  237. unsigned __weak platform_maar_init(unsigned num_pairs)
  238. {
  239. struct maar_config cfg[BOOT_MEM_MAP_MAX];
  240. unsigned i, num_configured, num_cfg = 0;
  241. for (i = 0; i < boot_mem_map.nr_map; i++) {
  242. switch (boot_mem_map.map[i].type) {
  243. case BOOT_MEM_RAM:
  244. case BOOT_MEM_INIT_RAM:
  245. break;
  246. default:
  247. continue;
  248. }
  249. /* Round lower up */
  250. cfg[num_cfg].lower = boot_mem_map.map[i].addr;
  251. cfg[num_cfg].lower = (cfg[num_cfg].lower + 0xffff) & ~0xffff;
  252. /* Round upper down */
  253. cfg[num_cfg].upper = boot_mem_map.map[i].addr +
  254. boot_mem_map.map[i].size;
  255. cfg[num_cfg].upper = (cfg[num_cfg].upper & ~0xffff) - 1;
  256. cfg[num_cfg].attrs = MIPS_MAAR_S;
  257. num_cfg++;
  258. }
  259. num_configured = maar_config(cfg, num_cfg, num_pairs);
  260. if (num_configured < num_cfg)
  261. pr_warn("Not enough MAAR pairs (%u) for all bootmem regions (%u)\n",
  262. num_pairs, num_cfg);
  263. return num_configured;
  264. }
  265. void maar_init(void)
  266. {
  267. unsigned num_maars, used, i;
  268. phys_addr_t lower, upper, attr;
  269. static struct {
  270. struct maar_config cfgs[3];
  271. unsigned used;
  272. } recorded = { { { 0 } }, 0 };
  273. if (!cpu_has_maar)
  274. return;
  275. /* Detect the number of MAARs */
  276. write_c0_maari(~0);
  277. back_to_back_c0_hazard();
  278. num_maars = read_c0_maari() + 1;
  279. /* MAARs should be in pairs */
  280. WARN_ON(num_maars % 2);
  281. /* Set MAARs using values we recorded already */
  282. if (recorded.used) {
  283. used = maar_config(recorded.cfgs, recorded.used, num_maars / 2);
  284. BUG_ON(used != recorded.used);
  285. } else {
  286. /* Configure the required MAARs */
  287. used = platform_maar_init(num_maars / 2);
  288. }
  289. /* Disable any further MAARs */
  290. for (i = (used * 2); i < num_maars; i++) {
  291. write_c0_maari(i);
  292. back_to_back_c0_hazard();
  293. write_c0_maar(0);
  294. back_to_back_c0_hazard();
  295. }
  296. if (recorded.used)
  297. return;
  298. pr_info("MAAR configuration:\n");
  299. for (i = 0; i < num_maars; i += 2) {
  300. write_c0_maari(i);
  301. back_to_back_c0_hazard();
  302. upper = read_c0_maar();
  303. write_c0_maari(i + 1);
  304. back_to_back_c0_hazard();
  305. lower = read_c0_maar();
  306. attr = lower & upper;
  307. lower = (lower & MIPS_MAAR_ADDR) << 4;
  308. upper = ((upper & MIPS_MAAR_ADDR) << 4) | 0xffff;
  309. pr_info(" [%d]: ", i / 2);
  310. if (!(attr & MIPS_MAAR_VL)) {
  311. pr_cont("disabled\n");
  312. continue;
  313. }
  314. pr_cont("%pa-%pa", &lower, &upper);
  315. if (attr & MIPS_MAAR_S)
  316. pr_cont(" speculate");
  317. pr_cont("\n");
  318. /* Record the setup for use on secondary CPUs */
  319. if (used <= ARRAY_SIZE(recorded.cfgs)) {
  320. recorded.cfgs[recorded.used].lower = lower;
  321. recorded.cfgs[recorded.used].upper = upper;
  322. recorded.cfgs[recorded.used].attrs = attr;
  323. recorded.used++;
  324. }
  325. }
  326. }
  327. #ifndef CONFIG_NEED_MULTIPLE_NODES
  328. int page_is_ram(unsigned long pagenr)
  329. {
  330. int i;
  331. for (i = 0; i < boot_mem_map.nr_map; i++) {
  332. unsigned long addr, end;
  333. switch (boot_mem_map.map[i].type) {
  334. case BOOT_MEM_RAM:
  335. case BOOT_MEM_INIT_RAM:
  336. break;
  337. default:
  338. /* not usable memory */
  339. continue;
  340. }
  341. addr = PFN_UP(boot_mem_map.map[i].addr);
  342. end = PFN_DOWN(boot_mem_map.map[i].addr +
  343. boot_mem_map.map[i].size);
  344. if (pagenr >= addr && pagenr < end)
  345. return 1;
  346. }
  347. return 0;
  348. }
  349. void __init paging_init(void)
  350. {
  351. unsigned long max_zone_pfns[MAX_NR_ZONES];
  352. unsigned long lastpfn __maybe_unused;
  353. pagetable_init();
  354. #ifdef CONFIG_HIGHMEM
  355. kmap_init();
  356. #endif
  357. #ifdef CONFIG_ZONE_DMA
  358. max_zone_pfns[ZONE_DMA] = MAX_DMA_PFN;
  359. #endif
  360. #ifdef CONFIG_ZONE_DMA32
  361. max_zone_pfns[ZONE_DMA32] = MAX_DMA32_PFN;
  362. #endif
  363. max_zone_pfns[ZONE_NORMAL] = max_low_pfn;
  364. lastpfn = max_low_pfn;
  365. #ifdef CONFIG_HIGHMEM
  366. max_zone_pfns[ZONE_HIGHMEM] = highend_pfn;
  367. lastpfn = highend_pfn;
  368. if (cpu_has_dc_aliases && max_low_pfn != highend_pfn) {
  369. printk(KERN_WARNING "This processor doesn't support highmem."
  370. " %ldk highmem ignored\n",
  371. (highend_pfn - max_low_pfn) << (PAGE_SHIFT - 10));
  372. max_zone_pfns[ZONE_HIGHMEM] = max_low_pfn;
  373. lastpfn = max_low_pfn;
  374. }
  375. #endif
  376. free_area_init_nodes(max_zone_pfns);
  377. }
  378. #ifdef CONFIG_64BIT
  379. static struct kcore_list kcore_kseg0;
  380. #endif
  381. static inline void mem_init_free_highmem(void)
  382. {
  383. #ifdef CONFIG_HIGHMEM
  384. unsigned long tmp;
  385. if (cpu_has_dc_aliases)
  386. return;
  387. for (tmp = highstart_pfn; tmp < highend_pfn; tmp++) {
  388. struct page *page = pfn_to_page(tmp);
  389. if (!page_is_ram(tmp))
  390. SetPageReserved(page);
  391. else
  392. free_highmem_page(page);
  393. }
  394. #endif
  395. }
  396. void __init mem_init(void)
  397. {
  398. #ifdef CONFIG_HIGHMEM
  399. #ifdef CONFIG_DISCONTIGMEM
  400. #error "CONFIG_HIGHMEM and CONFIG_DISCONTIGMEM dont work together yet"
  401. #endif
  402. max_mapnr = highend_pfn ? highend_pfn : max_low_pfn;
  403. #else
  404. max_mapnr = max_low_pfn;
  405. #endif
  406. high_memory = (void *) __va(max_low_pfn << PAGE_SHIFT);
  407. maar_init();
  408. free_all_bootmem();
  409. setup_zero_pages(); /* Setup zeroed pages. */
  410. mem_init_free_highmem();
  411. mem_init_print_info(NULL);
  412. #ifdef CONFIG_64BIT
  413. if ((unsigned long) &_text > (unsigned long) CKSEG0)
  414. /* The -4 is a hack so that user tools don't have to handle
  415. the overflow. */
  416. kclist_add(&kcore_kseg0, (void *) CKSEG0,
  417. 0x80000000 - 4, KCORE_TEXT);
  418. #endif
  419. }
  420. #endif /* !CONFIG_NEED_MULTIPLE_NODES */
  421. void free_init_pages(const char *what, unsigned long begin, unsigned long end)
  422. {
  423. unsigned long pfn;
  424. for (pfn = PFN_UP(begin); pfn < PFN_DOWN(end); pfn++) {
  425. struct page *page = pfn_to_page(pfn);
  426. void *addr = phys_to_virt(PFN_PHYS(pfn));
  427. memset(addr, POISON_FREE_INITMEM, PAGE_SIZE);
  428. free_reserved_page(page);
  429. }
  430. printk(KERN_INFO "Freeing %s: %ldk freed\n", what, (end - begin) >> 10);
  431. }
  432. #ifdef CONFIG_BLK_DEV_INITRD
  433. void free_initrd_mem(unsigned long start, unsigned long end)
  434. {
  435. free_reserved_area((void *)start, (void *)end, POISON_FREE_INITMEM,
  436. "initrd");
  437. }
  438. #endif
  439. void (*free_init_pages_eva)(void *begin, void *end) = NULL;
  440. void __ref free_initmem(void)
  441. {
  442. prom_free_prom_memory();
  443. /*
  444. * Let the platform define a specific function to free the
  445. * init section since EVA may have used any possible mapping
  446. * between virtual and physical addresses.
  447. */
  448. if (free_init_pages_eva)
  449. free_init_pages_eva((void *)&__init_begin, (void *)&__init_end);
  450. else
  451. free_initmem_default(POISON_FREE_INITMEM);
  452. }
  453. #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
  454. unsigned long pgd_current[NR_CPUS];
  455. #endif
  456. /*
  457. * gcc 3.3 and older have trouble determining that PTRS_PER_PGD and PGD_ORDER
  458. * are constants. So we use the variants from asm-offset.h until that gcc
  459. * will officially be retired.
  460. *
  461. * Align swapper_pg_dir in to 64K, allows its address to be loaded
  462. * with a single LUI instruction in the TLB handlers. If we used
  463. * __aligned(64K), its size would get rounded up to the alignment
  464. * size, and waste space. So we place it in its own section and align
  465. * it in the linker script.
  466. */
  467. pgd_t swapper_pg_dir[_PTRS_PER_PGD] __section(.bss..swapper_pg_dir);
  468. #ifndef __PAGETABLE_PUD_FOLDED
  469. pud_t invalid_pud_table[PTRS_PER_PUD] __page_aligned_bss;
  470. #endif
  471. #ifndef __PAGETABLE_PMD_FOLDED
  472. pmd_t invalid_pmd_table[PTRS_PER_PMD] __page_aligned_bss;
  473. EXPORT_SYMBOL_GPL(invalid_pmd_table);
  474. #endif
  475. pte_t invalid_pte_table[PTRS_PER_PTE] __page_aligned_bss;
  476. EXPORT_SYMBOL(invalid_pte_table);