prom.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Copyright (C) 2010 John Crispin <john@phrozen.org>
  7. */
  8. #include <linux/export.h>
  9. #include <linux/clk.h>
  10. #include <linux/bootmem.h>
  11. #include <linux/of_platform.h>
  12. #include <linux/of_fdt.h>
  13. #include <asm/bootinfo.h>
  14. #include <asm/time.h>
  15. #include <asm/prom.h>
  16. #include <lantiq.h>
  17. #include "prom.h"
  18. #include "clk.h"
  19. /* access to the ebu needs to be locked between different drivers */
  20. DEFINE_SPINLOCK(ebu_lock);
  21. EXPORT_SYMBOL_GPL(ebu_lock);
  22. /*
  23. * This is needed by the VPE loader code, just set it to 0 and assume
  24. * that the firmware hardcodes this value to something useful.
  25. */
  26. unsigned long physical_memsize = 0L;
  27. /*
  28. * this struct is filled by the soc specific detection code and holds
  29. * information about the specific soc type, revision and name
  30. */
  31. static struct ltq_soc_info soc_info;
  32. const char *get_system_type(void)
  33. {
  34. return soc_info.sys_type;
  35. }
  36. int ltq_soc_type(void)
  37. {
  38. return soc_info.type;
  39. }
  40. void __init prom_free_prom_memory(void)
  41. {
  42. }
  43. static void __init prom_init_cmdline(void)
  44. {
  45. int argc = fw_arg0;
  46. char **argv = (char **) KSEG1ADDR(fw_arg1);
  47. int i;
  48. arcs_cmdline[0] = '\0';
  49. for (i = 0; i < argc; i++) {
  50. char *p = (char *) KSEG1ADDR(argv[i]);
  51. if (CPHYSADDR(p) && *p) {
  52. strlcat(arcs_cmdline, p, sizeof(arcs_cmdline));
  53. strlcat(arcs_cmdline, " ", sizeof(arcs_cmdline));
  54. }
  55. }
  56. }
  57. void __init plat_mem_setup(void)
  58. {
  59. void *dtb;
  60. ioport_resource.start = IOPORT_RESOURCE_START;
  61. ioport_resource.end = IOPORT_RESOURCE_END;
  62. iomem_resource.start = IOMEM_RESOURCE_START;
  63. iomem_resource.end = IOMEM_RESOURCE_END;
  64. set_io_port_base((unsigned long) KSEG1);
  65. if (fw_passed_dtb) /* UHI interface */
  66. dtb = (void *)fw_passed_dtb;
  67. else if (__dtb_start != __dtb_end)
  68. dtb = (void *)__dtb_start;
  69. else
  70. panic("no dtb found");
  71. /*
  72. * Load the devicetree. This causes the chosen node to be
  73. * parsed resulting in our memory appearing
  74. */
  75. __dt_setup_arch(dtb);
  76. }
  77. void __init device_tree_init(void)
  78. {
  79. unflatten_and_copy_device_tree();
  80. }
  81. void __init prom_init(void)
  82. {
  83. /* call the soc specific detetcion code and get it to fill soc_info */
  84. ltq_soc_detect(&soc_info);
  85. snprintf(soc_info.sys_type, LTQ_SYS_TYPE_LEN - 1, "%s rev %s",
  86. soc_info.name, soc_info.rev_type);
  87. soc_info.sys_type[LTQ_SYS_TYPE_LEN - 1] = '\0';
  88. pr_info("SoC: %s\n", soc_info.sys_type);
  89. prom_init_cmdline();
  90. #if defined(CONFIG_MIPS_MT_SMP)
  91. if (register_vsmp_smp_ops())
  92. panic("failed to register_vsmp_smp_ops()");
  93. #endif
  94. }
  95. int __init plat_of_setup(void)
  96. {
  97. return __dt_register_buses(soc_info.compatible, "simple-bus");
  98. }
  99. arch_initcall(plat_of_setup);