bcsr.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. /*
  2. * bcsr.h -- Db1xxx/Pb1xxx Devboard CPLD registers ("BCSR") abstraction.
  3. *
  4. * All Alchemy development boards (except, of course, the weird PB1000)
  5. * have a few registers in a CPLD with standardised layout; they mostly
  6. * only differ in base address.
  7. * All registers are 16bits wide with 32bit spacing.
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/irqchip/chained_irq.h>
  11. #include <linux/init.h>
  12. #include <linux/export.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/irq.h>
  15. #include <asm/addrspace.h>
  16. #include <asm/io.h>
  17. #include <asm/mach-db1x00/bcsr.h>
  18. static struct bcsr_reg {
  19. void __iomem *raddr;
  20. spinlock_t lock;
  21. } bcsr_regs[BCSR_CNT];
  22. static void __iomem *bcsr_virt; /* KSEG1 addr of BCSR base */
  23. static int bcsr_csc_base; /* linux-irq of first cascaded irq */
  24. void __init bcsr_init(unsigned long bcsr1_phys, unsigned long bcsr2_phys)
  25. {
  26. int i;
  27. bcsr1_phys = KSEG1ADDR(CPHYSADDR(bcsr1_phys));
  28. bcsr2_phys = KSEG1ADDR(CPHYSADDR(bcsr2_phys));
  29. bcsr_virt = (void __iomem *)bcsr1_phys;
  30. for (i = 0; i < BCSR_CNT; i++) {
  31. if (i >= BCSR_HEXLEDS)
  32. bcsr_regs[i].raddr = (void __iomem *)bcsr2_phys +
  33. (0x04 * (i - BCSR_HEXLEDS));
  34. else
  35. bcsr_regs[i].raddr = (void __iomem *)bcsr1_phys +
  36. (0x04 * i);
  37. spin_lock_init(&bcsr_regs[i].lock);
  38. }
  39. }
  40. unsigned short bcsr_read(enum bcsr_id reg)
  41. {
  42. unsigned short r;
  43. unsigned long flags;
  44. spin_lock_irqsave(&bcsr_regs[reg].lock, flags);
  45. r = __raw_readw(bcsr_regs[reg].raddr);
  46. spin_unlock_irqrestore(&bcsr_regs[reg].lock, flags);
  47. return r;
  48. }
  49. EXPORT_SYMBOL_GPL(bcsr_read);
  50. void bcsr_write(enum bcsr_id reg, unsigned short val)
  51. {
  52. unsigned long flags;
  53. spin_lock_irqsave(&bcsr_regs[reg].lock, flags);
  54. __raw_writew(val, bcsr_regs[reg].raddr);
  55. wmb();
  56. spin_unlock_irqrestore(&bcsr_regs[reg].lock, flags);
  57. }
  58. EXPORT_SYMBOL_GPL(bcsr_write);
  59. void bcsr_mod(enum bcsr_id reg, unsigned short clr, unsigned short set)
  60. {
  61. unsigned short r;
  62. unsigned long flags;
  63. spin_lock_irqsave(&bcsr_regs[reg].lock, flags);
  64. r = __raw_readw(bcsr_regs[reg].raddr);
  65. r &= ~clr;
  66. r |= set;
  67. __raw_writew(r, bcsr_regs[reg].raddr);
  68. wmb();
  69. spin_unlock_irqrestore(&bcsr_regs[reg].lock, flags);
  70. }
  71. EXPORT_SYMBOL_GPL(bcsr_mod);
  72. /*
  73. * DB1200/PB1200 CPLD IRQ muxer
  74. */
  75. static void bcsr_csc_handler(struct irq_desc *d)
  76. {
  77. unsigned short bisr = __raw_readw(bcsr_virt + BCSR_REG_INTSTAT);
  78. struct irq_chip *chip = irq_desc_get_chip(d);
  79. chained_irq_enter(chip, d);
  80. generic_handle_irq(bcsr_csc_base + __ffs(bisr));
  81. chained_irq_exit(chip, d);
  82. }
  83. static void bcsr_irq_mask(struct irq_data *d)
  84. {
  85. unsigned short v = 1 << (d->irq - bcsr_csc_base);
  86. __raw_writew(v, bcsr_virt + BCSR_REG_MASKCLR);
  87. wmb();
  88. }
  89. static void bcsr_irq_maskack(struct irq_data *d)
  90. {
  91. unsigned short v = 1 << (d->irq - bcsr_csc_base);
  92. __raw_writew(v, bcsr_virt + BCSR_REG_MASKCLR);
  93. __raw_writew(v, bcsr_virt + BCSR_REG_INTSTAT); /* ack */
  94. wmb();
  95. }
  96. static void bcsr_irq_unmask(struct irq_data *d)
  97. {
  98. unsigned short v = 1 << (d->irq - bcsr_csc_base);
  99. __raw_writew(v, bcsr_virt + BCSR_REG_MASKSET);
  100. wmb();
  101. }
  102. static struct irq_chip bcsr_irq_type = {
  103. .name = "CPLD",
  104. .irq_mask = bcsr_irq_mask,
  105. .irq_mask_ack = bcsr_irq_maskack,
  106. .irq_unmask = bcsr_irq_unmask,
  107. };
  108. void __init bcsr_init_irq(int csc_start, int csc_end, int hook_irq)
  109. {
  110. unsigned int irq;
  111. /* mask & enable & ack all */
  112. __raw_writew(0xffff, bcsr_virt + BCSR_REG_MASKCLR);
  113. __raw_writew(0xffff, bcsr_virt + BCSR_REG_INTSET);
  114. __raw_writew(0xffff, bcsr_virt + BCSR_REG_INTSTAT);
  115. wmb();
  116. bcsr_csc_base = csc_start;
  117. for (irq = csc_start; irq <= csc_end; irq++)
  118. irq_set_chip_and_handler_name(irq, &bcsr_irq_type,
  119. handle_level_irq, "level");
  120. irq_set_chained_handler(hook_irq, bcsr_csc_handler);
  121. }