setup.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/cpu.h>
  32. #include <linux/kernel.h>
  33. #include <linux/reboot.h>
  34. #include <linux/sched/mm.h>
  35. #include <linux/sched/clock.h>
  36. #include <linux/sched/task_stack.h>
  37. #include <linux/seq_file.h>
  38. #include <linux/string.h>
  39. #include <linux/threads.h>
  40. #include <linux/screen_info.h>
  41. #include <linux/dmi.h>
  42. #include <linux/serial.h>
  43. #include <linux/serial_core.h>
  44. #include <linux/efi.h>
  45. #include <linux/initrd.h>
  46. #include <linux/pm.h>
  47. #include <linux/cpufreq.h>
  48. #include <linux/kexec.h>
  49. #include <linux/crash_dump.h>
  50. #include <asm/machvec.h>
  51. #include <asm/mca.h>
  52. #include <asm/meminit.h>
  53. #include <asm/page.h>
  54. #include <asm/patch.h>
  55. #include <asm/pgtable.h>
  56. #include <asm/processor.h>
  57. #include <asm/sal.h>
  58. #include <asm/sections.h>
  59. #include <asm/setup.h>
  60. #include <asm/smp.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/unistd.h>
  63. #include <asm/hpsim.h>
  64. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  65. # error "struct cpuinfo_ia64 too big!"
  66. #endif
  67. #ifdef CONFIG_SMP
  68. unsigned long __per_cpu_offset[NR_CPUS];
  69. EXPORT_SYMBOL(__per_cpu_offset);
  70. #endif
  71. DEFINE_PER_CPU(struct cpuinfo_ia64, ia64_cpu_info);
  72. EXPORT_SYMBOL(ia64_cpu_info);
  73. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  74. #ifdef CONFIG_SMP
  75. EXPORT_SYMBOL(local_per_cpu_offset);
  76. #endif
  77. unsigned long ia64_cycles_per_usec;
  78. struct ia64_boot_param *ia64_boot_param;
  79. struct screen_info screen_info;
  80. unsigned long vga_console_iobase;
  81. unsigned long vga_console_membase;
  82. static struct resource data_resource = {
  83. .name = "Kernel data",
  84. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  85. };
  86. static struct resource code_resource = {
  87. .name = "Kernel code",
  88. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  89. };
  90. static struct resource bss_resource = {
  91. .name = "Kernel bss",
  92. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  93. };
  94. unsigned long ia64_max_cacheline_size;
  95. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  96. EXPORT_SYMBOL(ia64_iobase);
  97. struct io_space io_space[MAX_IO_SPACES];
  98. EXPORT_SYMBOL(io_space);
  99. unsigned int num_io_spaces;
  100. /*
  101. * "flush_icache_range()" needs to know what processor dependent stride size to use
  102. * when it makes i-cache(s) coherent with d-caches.
  103. */
  104. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  105. unsigned long ia64_i_cache_stride_shift = ~0;
  106. /*
  107. * "clflush_cache_range()" needs to know what processor dependent stride size to
  108. * use when it flushes cache lines including both d-cache and i-cache.
  109. */
  110. /* Safest way to go: 32 bytes by 32 bytes */
  111. #define CACHE_STRIDE_SHIFT 5
  112. unsigned long ia64_cache_stride_shift = ~0;
  113. /*
  114. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  115. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  116. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  117. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  118. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  119. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  120. * page-size of 2^64.
  121. */
  122. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  123. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  124. /*
  125. * We use a special marker for the end of memory and it uses the extra (+1) slot
  126. */
  127. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  128. int num_rsvd_regions __initdata;
  129. /*
  130. * Filter incoming memory segments based on the primitive map created from the boot
  131. * parameters. Segments contained in the map are removed from the memory ranges. A
  132. * caller-specified function is called with the memory ranges that remain after filtering.
  133. * This routine does not assume the incoming segments are sorted.
  134. */
  135. int __init
  136. filter_rsvd_memory (u64 start, u64 end, void *arg)
  137. {
  138. u64 range_start, range_end, prev_start;
  139. void (*func)(unsigned long, unsigned long, int);
  140. int i;
  141. #if IGNORE_PFN0
  142. if (start == PAGE_OFFSET) {
  143. printk(KERN_WARNING "warning: skipping physical page 0\n");
  144. start += PAGE_SIZE;
  145. if (start >= end) return 0;
  146. }
  147. #endif
  148. /*
  149. * lowest possible address(walker uses virtual)
  150. */
  151. prev_start = PAGE_OFFSET;
  152. func = arg;
  153. for (i = 0; i < num_rsvd_regions; ++i) {
  154. range_start = max(start, prev_start);
  155. range_end = min(end, rsvd_region[i].start);
  156. if (range_start < range_end)
  157. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  158. /* nothing more available in this segment */
  159. if (range_end == end) return 0;
  160. prev_start = rsvd_region[i].end;
  161. }
  162. /* end of memory marker allows full processing inside loop body */
  163. return 0;
  164. }
  165. /*
  166. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  167. * are not filtered out.
  168. */
  169. int __init
  170. filter_memory(u64 start, u64 end, void *arg)
  171. {
  172. void (*func)(unsigned long, unsigned long, int);
  173. #if IGNORE_PFN0
  174. if (start == PAGE_OFFSET) {
  175. printk(KERN_WARNING "warning: skipping physical page 0\n");
  176. start += PAGE_SIZE;
  177. if (start >= end)
  178. return 0;
  179. }
  180. #endif
  181. func = arg;
  182. if (start < end)
  183. call_pernode_memory(__pa(start), end - start, func);
  184. return 0;
  185. }
  186. static void __init
  187. sort_regions (struct rsvd_region *rsvd_region, int max)
  188. {
  189. int j;
  190. /* simple bubble sorting */
  191. while (max--) {
  192. for (j = 0; j < max; ++j) {
  193. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  194. struct rsvd_region tmp;
  195. tmp = rsvd_region[j];
  196. rsvd_region[j] = rsvd_region[j + 1];
  197. rsvd_region[j + 1] = tmp;
  198. }
  199. }
  200. }
  201. }
  202. /* merge overlaps */
  203. static int __init
  204. merge_regions (struct rsvd_region *rsvd_region, int max)
  205. {
  206. int i;
  207. for (i = 1; i < max; ++i) {
  208. if (rsvd_region[i].start >= rsvd_region[i-1].end)
  209. continue;
  210. if (rsvd_region[i].end > rsvd_region[i-1].end)
  211. rsvd_region[i-1].end = rsvd_region[i].end;
  212. --max;
  213. memmove(&rsvd_region[i], &rsvd_region[i+1],
  214. (max - i) * sizeof(struct rsvd_region));
  215. }
  216. return max;
  217. }
  218. /*
  219. * Request address space for all standard resources
  220. */
  221. static int __init register_memory(void)
  222. {
  223. code_resource.start = ia64_tpa(_text);
  224. code_resource.end = ia64_tpa(_etext) - 1;
  225. data_resource.start = ia64_tpa(_etext);
  226. data_resource.end = ia64_tpa(_edata) - 1;
  227. bss_resource.start = ia64_tpa(__bss_start);
  228. bss_resource.end = ia64_tpa(_end) - 1;
  229. efi_initialize_iomem_resources(&code_resource, &data_resource,
  230. &bss_resource);
  231. return 0;
  232. }
  233. __initcall(register_memory);
  234. #ifdef CONFIG_KEXEC
  235. /*
  236. * This function checks if the reserved crashkernel is allowed on the specific
  237. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  238. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  239. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  240. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  241. *
  242. * So, the only machvec that really supports loading the kdump kernel
  243. * over 4 GB is "sn2".
  244. */
  245. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  246. {
  247. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  248. return 1;
  249. else
  250. return pbase < (1UL << 32);
  251. }
  252. static void __init setup_crashkernel(unsigned long total, int *n)
  253. {
  254. unsigned long long base = 0, size = 0;
  255. int ret;
  256. ret = parse_crashkernel(boot_command_line, total,
  257. &size, &base);
  258. if (ret == 0 && size > 0) {
  259. if (!base) {
  260. sort_regions(rsvd_region, *n);
  261. *n = merge_regions(rsvd_region, *n);
  262. base = kdump_find_rsvd_region(size,
  263. rsvd_region, *n);
  264. }
  265. if (!check_crashkernel_memory(base, size)) {
  266. pr_warning("crashkernel: There would be kdump memory "
  267. "at %ld GB but this is unusable because it "
  268. "must\nbe below 4 GB. Change the memory "
  269. "configuration of the machine.\n",
  270. (unsigned long)(base >> 30));
  271. return;
  272. }
  273. if (base != ~0UL) {
  274. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  275. "for crashkernel (System RAM: %ldMB)\n",
  276. (unsigned long)(size >> 20),
  277. (unsigned long)(base >> 20),
  278. (unsigned long)(total >> 20));
  279. rsvd_region[*n].start =
  280. (unsigned long)__va(base);
  281. rsvd_region[*n].end =
  282. (unsigned long)__va(base + size);
  283. (*n)++;
  284. crashk_res.start = base;
  285. crashk_res.end = base + size - 1;
  286. }
  287. }
  288. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  289. efi_memmap_res.end = efi_memmap_res.start +
  290. ia64_boot_param->efi_memmap_size;
  291. boot_param_res.start = __pa(ia64_boot_param);
  292. boot_param_res.end = boot_param_res.start +
  293. sizeof(*ia64_boot_param);
  294. }
  295. #else
  296. static inline void __init setup_crashkernel(unsigned long total, int *n)
  297. {}
  298. #endif
  299. /**
  300. * reserve_memory - setup reserved memory areas
  301. *
  302. * Setup the reserved memory areas set aside for the boot parameters,
  303. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  304. * see arch/ia64/include/asm/meminit.h if you need to define more.
  305. */
  306. void __init
  307. reserve_memory (void)
  308. {
  309. int n = 0;
  310. unsigned long total_memory;
  311. /*
  312. * none of the entries in this table overlap
  313. */
  314. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  315. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  316. n++;
  317. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  318. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  319. n++;
  320. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  321. rsvd_region[n].end = (rsvd_region[n].start
  322. + strlen(__va(ia64_boot_param->command_line)) + 1);
  323. n++;
  324. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  325. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  326. n++;
  327. #ifdef CONFIG_BLK_DEV_INITRD
  328. if (ia64_boot_param->initrd_start) {
  329. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  330. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  331. n++;
  332. }
  333. #endif
  334. #ifdef CONFIG_CRASH_DUMP
  335. if (reserve_elfcorehdr(&rsvd_region[n].start,
  336. &rsvd_region[n].end) == 0)
  337. n++;
  338. #endif
  339. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  340. n++;
  341. setup_crashkernel(total_memory, &n);
  342. /* end of memory marker */
  343. rsvd_region[n].start = ~0UL;
  344. rsvd_region[n].end = ~0UL;
  345. n++;
  346. num_rsvd_regions = n;
  347. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  348. sort_regions(rsvd_region, num_rsvd_regions);
  349. num_rsvd_regions = merge_regions(rsvd_region, num_rsvd_regions);
  350. }
  351. /**
  352. * find_initrd - get initrd parameters from the boot parameter structure
  353. *
  354. * Grab the initrd start and end from the boot parameter struct given us by
  355. * the boot loader.
  356. */
  357. void __init
  358. find_initrd (void)
  359. {
  360. #ifdef CONFIG_BLK_DEV_INITRD
  361. if (ia64_boot_param->initrd_start) {
  362. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  363. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  364. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%llu bytes)\n",
  365. initrd_start, ia64_boot_param->initrd_size);
  366. }
  367. #endif
  368. }
  369. static void __init
  370. io_port_init (void)
  371. {
  372. unsigned long phys_iobase;
  373. /*
  374. * Set `iobase' based on the EFI memory map or, failing that, the
  375. * value firmware left in ar.k0.
  376. *
  377. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  378. * the port's virtual address, so ia32_load_state() loads it with a
  379. * user virtual address. But in ia64 mode, glibc uses the
  380. * *physical* address in ar.k0 to mmap the appropriate area from
  381. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  382. * cases, user-mode can only use the legacy 0-64K I/O port space.
  383. *
  384. * ar.k0 is not involved in kernel I/O port accesses, which can use
  385. * any of the I/O port spaces and are done via MMIO using the
  386. * virtual mmio_base from the appropriate io_space[].
  387. */
  388. phys_iobase = efi_get_iobase();
  389. if (!phys_iobase) {
  390. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  391. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  392. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  393. }
  394. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  395. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  396. /* setup legacy IO port space */
  397. io_space[0].mmio_base = ia64_iobase;
  398. io_space[0].sparse = 1;
  399. num_io_spaces = 1;
  400. }
  401. /**
  402. * early_console_setup - setup debugging console
  403. *
  404. * Consoles started here require little enough setup that we can start using
  405. * them very early in the boot process, either right after the machine
  406. * vector initialization, or even before if the drivers can detect their hw.
  407. *
  408. * Returns non-zero if a console couldn't be setup.
  409. */
  410. static inline int __init
  411. early_console_setup (char *cmdline)
  412. {
  413. int earlycons = 0;
  414. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  415. {
  416. extern int sn_serial_console_early_setup(void);
  417. if (!sn_serial_console_early_setup())
  418. earlycons++;
  419. }
  420. #endif
  421. #ifdef CONFIG_EFI_PCDP
  422. if (!efi_setup_pcdp_console(cmdline))
  423. earlycons++;
  424. #endif
  425. if (!simcons_register())
  426. earlycons++;
  427. return (earlycons) ? 0 : -1;
  428. }
  429. static inline void
  430. mark_bsp_online (void)
  431. {
  432. #ifdef CONFIG_SMP
  433. /* If we register an early console, allow CPU 0 to printk */
  434. set_cpu_online(smp_processor_id(), true);
  435. #endif
  436. }
  437. static __initdata int nomca;
  438. static __init int setup_nomca(char *s)
  439. {
  440. nomca = 1;
  441. return 0;
  442. }
  443. early_param("nomca", setup_nomca);
  444. #ifdef CONFIG_CRASH_DUMP
  445. int __init reserve_elfcorehdr(u64 *start, u64 *end)
  446. {
  447. u64 length;
  448. /* We get the address using the kernel command line,
  449. * but the size is extracted from the EFI tables.
  450. * Both address and size are required for reservation
  451. * to work properly.
  452. */
  453. if (!is_vmcore_usable())
  454. return -EINVAL;
  455. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  456. vmcore_unusable();
  457. return -EINVAL;
  458. }
  459. *start = (unsigned long)__va(elfcorehdr_addr);
  460. *end = *start + length;
  461. return 0;
  462. }
  463. #endif /* CONFIG_PROC_VMCORE */
  464. void __init
  465. setup_arch (char **cmdline_p)
  466. {
  467. unw_init();
  468. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  469. *cmdline_p = __va(ia64_boot_param->command_line);
  470. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  471. efi_init();
  472. io_port_init();
  473. #ifdef CONFIG_IA64_GENERIC
  474. /* machvec needs to be parsed from the command line
  475. * before parse_early_param() is called to ensure
  476. * that ia64_mv is initialised before any command line
  477. * settings may cause console setup to occur
  478. */
  479. machvec_init_from_cmdline(*cmdline_p);
  480. #endif
  481. parse_early_param();
  482. if (early_console_setup(*cmdline_p) == 0)
  483. mark_bsp_online();
  484. #ifdef CONFIG_ACPI
  485. /* Initialize the ACPI boot-time table parser */
  486. acpi_table_init();
  487. early_acpi_boot_init();
  488. # ifdef CONFIG_ACPI_NUMA
  489. acpi_numa_init();
  490. acpi_numa_fixup();
  491. # ifdef CONFIG_ACPI_HOTPLUG_CPU
  492. prefill_possible_map();
  493. # endif
  494. per_cpu_scan_finalize((cpumask_weight(&early_cpu_possible_map) == 0 ?
  495. 32 : cpumask_weight(&early_cpu_possible_map)),
  496. additional_cpus > 0 ? additional_cpus : 0);
  497. # endif
  498. #endif /* CONFIG_APCI_BOOT */
  499. #ifdef CONFIG_SMP
  500. smp_build_cpu_map();
  501. #endif
  502. find_memory();
  503. /* process SAL system table: */
  504. ia64_sal_init(__va(efi.sal_systab));
  505. #ifdef CONFIG_ITANIUM
  506. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  507. #else
  508. {
  509. unsigned long num_phys_stacked;
  510. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  511. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  512. }
  513. #endif
  514. #ifdef CONFIG_SMP
  515. cpu_physical_id(0) = hard_smp_processor_id();
  516. #endif
  517. cpu_init(); /* initialize the bootstrap CPU */
  518. mmu_context_init(); /* initialize context_id bitmap */
  519. #ifdef CONFIG_VT
  520. if (!conswitchp) {
  521. # if defined(CONFIG_DUMMY_CONSOLE)
  522. conswitchp = &dummy_con;
  523. # endif
  524. # if defined(CONFIG_VGA_CONSOLE)
  525. /*
  526. * Non-legacy systems may route legacy VGA MMIO range to system
  527. * memory. vga_con probes the MMIO hole, so memory looks like
  528. * a VGA device to it. The EFI memory map can tell us if it's
  529. * memory so we can avoid this problem.
  530. */
  531. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  532. conswitchp = &vga_con;
  533. # endif
  534. }
  535. #endif
  536. /* enable IA-64 Machine Check Abort Handling unless disabled */
  537. if (!nomca)
  538. ia64_mca_init();
  539. platform_setup(cmdline_p);
  540. #ifndef CONFIG_IA64_HP_SIM
  541. check_sal_cache_flush();
  542. #endif
  543. paging_init();
  544. clear_sched_clock_stable();
  545. }
  546. /*
  547. * Display cpu info for all CPUs.
  548. */
  549. static int
  550. show_cpuinfo (struct seq_file *m, void *v)
  551. {
  552. #ifdef CONFIG_SMP
  553. # define lpj c->loops_per_jiffy
  554. # define cpunum c->cpu
  555. #else
  556. # define lpj loops_per_jiffy
  557. # define cpunum 0
  558. #endif
  559. static struct {
  560. unsigned long mask;
  561. const char *feature_name;
  562. } feature_bits[] = {
  563. { 1UL << 0, "branchlong" },
  564. { 1UL << 1, "spontaneous deferral"},
  565. { 1UL << 2, "16-byte atomic ops" }
  566. };
  567. char features[128], *cp, *sep;
  568. struct cpuinfo_ia64 *c = v;
  569. unsigned long mask;
  570. unsigned long proc_freq;
  571. int i, size;
  572. mask = c->features;
  573. /* build the feature string: */
  574. memcpy(features, "standard", 9);
  575. cp = features;
  576. size = sizeof(features);
  577. sep = "";
  578. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  579. if (mask & feature_bits[i].mask) {
  580. cp += snprintf(cp, size, "%s%s", sep,
  581. feature_bits[i].feature_name),
  582. sep = ", ";
  583. mask &= ~feature_bits[i].mask;
  584. size = sizeof(features) - (cp - features);
  585. }
  586. }
  587. if (mask && size > 1) {
  588. /* print unknown features as a hex value */
  589. snprintf(cp, size, "%s0x%lx", sep, mask);
  590. }
  591. proc_freq = cpufreq_quick_get(cpunum);
  592. if (!proc_freq)
  593. proc_freq = c->proc_freq / 1000;
  594. seq_printf(m,
  595. "processor : %d\n"
  596. "vendor : %s\n"
  597. "arch : IA-64\n"
  598. "family : %u\n"
  599. "model : %u\n"
  600. "model name : %s\n"
  601. "revision : %u\n"
  602. "archrev : %u\n"
  603. "features : %s\n"
  604. "cpu number : %lu\n"
  605. "cpu regs : %u\n"
  606. "cpu MHz : %lu.%03lu\n"
  607. "itc MHz : %lu.%06lu\n"
  608. "BogoMIPS : %lu.%02lu\n",
  609. cpunum, c->vendor, c->family, c->model,
  610. c->model_name, c->revision, c->archrev,
  611. features, c->ppn, c->number,
  612. proc_freq / 1000, proc_freq % 1000,
  613. c->itc_freq / 1000000, c->itc_freq % 1000000,
  614. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  615. #ifdef CONFIG_SMP
  616. seq_printf(m, "siblings : %u\n",
  617. cpumask_weight(&cpu_core_map[cpunum]));
  618. if (c->socket_id != -1)
  619. seq_printf(m, "physical id: %u\n", c->socket_id);
  620. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  621. seq_printf(m,
  622. "core id : %u\n"
  623. "thread id : %u\n",
  624. c->core_id, c->thread_id);
  625. #endif
  626. seq_printf(m,"\n");
  627. return 0;
  628. }
  629. static void *
  630. c_start (struct seq_file *m, loff_t *pos)
  631. {
  632. #ifdef CONFIG_SMP
  633. while (*pos < nr_cpu_ids && !cpu_online(*pos))
  634. ++*pos;
  635. #endif
  636. return *pos < nr_cpu_ids ? cpu_data(*pos) : NULL;
  637. }
  638. static void *
  639. c_next (struct seq_file *m, void *v, loff_t *pos)
  640. {
  641. ++*pos;
  642. return c_start(m, pos);
  643. }
  644. static void
  645. c_stop (struct seq_file *m, void *v)
  646. {
  647. }
  648. const struct seq_operations cpuinfo_op = {
  649. .start = c_start,
  650. .next = c_next,
  651. .stop = c_stop,
  652. .show = show_cpuinfo
  653. };
  654. #define MAX_BRANDS 8
  655. static char brandname[MAX_BRANDS][128];
  656. static char *
  657. get_model_name(__u8 family, __u8 model)
  658. {
  659. static int overflow;
  660. char brand[128];
  661. int i;
  662. memcpy(brand, "Unknown", 8);
  663. if (ia64_pal_get_brand_info(brand)) {
  664. if (family == 0x7)
  665. memcpy(brand, "Merced", 7);
  666. else if (family == 0x1f) switch (model) {
  667. case 0: memcpy(brand, "McKinley", 9); break;
  668. case 1: memcpy(brand, "Madison", 8); break;
  669. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  670. }
  671. }
  672. for (i = 0; i < MAX_BRANDS; i++)
  673. if (strcmp(brandname[i], brand) == 0)
  674. return brandname[i];
  675. for (i = 0; i < MAX_BRANDS; i++)
  676. if (brandname[i][0] == '\0')
  677. return strcpy(brandname[i], brand);
  678. if (overflow++ == 0)
  679. printk(KERN_ERR
  680. "%s: Table overflow. Some processor model information will be missing\n",
  681. __func__);
  682. return "Unknown";
  683. }
  684. static void
  685. identify_cpu (struct cpuinfo_ia64 *c)
  686. {
  687. union {
  688. unsigned long bits[5];
  689. struct {
  690. /* id 0 & 1: */
  691. char vendor[16];
  692. /* id 2 */
  693. u64 ppn; /* processor serial number */
  694. /* id 3: */
  695. unsigned number : 8;
  696. unsigned revision : 8;
  697. unsigned model : 8;
  698. unsigned family : 8;
  699. unsigned archrev : 8;
  700. unsigned reserved : 24;
  701. /* id 4: */
  702. u64 features;
  703. } field;
  704. } cpuid;
  705. pal_vm_info_1_u_t vm1;
  706. pal_vm_info_2_u_t vm2;
  707. pal_status_t status;
  708. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  709. int i;
  710. for (i = 0; i < 5; ++i)
  711. cpuid.bits[i] = ia64_get_cpuid(i);
  712. memcpy(c->vendor, cpuid.field.vendor, 16);
  713. #ifdef CONFIG_SMP
  714. c->cpu = smp_processor_id();
  715. /* below default values will be overwritten by identify_siblings()
  716. * for Multi-Threading/Multi-Core capable CPUs
  717. */
  718. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  719. c->socket_id = -1;
  720. identify_siblings(c);
  721. if (c->threads_per_core > smp_num_siblings)
  722. smp_num_siblings = c->threads_per_core;
  723. #endif
  724. c->ppn = cpuid.field.ppn;
  725. c->number = cpuid.field.number;
  726. c->revision = cpuid.field.revision;
  727. c->model = cpuid.field.model;
  728. c->family = cpuid.field.family;
  729. c->archrev = cpuid.field.archrev;
  730. c->features = cpuid.field.features;
  731. c->model_name = get_model_name(c->family, c->model);
  732. status = ia64_pal_vm_summary(&vm1, &vm2);
  733. if (status == PAL_STATUS_SUCCESS) {
  734. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  735. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  736. }
  737. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  738. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  739. }
  740. /*
  741. * Do the following calculations:
  742. *
  743. * 1. the max. cache line size.
  744. * 2. the minimum of the i-cache stride sizes for "flush_icache_range()".
  745. * 3. the minimum of the cache stride sizes for "clflush_cache_range()".
  746. */
  747. static void
  748. get_cache_info(void)
  749. {
  750. unsigned long line_size, max = 1;
  751. unsigned long l, levels, unique_caches;
  752. pal_cache_config_info_t cci;
  753. long status;
  754. status = ia64_pal_cache_summary(&levels, &unique_caches);
  755. if (status != 0) {
  756. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  757. __func__, status);
  758. max = SMP_CACHE_BYTES;
  759. /* Safest setup for "flush_icache_range()" */
  760. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  761. /* Safest setup for "clflush_cache_range()" */
  762. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  763. goto out;
  764. }
  765. for (l = 0; l < levels; ++l) {
  766. /* cache_type (data_or_unified)=2 */
  767. status = ia64_pal_cache_config_info(l, 2, &cci);
  768. if (status != 0) {
  769. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  770. "(l=%lu, 2) failed (status=%ld)\n",
  771. __func__, l, status);
  772. max = SMP_CACHE_BYTES;
  773. /* The safest setup for "flush_icache_range()" */
  774. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  775. /* The safest setup for "clflush_cache_range()" */
  776. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  777. cci.pcci_unified = 1;
  778. } else {
  779. if (cci.pcci_stride < ia64_cache_stride_shift)
  780. ia64_cache_stride_shift = cci.pcci_stride;
  781. line_size = 1 << cci.pcci_line_size;
  782. if (line_size > max)
  783. max = line_size;
  784. }
  785. if (!cci.pcci_unified) {
  786. /* cache_type (instruction)=1*/
  787. status = ia64_pal_cache_config_info(l, 1, &cci);
  788. if (status != 0) {
  789. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  790. "(l=%lu, 1) failed (status=%ld)\n",
  791. __func__, l, status);
  792. /* The safest setup for flush_icache_range() */
  793. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  794. }
  795. }
  796. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  797. ia64_i_cache_stride_shift = cci.pcci_stride;
  798. }
  799. out:
  800. if (max > ia64_max_cacheline_size)
  801. ia64_max_cacheline_size = max;
  802. }
  803. /*
  804. * cpu_init() initializes state that is per-CPU. This function acts
  805. * as a 'CPU state barrier', nothing should get across.
  806. */
  807. void
  808. cpu_init (void)
  809. {
  810. extern void ia64_mmu_init(void *);
  811. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  812. unsigned long num_phys_stacked;
  813. pal_vm_info_2_u_t vmi;
  814. unsigned int max_ctx;
  815. struct cpuinfo_ia64 *cpu_info;
  816. void *cpu_data;
  817. cpu_data = per_cpu_init();
  818. #ifdef CONFIG_SMP
  819. /*
  820. * insert boot cpu into sibling and core mapes
  821. * (must be done after per_cpu area is setup)
  822. */
  823. if (smp_processor_id() == 0) {
  824. cpumask_set_cpu(0, &per_cpu(cpu_sibling_map, 0));
  825. cpumask_set_cpu(0, &cpu_core_map[0]);
  826. } else {
  827. /*
  828. * Set ar.k3 so that assembly code in MCA handler can compute
  829. * physical addresses of per cpu variables with a simple:
  830. * phys = ar.k3 + &per_cpu_var
  831. * and the alt-dtlb-miss handler can set per-cpu mapping into
  832. * the TLB when needed. head.S already did this for cpu0.
  833. */
  834. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  835. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  836. }
  837. #endif
  838. get_cache_info();
  839. /*
  840. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  841. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  842. * depends on the data returned by identify_cpu(). We break the dependency by
  843. * accessing cpu_data() through the canonical per-CPU address.
  844. */
  845. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(ia64_cpu_info) - __per_cpu_start);
  846. identify_cpu(cpu_info);
  847. #ifdef CONFIG_MCKINLEY
  848. {
  849. # define FEATURE_SET 16
  850. struct ia64_pal_retval iprv;
  851. if (cpu_info->family == 0x1f) {
  852. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  853. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  854. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  855. (iprv.v1 | 0x80), FEATURE_SET, 0);
  856. }
  857. }
  858. #endif
  859. /* Clear the stack memory reserved for pt_regs: */
  860. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  861. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  862. /*
  863. * Initialize the page-table base register to a global
  864. * directory with all zeroes. This ensure that we can handle
  865. * TLB-misses to user address-space even before we created the
  866. * first user address-space. This may happen, e.g., due to
  867. * aggressive use of lfetch.fault.
  868. */
  869. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  870. /*
  871. * Initialize default control register to defer speculative faults except
  872. * for those arising from TLB misses, which are not deferred. The
  873. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  874. * the kernel must have recovery code for all speculative accesses). Turn on
  875. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  876. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  877. * be fine).
  878. */
  879. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  880. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  881. mmgrab(&init_mm);
  882. current->active_mm = &init_mm;
  883. BUG_ON(current->mm);
  884. ia64_mmu_init(ia64_imva(cpu_data));
  885. ia64_mca_cpu_init(ia64_imva(cpu_data));
  886. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  887. ia64_set_itc(0);
  888. /* disable all local interrupt sources: */
  889. ia64_set_itv(1 << 16);
  890. ia64_set_lrr0(1 << 16);
  891. ia64_set_lrr1(1 << 16);
  892. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  893. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  894. /* clear TPR & XTP to enable all interrupt classes: */
  895. ia64_setreg(_IA64_REG_CR_TPR, 0);
  896. /* Clear any pending interrupts left by SAL/EFI */
  897. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  898. ia64_eoi();
  899. #ifdef CONFIG_SMP
  900. normal_xtp();
  901. #endif
  902. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  903. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  904. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  905. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  906. } else {
  907. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  908. max_ctx = (1U << 15) - 1; /* use architected minimum */
  909. }
  910. while (max_ctx < ia64_ctx.max_ctx) {
  911. unsigned int old = ia64_ctx.max_ctx;
  912. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  913. break;
  914. }
  915. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  916. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  917. "stacked regs\n");
  918. num_phys_stacked = 96;
  919. }
  920. /* size of physical stacked register partition plus 8 bytes: */
  921. if (num_phys_stacked > max_num_phys_stacked) {
  922. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  923. max_num_phys_stacked = num_phys_stacked;
  924. }
  925. platform_cpu_init();
  926. }
  927. void __init
  928. check_bugs (void)
  929. {
  930. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  931. (unsigned long) __end___mckinley_e9_bundles);
  932. }
  933. static int __init run_dmi_scan(void)
  934. {
  935. dmi_scan_machine();
  936. dmi_memdev_walk();
  937. dmi_set_dump_stack_arch_desc();
  938. return 0;
  939. }
  940. core_initcall(run_dmi_scan);