common.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Copyright 2008 Openmoko, Inc.
  6. * Copyright 2008 Simtec Electronics
  7. * Ben Dooks <ben@simtec.co.uk>
  8. * http://armlinux.simtec.co.uk/
  9. *
  10. * Common Codes for S3C64XX machines
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. /*
  17. * NOTE: Code in this file is not used when booting with Device Tree support.
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/ioport.h>
  24. #include <linux/serial_core.h>
  25. #include <linux/serial_s3c.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/reboot.h>
  28. #include <linux/io.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/irq.h>
  31. #include <linux/gpio.h>
  32. #include <linux/irqchip/arm-vic.h>
  33. #include <clocksource/samsung_pwm.h>
  34. #include <asm/mach/arch.h>
  35. #include <asm/mach/map.h>
  36. #include <asm/system_misc.h>
  37. #include <mach/map.h>
  38. #include <mach/irqs.h>
  39. #include <mach/hardware.h>
  40. #include <mach/regs-gpio.h>
  41. #include <mach/gpio-samsung.h>
  42. #include <plat/cpu.h>
  43. #include <plat/devs.h>
  44. #include <plat/pm.h>
  45. #include <plat/gpio-cfg.h>
  46. #include <plat/pwm-core.h>
  47. #include <plat/regs-irqtype.h>
  48. #include "common.h"
  49. #include "irq-uart.h"
  50. #include "watchdog-reset.h"
  51. /* External clock frequency */
  52. static unsigned long xtal_f __ro_after_init = 12000000;
  53. static unsigned long xusbxti_f __ro_after_init = 48000000;
  54. void __init s3c64xx_set_xtal_freq(unsigned long freq)
  55. {
  56. xtal_f = freq;
  57. }
  58. void __init s3c64xx_set_xusbxti_freq(unsigned long freq)
  59. {
  60. xusbxti_f = freq;
  61. }
  62. /* uart registration process */
  63. static void __init s3c64xx_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  64. {
  65. s3c24xx_init_uartdevs("s3c6400-uart", s3c64xx_uart_resources, cfg, no);
  66. }
  67. /* table of supported CPUs */
  68. static const char name_s3c6400[] = "S3C6400";
  69. static const char name_s3c6410[] = "S3C6410";
  70. static struct cpu_table cpu_ids[] __initdata = {
  71. {
  72. .idcode = S3C6400_CPU_ID,
  73. .idmask = S3C64XX_CPU_MASK,
  74. .map_io = s3c6400_map_io,
  75. .init_uarts = s3c64xx_init_uarts,
  76. .init = s3c6400_init,
  77. .name = name_s3c6400,
  78. }, {
  79. .idcode = S3C6410_CPU_ID,
  80. .idmask = S3C64XX_CPU_MASK,
  81. .map_io = s3c6410_map_io,
  82. .init_uarts = s3c64xx_init_uarts,
  83. .init = s3c6410_init,
  84. .name = name_s3c6410,
  85. },
  86. };
  87. /* minimal IO mapping */
  88. /* see notes on uart map in arch/arm/mach-s3c64xx/include/mach/debug-macro.S */
  89. #define UART_OFFS (S3C_PA_UART & 0xfffff)
  90. static struct map_desc s3c_iodesc[] __initdata = {
  91. {
  92. .virtual = (unsigned long)S3C_VA_SYS,
  93. .pfn = __phys_to_pfn(S3C64XX_PA_SYSCON),
  94. .length = SZ_4K,
  95. .type = MT_DEVICE,
  96. }, {
  97. .virtual = (unsigned long)S3C_VA_MEM,
  98. .pfn = __phys_to_pfn(S3C64XX_PA_SROM),
  99. .length = SZ_4K,
  100. .type = MT_DEVICE,
  101. }, {
  102. .virtual = (unsigned long)(S3C_VA_UART + UART_OFFS),
  103. .pfn = __phys_to_pfn(S3C_PA_UART),
  104. .length = SZ_4K,
  105. .type = MT_DEVICE,
  106. }, {
  107. .virtual = (unsigned long)VA_VIC0,
  108. .pfn = __phys_to_pfn(S3C64XX_PA_VIC0),
  109. .length = SZ_16K,
  110. .type = MT_DEVICE,
  111. }, {
  112. .virtual = (unsigned long)VA_VIC1,
  113. .pfn = __phys_to_pfn(S3C64XX_PA_VIC1),
  114. .length = SZ_16K,
  115. .type = MT_DEVICE,
  116. }, {
  117. .virtual = (unsigned long)S3C_VA_TIMER,
  118. .pfn = __phys_to_pfn(S3C_PA_TIMER),
  119. .length = SZ_16K,
  120. .type = MT_DEVICE,
  121. }, {
  122. .virtual = (unsigned long)S3C64XX_VA_GPIO,
  123. .pfn = __phys_to_pfn(S3C64XX_PA_GPIO),
  124. .length = SZ_4K,
  125. .type = MT_DEVICE,
  126. }, {
  127. .virtual = (unsigned long)S3C64XX_VA_MODEM,
  128. .pfn = __phys_to_pfn(S3C64XX_PA_MODEM),
  129. .length = SZ_4K,
  130. .type = MT_DEVICE,
  131. }, {
  132. .virtual = (unsigned long)S3C_VA_WATCHDOG,
  133. .pfn = __phys_to_pfn(S3C64XX_PA_WATCHDOG),
  134. .length = SZ_4K,
  135. .type = MT_DEVICE,
  136. }, {
  137. .virtual = (unsigned long)S3C_VA_USB_HSPHY,
  138. .pfn = __phys_to_pfn(S3C64XX_PA_USB_HSPHY),
  139. .length = SZ_1K,
  140. .type = MT_DEVICE,
  141. },
  142. };
  143. static struct bus_type s3c64xx_subsys = {
  144. .name = "s3c64xx-core",
  145. .dev_name = "s3c64xx-core",
  146. };
  147. static struct device s3c64xx_dev = {
  148. .bus = &s3c64xx_subsys,
  149. };
  150. static struct samsung_pwm_variant s3c64xx_pwm_variant = {
  151. .bits = 32,
  152. .div_base = 0,
  153. .has_tint_cstat = true,
  154. .tclk_mask = (1 << 7) | (1 << 6) | (1 << 5),
  155. };
  156. void __init samsung_set_timer_source(unsigned int event, unsigned int source)
  157. {
  158. s3c64xx_pwm_variant.output_mask = BIT(SAMSUNG_PWM_NUM) - 1;
  159. s3c64xx_pwm_variant.output_mask &= ~(BIT(event) | BIT(source));
  160. }
  161. void __init samsung_timer_init(void)
  162. {
  163. unsigned int timer_irqs[SAMSUNG_PWM_NUM] = {
  164. IRQ_TIMER0_VIC, IRQ_TIMER1_VIC, IRQ_TIMER2_VIC,
  165. IRQ_TIMER3_VIC, IRQ_TIMER4_VIC,
  166. };
  167. samsung_pwm_clocksource_init(S3C_VA_TIMER,
  168. timer_irqs, &s3c64xx_pwm_variant);
  169. }
  170. /* read cpu identification code */
  171. void __init s3c64xx_init_io(struct map_desc *mach_desc, int size)
  172. {
  173. /* initialise the io descriptors we need for initialisation */
  174. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  175. iotable_init(mach_desc, size);
  176. /* detect cpu id */
  177. s3c64xx_init_cpu();
  178. s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
  179. samsung_pwm_set_platdata(&s3c64xx_pwm_variant);
  180. }
  181. static __init int s3c64xx_dev_init(void)
  182. {
  183. /* Not applicable when using DT. */
  184. if (of_have_populated_dt() || !soc_is_s3c64xx())
  185. return 0;
  186. subsys_system_register(&s3c64xx_subsys, NULL);
  187. return device_register(&s3c64xx_dev);
  188. }
  189. core_initcall(s3c64xx_dev_init);
  190. /*
  191. * setup the sources the vic should advertise resume
  192. * for, even though it is not doing the wake
  193. * (set_irq_wake needs to be valid)
  194. */
  195. #define IRQ_VIC0_RESUME (1 << (IRQ_RTC_TIC - IRQ_VIC0_BASE))
  196. #define IRQ_VIC1_RESUME (1 << (IRQ_RTC_ALARM - IRQ_VIC1_BASE) | \
  197. 1 << (IRQ_PENDN - IRQ_VIC1_BASE) | \
  198. 1 << (IRQ_HSMMC0 - IRQ_VIC1_BASE) | \
  199. 1 << (IRQ_HSMMC1 - IRQ_VIC1_BASE) | \
  200. 1 << (IRQ_HSMMC2 - IRQ_VIC1_BASE))
  201. void __init s3c64xx_init_irq(u32 vic0_valid, u32 vic1_valid)
  202. {
  203. /*
  204. * FIXME: there is no better place to put this at the moment
  205. * (s3c64xx_clk_init needs ioremap and must happen before init_time
  206. * samsung_wdt_reset_init needs clocks)
  207. */
  208. s3c64xx_clk_init(NULL, xtal_f, xusbxti_f, soc_is_s3c6400(), S3C_VA_SYS);
  209. samsung_wdt_reset_init(S3C_VA_WATCHDOG);
  210. printk(KERN_DEBUG "%s: initialising interrupts\n", __func__);
  211. /* initialise the pair of VICs */
  212. vic_init(VA_VIC0, IRQ_VIC0_BASE, vic0_valid, IRQ_VIC0_RESUME);
  213. vic_init(VA_VIC1, IRQ_VIC1_BASE, vic1_valid, IRQ_VIC1_RESUME);
  214. }
  215. #define eint_offset(irq) ((irq) - IRQ_EINT(0))
  216. #define eint_irq_to_bit(irq) ((u32)(1 << eint_offset(irq)))
  217. static inline void s3c_irq_eint_mask(struct irq_data *data)
  218. {
  219. u32 mask;
  220. mask = __raw_readl(S3C64XX_EINT0MASK);
  221. mask |= (u32)data->chip_data;
  222. __raw_writel(mask, S3C64XX_EINT0MASK);
  223. }
  224. static void s3c_irq_eint_unmask(struct irq_data *data)
  225. {
  226. u32 mask;
  227. mask = __raw_readl(S3C64XX_EINT0MASK);
  228. mask &= ~((u32)data->chip_data);
  229. __raw_writel(mask, S3C64XX_EINT0MASK);
  230. }
  231. static inline void s3c_irq_eint_ack(struct irq_data *data)
  232. {
  233. __raw_writel((u32)data->chip_data, S3C64XX_EINT0PEND);
  234. }
  235. static void s3c_irq_eint_maskack(struct irq_data *data)
  236. {
  237. /* compiler should in-line these */
  238. s3c_irq_eint_mask(data);
  239. s3c_irq_eint_ack(data);
  240. }
  241. static int s3c_irq_eint_set_type(struct irq_data *data, unsigned int type)
  242. {
  243. int offs = eint_offset(data->irq);
  244. int pin, pin_val;
  245. int shift;
  246. u32 ctrl, mask;
  247. u32 newvalue = 0;
  248. void __iomem *reg;
  249. if (offs > 27)
  250. return -EINVAL;
  251. if (offs <= 15)
  252. reg = S3C64XX_EINT0CON0;
  253. else
  254. reg = S3C64XX_EINT0CON1;
  255. switch (type) {
  256. case IRQ_TYPE_NONE:
  257. printk(KERN_WARNING "No edge setting!\n");
  258. break;
  259. case IRQ_TYPE_EDGE_RISING:
  260. newvalue = S3C2410_EXTINT_RISEEDGE;
  261. break;
  262. case IRQ_TYPE_EDGE_FALLING:
  263. newvalue = S3C2410_EXTINT_FALLEDGE;
  264. break;
  265. case IRQ_TYPE_EDGE_BOTH:
  266. newvalue = S3C2410_EXTINT_BOTHEDGE;
  267. break;
  268. case IRQ_TYPE_LEVEL_LOW:
  269. newvalue = S3C2410_EXTINT_LOWLEV;
  270. break;
  271. case IRQ_TYPE_LEVEL_HIGH:
  272. newvalue = S3C2410_EXTINT_HILEV;
  273. break;
  274. default:
  275. printk(KERN_ERR "No such irq type %d", type);
  276. return -1;
  277. }
  278. if (offs <= 15)
  279. shift = (offs / 2) * 4;
  280. else
  281. shift = ((offs - 16) / 2) * 4;
  282. mask = 0x7 << shift;
  283. ctrl = __raw_readl(reg);
  284. ctrl &= ~mask;
  285. ctrl |= newvalue << shift;
  286. __raw_writel(ctrl, reg);
  287. /* set the GPIO pin appropriately */
  288. if (offs < 16) {
  289. pin = S3C64XX_GPN(offs);
  290. pin_val = S3C_GPIO_SFN(2);
  291. } else if (offs < 23) {
  292. pin = S3C64XX_GPL(offs + 8 - 16);
  293. pin_val = S3C_GPIO_SFN(3);
  294. } else {
  295. pin = S3C64XX_GPM(offs - 23);
  296. pin_val = S3C_GPIO_SFN(3);
  297. }
  298. s3c_gpio_cfgpin(pin, pin_val);
  299. return 0;
  300. }
  301. static struct irq_chip s3c_irq_eint = {
  302. .name = "s3c-eint",
  303. .irq_mask = s3c_irq_eint_mask,
  304. .irq_unmask = s3c_irq_eint_unmask,
  305. .irq_mask_ack = s3c_irq_eint_maskack,
  306. .irq_ack = s3c_irq_eint_ack,
  307. .irq_set_type = s3c_irq_eint_set_type,
  308. .irq_set_wake = s3c_irqext_wake,
  309. };
  310. /* s3c_irq_demux_eint
  311. *
  312. * This function demuxes the IRQ from the group0 external interrupts,
  313. * from IRQ_EINT(0) to IRQ_EINT(27). It is designed to be inlined into
  314. * the specific handlers s3c_irq_demux_eintX_Y.
  315. */
  316. static inline void s3c_irq_demux_eint(unsigned int start, unsigned int end)
  317. {
  318. u32 status = __raw_readl(S3C64XX_EINT0PEND);
  319. u32 mask = __raw_readl(S3C64XX_EINT0MASK);
  320. unsigned int irq;
  321. status &= ~mask;
  322. status >>= start;
  323. status &= (1 << (end - start + 1)) - 1;
  324. for (irq = IRQ_EINT(start); irq <= IRQ_EINT(end); irq++) {
  325. if (status & 1)
  326. generic_handle_irq(irq);
  327. status >>= 1;
  328. }
  329. }
  330. static void s3c_irq_demux_eint0_3(struct irq_desc *desc)
  331. {
  332. s3c_irq_demux_eint(0, 3);
  333. }
  334. static void s3c_irq_demux_eint4_11(struct irq_desc *desc)
  335. {
  336. s3c_irq_demux_eint(4, 11);
  337. }
  338. static void s3c_irq_demux_eint12_19(struct irq_desc *desc)
  339. {
  340. s3c_irq_demux_eint(12, 19);
  341. }
  342. static void s3c_irq_demux_eint20_27(struct irq_desc *desc)
  343. {
  344. s3c_irq_demux_eint(20, 27);
  345. }
  346. static int __init s3c64xx_init_irq_eint(void)
  347. {
  348. int irq;
  349. /* On DT-enabled systems EINTs are handled by pinctrl-s3c64xx driver. */
  350. if (of_have_populated_dt() || !soc_is_s3c64xx())
  351. return -ENODEV;
  352. for (irq = IRQ_EINT(0); irq <= IRQ_EINT(27); irq++) {
  353. irq_set_chip_and_handler(irq, &s3c_irq_eint, handle_level_irq);
  354. irq_set_chip_data(irq, (void *)eint_irq_to_bit(irq));
  355. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  356. }
  357. irq_set_chained_handler(IRQ_EINT0_3, s3c_irq_demux_eint0_3);
  358. irq_set_chained_handler(IRQ_EINT4_11, s3c_irq_demux_eint4_11);
  359. irq_set_chained_handler(IRQ_EINT12_19, s3c_irq_demux_eint12_19);
  360. irq_set_chained_handler(IRQ_EINT20_27, s3c_irq_demux_eint20_27);
  361. return 0;
  362. }
  363. arch_initcall(s3c64xx_init_irq_eint);
  364. void s3c64xx_restart(enum reboot_mode mode, const char *cmd)
  365. {
  366. if (mode != REBOOT_SOFT)
  367. samsung_wdt_reset();
  368. /* if all else fails, or mode was for soft, jump to 0 */
  369. soft_restart(0);
  370. }