zeus.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932
  1. /*
  2. * Support for the Arcom ZEUS.
  3. *
  4. * Copyright (C) 2006 Arcom Control Systems Ltd.
  5. *
  6. * Loosely based on Arcom's 2.6.16.28.
  7. * Maintained by Marc Zyngier <maz@misterjones.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/cpufreq.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/leds.h>
  16. #include <linux/irq.h>
  17. #include <linux/pm.h>
  18. #include <linux/gpio.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/dm9000.h>
  21. #include <linux/mmc/host.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/spi/pxa2xx_spi.h>
  24. #include <linux/mtd/mtd.h>
  25. #include <linux/mtd/partitions.h>
  26. #include <linux/mtd/physmap.h>
  27. #include <linux/i2c.h>
  28. #include <linux/i2c/pxa-i2c.h>
  29. #include <linux/platform_data/pca953x.h>
  30. #include <linux/apm-emulation.h>
  31. #include <linux/can/platform/mcp251x.h>
  32. #include <linux/regulator/fixed.h>
  33. #include <linux/regulator/machine.h>
  34. #include <asm/mach-types.h>
  35. #include <asm/suspend.h>
  36. #include <asm/system_info.h>
  37. #include <asm/mach/arch.h>
  38. #include <asm/mach/map.h>
  39. #include "pxa27x.h"
  40. #include <mach/regs-uart.h>
  41. #include <linux/platform_data/usb-ohci-pxa27x.h>
  42. #include <linux/platform_data/mmc-pxamci.h>
  43. #include "pxa27x-udc.h"
  44. #include "udc.h"
  45. #include <linux/platform_data/video-pxafb.h>
  46. #include "pm.h"
  47. #include <mach/audio.h>
  48. #include <linux/platform_data/pcmcia-pxa2xx_viper.h>
  49. #include "zeus.h"
  50. #include <mach/smemc.h>
  51. #include "generic.h"
  52. /*
  53. * Interrupt handling
  54. */
  55. static unsigned long zeus_irq_enabled_mask;
  56. static const int zeus_isa_irqs[] = { 3, 4, 5, 6, 7, 10, 11, 12, };
  57. static const int zeus_isa_irq_map[] = {
  58. 0, /* ISA irq #0, invalid */
  59. 0, /* ISA irq #1, invalid */
  60. 0, /* ISA irq #2, invalid */
  61. 1 << 0, /* ISA irq #3 */
  62. 1 << 1, /* ISA irq #4 */
  63. 1 << 2, /* ISA irq #5 */
  64. 1 << 3, /* ISA irq #6 */
  65. 1 << 4, /* ISA irq #7 */
  66. 0, /* ISA irq #8, invalid */
  67. 0, /* ISA irq #9, invalid */
  68. 1 << 5, /* ISA irq #10 */
  69. 1 << 6, /* ISA irq #11 */
  70. 1 << 7, /* ISA irq #12 */
  71. };
  72. static inline int zeus_irq_to_bitmask(unsigned int irq)
  73. {
  74. return zeus_isa_irq_map[irq - PXA_ISA_IRQ(0)];
  75. }
  76. static inline int zeus_bit_to_irq(int bit)
  77. {
  78. return zeus_isa_irqs[bit] + PXA_ISA_IRQ(0);
  79. }
  80. static void zeus_ack_irq(struct irq_data *d)
  81. {
  82. __raw_writew(zeus_irq_to_bitmask(d->irq), ZEUS_CPLD_ISA_IRQ);
  83. }
  84. static void zeus_mask_irq(struct irq_data *d)
  85. {
  86. zeus_irq_enabled_mask &= ~(zeus_irq_to_bitmask(d->irq));
  87. }
  88. static void zeus_unmask_irq(struct irq_data *d)
  89. {
  90. zeus_irq_enabled_mask |= zeus_irq_to_bitmask(d->irq);
  91. }
  92. static inline unsigned long zeus_irq_pending(void)
  93. {
  94. return __raw_readw(ZEUS_CPLD_ISA_IRQ) & zeus_irq_enabled_mask;
  95. }
  96. static void zeus_irq_handler(struct irq_desc *desc)
  97. {
  98. unsigned int irq;
  99. unsigned long pending;
  100. pending = zeus_irq_pending();
  101. do {
  102. /* we're in a chained irq handler,
  103. * so ack the interrupt by hand */
  104. desc->irq_data.chip->irq_ack(&desc->irq_data);
  105. if (likely(pending)) {
  106. irq = zeus_bit_to_irq(__ffs(pending));
  107. generic_handle_irq(irq);
  108. }
  109. pending = zeus_irq_pending();
  110. } while (pending);
  111. }
  112. static struct irq_chip zeus_irq_chip = {
  113. .name = "ISA",
  114. .irq_ack = zeus_ack_irq,
  115. .irq_mask = zeus_mask_irq,
  116. .irq_unmask = zeus_unmask_irq,
  117. };
  118. static void __init zeus_init_irq(void)
  119. {
  120. int level;
  121. int isa_irq;
  122. pxa27x_init_irq();
  123. /* Peripheral IRQs. It would be nice to move those inside driver
  124. configuration, but it is not supported at the moment. */
  125. irq_set_irq_type(gpio_to_irq(ZEUS_AC97_GPIO), IRQ_TYPE_EDGE_RISING);
  126. irq_set_irq_type(gpio_to_irq(ZEUS_WAKEUP_GPIO), IRQ_TYPE_EDGE_RISING);
  127. irq_set_irq_type(gpio_to_irq(ZEUS_PTT_GPIO), IRQ_TYPE_EDGE_RISING);
  128. irq_set_irq_type(gpio_to_irq(ZEUS_EXTGPIO_GPIO),
  129. IRQ_TYPE_EDGE_FALLING);
  130. irq_set_irq_type(gpio_to_irq(ZEUS_CAN_GPIO), IRQ_TYPE_EDGE_FALLING);
  131. /* Setup ISA IRQs */
  132. for (level = 0; level < ARRAY_SIZE(zeus_isa_irqs); level++) {
  133. isa_irq = zeus_bit_to_irq(level);
  134. irq_set_chip_and_handler(isa_irq, &zeus_irq_chip,
  135. handle_edge_irq);
  136. irq_clear_status_flags(isa_irq, IRQ_NOREQUEST | IRQ_NOPROBE);
  137. }
  138. irq_set_irq_type(gpio_to_irq(ZEUS_ISA_GPIO), IRQ_TYPE_EDGE_RISING);
  139. irq_set_chained_handler(gpio_to_irq(ZEUS_ISA_GPIO), zeus_irq_handler);
  140. }
  141. /*
  142. * Platform devices
  143. */
  144. /* Flash */
  145. static struct resource zeus_mtd_resources[] = {
  146. [0] = { /* NOR Flash (up to 64MB) */
  147. .start = ZEUS_FLASH_PHYS,
  148. .end = ZEUS_FLASH_PHYS + SZ_64M - 1,
  149. .flags = IORESOURCE_MEM,
  150. },
  151. [1] = { /* SRAM */
  152. .start = ZEUS_SRAM_PHYS,
  153. .end = ZEUS_SRAM_PHYS + SZ_512K - 1,
  154. .flags = IORESOURCE_MEM,
  155. },
  156. };
  157. static struct physmap_flash_data zeus_flash_data[] = {
  158. [0] = {
  159. .width = 2,
  160. .parts = NULL,
  161. .nr_parts = 0,
  162. },
  163. };
  164. static struct platform_device zeus_mtd_devices[] = {
  165. [0] = {
  166. .name = "physmap-flash",
  167. .id = 0,
  168. .dev = {
  169. .platform_data = &zeus_flash_data[0],
  170. },
  171. .resource = &zeus_mtd_resources[0],
  172. .num_resources = 1,
  173. },
  174. };
  175. /* Serial */
  176. static struct resource zeus_serial_resources[] = {
  177. {
  178. .start = 0x10000000,
  179. .end = 0x1000000f,
  180. .flags = IORESOURCE_MEM,
  181. },
  182. {
  183. .start = 0x10800000,
  184. .end = 0x1080000f,
  185. .flags = IORESOURCE_MEM,
  186. },
  187. {
  188. .start = 0x11000000,
  189. .end = 0x1100000f,
  190. .flags = IORESOURCE_MEM,
  191. },
  192. {
  193. .start = 0x40100000,
  194. .end = 0x4010001f,
  195. .flags = IORESOURCE_MEM,
  196. },
  197. {
  198. .start = 0x40200000,
  199. .end = 0x4020001f,
  200. .flags = IORESOURCE_MEM,
  201. },
  202. {
  203. .start = 0x40700000,
  204. .end = 0x4070001f,
  205. .flags = IORESOURCE_MEM,
  206. },
  207. };
  208. static struct plat_serial8250_port serial_platform_data[] = {
  209. /* External UARTs */
  210. /* FIXME: Shared IRQs on COM1-COM4 will not work properly on v1i1 hardware. */
  211. { /* COM1 */
  212. .mapbase = 0x10000000,
  213. .irq = PXA_GPIO_TO_IRQ(ZEUS_UARTA_GPIO),
  214. .irqflags = IRQF_TRIGGER_RISING,
  215. .uartclk = 14745600,
  216. .regshift = 1,
  217. .flags = UPF_IOREMAP | UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  218. .iotype = UPIO_MEM,
  219. },
  220. { /* COM2 */
  221. .mapbase = 0x10800000,
  222. .irq = PXA_GPIO_TO_IRQ(ZEUS_UARTB_GPIO),
  223. .irqflags = IRQF_TRIGGER_RISING,
  224. .uartclk = 14745600,
  225. .regshift = 1,
  226. .flags = UPF_IOREMAP | UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  227. .iotype = UPIO_MEM,
  228. },
  229. { /* COM3 */
  230. .mapbase = 0x11000000,
  231. .irq = PXA_GPIO_TO_IRQ(ZEUS_UARTC_GPIO),
  232. .irqflags = IRQF_TRIGGER_RISING,
  233. .uartclk = 14745600,
  234. .regshift = 1,
  235. .flags = UPF_IOREMAP | UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  236. .iotype = UPIO_MEM,
  237. },
  238. { /* COM4 */
  239. .mapbase = 0x11800000,
  240. .irq = PXA_GPIO_TO_IRQ(ZEUS_UARTD_GPIO),
  241. .irqflags = IRQF_TRIGGER_RISING,
  242. .uartclk = 14745600,
  243. .regshift = 1,
  244. .flags = UPF_IOREMAP | UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  245. .iotype = UPIO_MEM,
  246. },
  247. /* Internal UARTs */
  248. { /* FFUART */
  249. .membase = (void *)&FFUART,
  250. .mapbase = __PREG(FFUART),
  251. .irq = IRQ_FFUART,
  252. .uartclk = 921600 * 16,
  253. .regshift = 2,
  254. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  255. .iotype = UPIO_MEM,
  256. },
  257. { /* BTUART */
  258. .membase = (void *)&BTUART,
  259. .mapbase = __PREG(BTUART),
  260. .irq = IRQ_BTUART,
  261. .uartclk = 921600 * 16,
  262. .regshift = 2,
  263. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  264. .iotype = UPIO_MEM,
  265. },
  266. { /* STUART */
  267. .membase = (void *)&STUART,
  268. .mapbase = __PREG(STUART),
  269. .irq = IRQ_STUART,
  270. .uartclk = 921600 * 16,
  271. .regshift = 2,
  272. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  273. .iotype = UPIO_MEM,
  274. },
  275. { },
  276. };
  277. static struct platform_device zeus_serial_device = {
  278. .name = "serial8250",
  279. .id = PLAT8250_DEV_PLATFORM,
  280. .dev = {
  281. .platform_data = serial_platform_data,
  282. },
  283. .num_resources = ARRAY_SIZE(zeus_serial_resources),
  284. .resource = zeus_serial_resources,
  285. };
  286. /* Ethernet */
  287. static struct resource zeus_dm9k0_resource[] = {
  288. [0] = {
  289. .start = ZEUS_ETH0_PHYS,
  290. .end = ZEUS_ETH0_PHYS + 1,
  291. .flags = IORESOURCE_MEM
  292. },
  293. [1] = {
  294. .start = ZEUS_ETH0_PHYS + 2,
  295. .end = ZEUS_ETH0_PHYS + 3,
  296. .flags = IORESOURCE_MEM
  297. },
  298. [2] = {
  299. .start = PXA_GPIO_TO_IRQ(ZEUS_ETH0_GPIO),
  300. .end = PXA_GPIO_TO_IRQ(ZEUS_ETH0_GPIO),
  301. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWEDGE,
  302. },
  303. };
  304. static struct resource zeus_dm9k1_resource[] = {
  305. [0] = {
  306. .start = ZEUS_ETH1_PHYS,
  307. .end = ZEUS_ETH1_PHYS + 1,
  308. .flags = IORESOURCE_MEM
  309. },
  310. [1] = {
  311. .start = ZEUS_ETH1_PHYS + 2,
  312. .end = ZEUS_ETH1_PHYS + 3,
  313. .flags = IORESOURCE_MEM,
  314. },
  315. [2] = {
  316. .start = PXA_GPIO_TO_IRQ(ZEUS_ETH1_GPIO),
  317. .end = PXA_GPIO_TO_IRQ(ZEUS_ETH1_GPIO),
  318. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWEDGE,
  319. },
  320. };
  321. static struct dm9000_plat_data zeus_dm9k_platdata = {
  322. .flags = DM9000_PLATF_16BITONLY,
  323. };
  324. static struct platform_device zeus_dm9k0_device = {
  325. .name = "dm9000",
  326. .id = 0,
  327. .num_resources = ARRAY_SIZE(zeus_dm9k0_resource),
  328. .resource = zeus_dm9k0_resource,
  329. .dev = {
  330. .platform_data = &zeus_dm9k_platdata,
  331. }
  332. };
  333. static struct platform_device zeus_dm9k1_device = {
  334. .name = "dm9000",
  335. .id = 1,
  336. .num_resources = ARRAY_SIZE(zeus_dm9k1_resource),
  337. .resource = zeus_dm9k1_resource,
  338. .dev = {
  339. .platform_data = &zeus_dm9k_platdata,
  340. }
  341. };
  342. /* External SRAM */
  343. static struct resource zeus_sram_resource = {
  344. .start = ZEUS_SRAM_PHYS,
  345. .end = ZEUS_SRAM_PHYS + ZEUS_SRAM_SIZE * 2 - 1,
  346. .flags = IORESOURCE_MEM,
  347. };
  348. static struct platform_device zeus_sram_device = {
  349. .name = "pxa2xx-8bit-sram",
  350. .id = 0,
  351. .num_resources = 1,
  352. .resource = &zeus_sram_resource,
  353. };
  354. /* SPI interface on SSP3 */
  355. static struct pxa2xx_spi_master pxa2xx_spi_ssp3_master_info = {
  356. .num_chipselect = 1,
  357. .enable_dma = 1,
  358. };
  359. /* CAN bus on SPI */
  360. static struct regulator_consumer_supply can_regulator_consumer =
  361. REGULATOR_SUPPLY("vdd", "spi3.0");
  362. static struct regulator_init_data can_regulator_init_data = {
  363. .constraints = {
  364. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  365. },
  366. .consumer_supplies = &can_regulator_consumer,
  367. .num_consumer_supplies = 1,
  368. };
  369. static struct fixed_voltage_config can_regulator_pdata = {
  370. .supply_name = "CAN_SHDN",
  371. .microvolts = 3300000,
  372. .gpio = ZEUS_CAN_SHDN_GPIO,
  373. .init_data = &can_regulator_init_data,
  374. };
  375. static struct platform_device can_regulator_device = {
  376. .name = "reg-fixed-voltage",
  377. .id = 0,
  378. .dev = {
  379. .platform_data = &can_regulator_pdata,
  380. },
  381. };
  382. static struct mcp251x_platform_data zeus_mcp2515_pdata = {
  383. .oscillator_frequency = 16*1000*1000,
  384. };
  385. static struct spi_board_info zeus_spi_board_info[] = {
  386. [0] = {
  387. .modalias = "mcp2515",
  388. .platform_data = &zeus_mcp2515_pdata,
  389. .irq = PXA_GPIO_TO_IRQ(ZEUS_CAN_GPIO),
  390. .max_speed_hz = 1*1000*1000,
  391. .bus_num = 3,
  392. .mode = SPI_MODE_0,
  393. .chip_select = 0,
  394. },
  395. };
  396. /* Leds */
  397. static struct gpio_led zeus_leds[] = {
  398. [0] = {
  399. .name = "zeus:yellow:1",
  400. .default_trigger = "heartbeat",
  401. .gpio = ZEUS_EXT0_GPIO(3),
  402. .active_low = 1,
  403. },
  404. [1] = {
  405. .name = "zeus:yellow:2",
  406. .default_trigger = "default-on",
  407. .gpio = ZEUS_EXT0_GPIO(4),
  408. .active_low = 1,
  409. },
  410. [2] = {
  411. .name = "zeus:yellow:3",
  412. .default_trigger = "default-on",
  413. .gpio = ZEUS_EXT0_GPIO(5),
  414. .active_low = 1,
  415. },
  416. };
  417. static struct gpio_led_platform_data zeus_leds_info = {
  418. .leds = zeus_leds,
  419. .num_leds = ARRAY_SIZE(zeus_leds),
  420. };
  421. static struct platform_device zeus_leds_device = {
  422. .name = "leds-gpio",
  423. .id = -1,
  424. .dev = {
  425. .platform_data = &zeus_leds_info,
  426. },
  427. };
  428. static void zeus_cf_reset(int state)
  429. {
  430. u16 cpld_state = __raw_readw(ZEUS_CPLD_CONTROL);
  431. if (state)
  432. cpld_state |= ZEUS_CPLD_CONTROL_CF_RST;
  433. else
  434. cpld_state &= ~ZEUS_CPLD_CONTROL_CF_RST;
  435. __raw_writew(cpld_state, ZEUS_CPLD_CONTROL);
  436. }
  437. static struct arcom_pcmcia_pdata zeus_pcmcia_info = {
  438. .cd_gpio = ZEUS_CF_CD_GPIO,
  439. .rdy_gpio = ZEUS_CF_RDY_GPIO,
  440. .pwr_gpio = ZEUS_CF_PWEN_GPIO,
  441. .reset = zeus_cf_reset,
  442. };
  443. static struct platform_device zeus_pcmcia_device = {
  444. .name = "zeus-pcmcia",
  445. .id = -1,
  446. .dev = {
  447. .platform_data = &zeus_pcmcia_info,
  448. },
  449. };
  450. static struct resource zeus_max6369_resource = {
  451. .start = ZEUS_CPLD_EXTWDOG_PHYS,
  452. .end = ZEUS_CPLD_EXTWDOG_PHYS,
  453. .flags = IORESOURCE_MEM,
  454. };
  455. struct platform_device zeus_max6369_device = {
  456. .name = "max6369_wdt",
  457. .id = -1,
  458. .resource = &zeus_max6369_resource,
  459. .num_resources = 1,
  460. };
  461. /* AC'97 */
  462. static pxa2xx_audio_ops_t zeus_ac97_info = {
  463. .reset_gpio = 95,
  464. };
  465. /*
  466. * USB host
  467. */
  468. static struct regulator_consumer_supply zeus_ohci_regulator_supplies[] = {
  469. REGULATOR_SUPPLY("vbus2", "pxa27x-ohci"),
  470. };
  471. static struct regulator_init_data zeus_ohci_regulator_data = {
  472. .constraints = {
  473. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  474. },
  475. .num_consumer_supplies = ARRAY_SIZE(zeus_ohci_regulator_supplies),
  476. .consumer_supplies = zeus_ohci_regulator_supplies,
  477. };
  478. static struct fixed_voltage_config zeus_ohci_regulator_config = {
  479. .supply_name = "vbus2",
  480. .microvolts = 5000000, /* 5.0V */
  481. .gpio = ZEUS_USB2_PWREN_GPIO,
  482. .enable_high = 1,
  483. .startup_delay = 0,
  484. .init_data = &zeus_ohci_regulator_data,
  485. };
  486. static struct platform_device zeus_ohci_regulator_device = {
  487. .name = "reg-fixed-voltage",
  488. .id = 1,
  489. .dev = {
  490. .platform_data = &zeus_ohci_regulator_config,
  491. },
  492. };
  493. static struct pxaohci_platform_data zeus_ohci_platform_data = {
  494. .port_mode = PMM_NPS_MODE,
  495. /* Clear Power Control Polarity Low and set Power Sense
  496. * Polarity Low. Supply power to USB ports. */
  497. .flags = ENABLE_PORT_ALL | POWER_SENSE_LOW,
  498. };
  499. static void zeus_register_ohci(void)
  500. {
  501. /* Port 2 is shared between host and client interface. */
  502. UP2OCR = UP2OCR_HXOE | UP2OCR_HXS | UP2OCR_DMPDE | UP2OCR_DPPDE;
  503. pxa_set_ohci_info(&zeus_ohci_platform_data);
  504. }
  505. /*
  506. * Flat Panel
  507. */
  508. static void zeus_lcd_power(int on, struct fb_var_screeninfo *si)
  509. {
  510. gpio_set_value(ZEUS_LCD_EN_GPIO, on);
  511. }
  512. static void zeus_backlight_power(int on)
  513. {
  514. gpio_set_value(ZEUS_BKLEN_GPIO, on);
  515. }
  516. static int zeus_setup_fb_gpios(void)
  517. {
  518. int err;
  519. if ((err = gpio_request(ZEUS_LCD_EN_GPIO, "LCD_EN")))
  520. goto out_err;
  521. if ((err = gpio_direction_output(ZEUS_LCD_EN_GPIO, 0)))
  522. goto out_err_lcd;
  523. if ((err = gpio_request(ZEUS_BKLEN_GPIO, "BKLEN")))
  524. goto out_err_lcd;
  525. if ((err = gpio_direction_output(ZEUS_BKLEN_GPIO, 0)))
  526. goto out_err_bkl;
  527. return 0;
  528. out_err_bkl:
  529. gpio_free(ZEUS_BKLEN_GPIO);
  530. out_err_lcd:
  531. gpio_free(ZEUS_LCD_EN_GPIO);
  532. out_err:
  533. return err;
  534. }
  535. static struct pxafb_mode_info zeus_fb_mode_info[] = {
  536. {
  537. .pixclock = 39722,
  538. .xres = 640,
  539. .yres = 480,
  540. .bpp = 16,
  541. .hsync_len = 63,
  542. .left_margin = 16,
  543. .right_margin = 81,
  544. .vsync_len = 2,
  545. .upper_margin = 12,
  546. .lower_margin = 31,
  547. .sync = 0,
  548. },
  549. };
  550. static struct pxafb_mach_info zeus_fb_info = {
  551. .modes = zeus_fb_mode_info,
  552. .num_modes = 1,
  553. .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL,
  554. .pxafb_lcd_power = zeus_lcd_power,
  555. .pxafb_backlight_power = zeus_backlight_power,
  556. };
  557. /*
  558. * MMC/SD Device
  559. *
  560. * The card detect interrupt isn't debounced so we delay it by 250ms
  561. * to give the card a chance to fully insert/eject.
  562. */
  563. static struct pxamci_platform_data zeus_mci_platform_data = {
  564. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  565. .detect_delay_ms = 250,
  566. .gpio_card_detect = ZEUS_MMC_CD_GPIO,
  567. .gpio_card_ro = ZEUS_MMC_WP_GPIO,
  568. .gpio_card_ro_invert = 1,
  569. .gpio_power = -1
  570. };
  571. /*
  572. * USB Device Controller
  573. */
  574. static void zeus_udc_command(int cmd)
  575. {
  576. switch (cmd) {
  577. case PXA2XX_UDC_CMD_DISCONNECT:
  578. pr_info("zeus: disconnecting USB client\n");
  579. UP2OCR = UP2OCR_HXOE | UP2OCR_HXS | UP2OCR_DMPDE | UP2OCR_DPPDE;
  580. break;
  581. case PXA2XX_UDC_CMD_CONNECT:
  582. pr_info("zeus: connecting USB client\n");
  583. UP2OCR = UP2OCR_HXOE | UP2OCR_DPPUE;
  584. break;
  585. }
  586. }
  587. static struct pxa2xx_udc_mach_info zeus_udc_info = {
  588. .udc_command = zeus_udc_command,
  589. };
  590. static struct platform_device *zeus_devices[] __initdata = {
  591. &zeus_serial_device,
  592. &zeus_mtd_devices[0],
  593. &zeus_dm9k0_device,
  594. &zeus_dm9k1_device,
  595. &zeus_sram_device,
  596. &zeus_leds_device,
  597. &zeus_pcmcia_device,
  598. &zeus_max6369_device,
  599. &can_regulator_device,
  600. &zeus_ohci_regulator_device,
  601. };
  602. #ifdef CONFIG_PM
  603. static void zeus_power_off(void)
  604. {
  605. local_irq_disable();
  606. cpu_suspend(PWRMODE_DEEPSLEEP, pxa27x_finish_suspend);
  607. }
  608. #else
  609. #define zeus_power_off NULL
  610. #endif
  611. #ifdef CONFIG_APM_EMULATION
  612. static void zeus_get_power_status(struct apm_power_info *info)
  613. {
  614. /* Power supply is always present */
  615. info->ac_line_status = APM_AC_ONLINE;
  616. info->battery_status = APM_BATTERY_STATUS_NOT_PRESENT;
  617. info->battery_flag = APM_BATTERY_FLAG_NOT_PRESENT;
  618. }
  619. static inline void zeus_setup_apm(void)
  620. {
  621. apm_get_power_status = zeus_get_power_status;
  622. }
  623. #else
  624. static inline void zeus_setup_apm(void)
  625. {
  626. }
  627. #endif
  628. static int zeus_get_pcb_info(struct i2c_client *client, unsigned gpio,
  629. unsigned ngpio, void *context)
  630. {
  631. int i;
  632. u8 pcb_info = 0;
  633. for (i = 0; i < 8; i++) {
  634. int pcb_bit = gpio + i + 8;
  635. if (gpio_request(pcb_bit, "pcb info")) {
  636. dev_err(&client->dev, "Can't request pcb info %d\n", i);
  637. continue;
  638. }
  639. if (gpio_direction_input(pcb_bit)) {
  640. dev_err(&client->dev, "Can't read pcb info %d\n", i);
  641. gpio_free(pcb_bit);
  642. continue;
  643. }
  644. pcb_info |= !!gpio_get_value(pcb_bit) << i;
  645. gpio_free(pcb_bit);
  646. }
  647. dev_info(&client->dev, "Zeus PCB version %d issue %d\n",
  648. pcb_info >> 4, pcb_info & 0xf);
  649. return 0;
  650. }
  651. static struct pca953x_platform_data zeus_pca953x_pdata[] = {
  652. [0] = { .gpio_base = ZEUS_EXT0_GPIO_BASE, },
  653. [1] = {
  654. .gpio_base = ZEUS_EXT1_GPIO_BASE,
  655. .setup = zeus_get_pcb_info,
  656. },
  657. [2] = { .gpio_base = ZEUS_USER_GPIO_BASE, },
  658. };
  659. static struct i2c_board_info __initdata zeus_i2c_devices[] = {
  660. {
  661. I2C_BOARD_INFO("pca9535", 0x21),
  662. .platform_data = &zeus_pca953x_pdata[0],
  663. },
  664. {
  665. I2C_BOARD_INFO("pca9535", 0x22),
  666. .platform_data = &zeus_pca953x_pdata[1],
  667. },
  668. {
  669. I2C_BOARD_INFO("pca9535", 0x20),
  670. .platform_data = &zeus_pca953x_pdata[2],
  671. .irq = PXA_GPIO_TO_IRQ(ZEUS_EXTGPIO_GPIO),
  672. },
  673. { I2C_BOARD_INFO("lm75a", 0x48) },
  674. { I2C_BOARD_INFO("24c01", 0x50) },
  675. { I2C_BOARD_INFO("isl1208", 0x6f) },
  676. };
  677. static mfp_cfg_t zeus_pin_config[] __initdata = {
  678. /* AC97 */
  679. GPIO28_AC97_BITCLK,
  680. GPIO29_AC97_SDATA_IN_0,
  681. GPIO30_AC97_SDATA_OUT,
  682. GPIO31_AC97_SYNC,
  683. GPIO15_nCS_1,
  684. GPIO78_nCS_2,
  685. GPIO80_nCS_4,
  686. GPIO33_nCS_5,
  687. GPIO22_GPIO,
  688. GPIO32_MMC_CLK,
  689. GPIO92_MMC_DAT_0,
  690. GPIO109_MMC_DAT_1,
  691. GPIO110_MMC_DAT_2,
  692. GPIO111_MMC_DAT_3,
  693. GPIO112_MMC_CMD,
  694. GPIO88_USBH1_PWR,
  695. GPIO89_USBH1_PEN,
  696. GPIO119_USBH2_PWR,
  697. GPIO120_USBH2_PEN,
  698. GPIO86_LCD_LDD_16,
  699. GPIO87_LCD_LDD_17,
  700. GPIO102_GPIO,
  701. GPIO104_CIF_DD_2,
  702. GPIO105_CIF_DD_1,
  703. GPIO81_SSP3_TXD,
  704. GPIO82_SSP3_RXD,
  705. GPIO83_SSP3_SFRM,
  706. GPIO84_SSP3_SCLK,
  707. GPIO48_nPOE,
  708. GPIO49_nPWE,
  709. GPIO50_nPIOR,
  710. GPIO51_nPIOW,
  711. GPIO85_nPCE_1,
  712. GPIO54_nPCE_2,
  713. GPIO79_PSKTSEL,
  714. GPIO55_nPREG,
  715. GPIO56_nPWAIT,
  716. GPIO57_nIOIS16,
  717. GPIO36_GPIO, /* CF CD */
  718. GPIO97_GPIO, /* CF PWREN */
  719. GPIO99_GPIO, /* CF RDY */
  720. };
  721. /*
  722. * DM9k MSCx settings: SRAM, 16 bits
  723. * 17 cycles delay first access
  724. * 5 cycles delay next access
  725. * 13 cycles recovery time
  726. * faster device
  727. */
  728. #define DM9K_MSC_VALUE 0xe4c9
  729. static void __init zeus_init(void)
  730. {
  731. u16 dm9000_msc = DM9K_MSC_VALUE;
  732. u32 msc0, msc1;
  733. system_rev = __raw_readw(ZEUS_CPLD_VERSION);
  734. pr_info("Zeus CPLD V%dI%d\n", (system_rev & 0xf0) >> 4, (system_rev & 0x0f));
  735. /* Fix timings for dm9000s (CS1/CS2)*/
  736. msc0 = (__raw_readl(MSC0) & 0x0000ffff) | (dm9000_msc << 16);
  737. msc1 = (__raw_readl(MSC1) & 0xffff0000) | dm9000_msc;
  738. __raw_writel(msc0, MSC0);
  739. __raw_writel(msc1, MSC1);
  740. pm_power_off = zeus_power_off;
  741. zeus_setup_apm();
  742. pxa2xx_mfp_config(ARRAY_AND_SIZE(zeus_pin_config));
  743. platform_add_devices(zeus_devices, ARRAY_SIZE(zeus_devices));
  744. zeus_register_ohci();
  745. if (zeus_setup_fb_gpios())
  746. pr_err("Failed to setup fb gpios\n");
  747. else
  748. pxa_set_fb_info(NULL, &zeus_fb_info);
  749. pxa_set_mci_info(&zeus_mci_platform_data);
  750. pxa_set_udc_info(&zeus_udc_info);
  751. pxa_set_ac97_info(&zeus_ac97_info);
  752. pxa_set_i2c_info(NULL);
  753. i2c_register_board_info(0, ARRAY_AND_SIZE(zeus_i2c_devices));
  754. pxa2xx_set_spi_info(3, &pxa2xx_spi_ssp3_master_info);
  755. spi_register_board_info(zeus_spi_board_info, ARRAY_SIZE(zeus_spi_board_info));
  756. regulator_has_full_constraints();
  757. }
  758. static struct map_desc zeus_io_desc[] __initdata = {
  759. {
  760. .virtual = (unsigned long)ZEUS_CPLD_VERSION,
  761. .pfn = __phys_to_pfn(ZEUS_CPLD_VERSION_PHYS),
  762. .length = 0x1000,
  763. .type = MT_DEVICE,
  764. },
  765. {
  766. .virtual = (unsigned long)ZEUS_CPLD_ISA_IRQ,
  767. .pfn = __phys_to_pfn(ZEUS_CPLD_ISA_IRQ_PHYS),
  768. .length = 0x1000,
  769. .type = MT_DEVICE,
  770. },
  771. {
  772. .virtual = (unsigned long)ZEUS_CPLD_CONTROL,
  773. .pfn = __phys_to_pfn(ZEUS_CPLD_CONTROL_PHYS),
  774. .length = 0x1000,
  775. .type = MT_DEVICE,
  776. },
  777. {
  778. .virtual = (unsigned long)ZEUS_PC104IO,
  779. .pfn = __phys_to_pfn(ZEUS_PC104IO_PHYS),
  780. .length = 0x00800000,
  781. .type = MT_DEVICE,
  782. },
  783. };
  784. static void __init zeus_map_io(void)
  785. {
  786. pxa27x_map_io();
  787. iotable_init(zeus_io_desc, ARRAY_SIZE(zeus_io_desc));
  788. /* Clear PSPR to ensure a full restart on wake-up. */
  789. PMCR = PSPR = 0;
  790. /* enable internal 32.768Khz oscillator (ignore OSCC_OOK) */
  791. writel(readl(OSCC) | OSCC_OON, OSCC);
  792. /* Some clock cycles later (from OSCC_ON), programme PCFR (OPDE...).
  793. * float chip selects and PCMCIA */
  794. PCFR = PCFR_OPDE | PCFR_DC_EN | PCFR_FS | PCFR_FP;
  795. }
  796. MACHINE_START(ARCOM_ZEUS, "Arcom/Eurotech ZEUS")
  797. /* Maintainer: Marc Zyngier <maz@misterjones.org> */
  798. .atag_offset = 0x100,
  799. .map_io = zeus_map_io,
  800. .nr_irqs = ZEUS_NR_IRQS,
  801. .init_irq = zeus_init_irq,
  802. .handle_irq = pxa27x_handle_irq,
  803. .init_time = pxa_timer_init,
  804. .init_machine = zeus_init,
  805. .restart = pxa_restart,
  806. MACHINE_END