mmdc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * Copyright 2017 NXP
  3. * Copyright 2011,2016 Freescale Semiconductor, Inc.
  4. * Copyright 2011 Linaro Ltd.
  5. *
  6. * The code contained herein is licensed under the GNU General Public
  7. * License. You may obtain a copy of the GNU General Public License
  8. * Version 2 or later at the following locations:
  9. *
  10. * http://www.opensource.org/licenses/gpl-license.html
  11. * http://www.gnu.org/copyleft/gpl.html
  12. */
  13. #include <linux/hrtimer.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_device.h>
  21. #include <linux/perf_event.h>
  22. #include <linux/slab.h>
  23. #include "common.h"
  24. #define MMDC_MAPSR 0x404
  25. #define BP_MMDC_MAPSR_PSD 0
  26. #define BP_MMDC_MAPSR_PSS 4
  27. #define MMDC_MDMISC 0x18
  28. #define BM_MMDC_MDMISC_DDR_TYPE 0x18
  29. #define BP_MMDC_MDMISC_DDR_TYPE 0x3
  30. #define TOTAL_CYCLES 0x0
  31. #define BUSY_CYCLES 0x1
  32. #define READ_ACCESSES 0x2
  33. #define WRITE_ACCESSES 0x3
  34. #define READ_BYTES 0x4
  35. #define WRITE_BYTES 0x5
  36. /* Enables, resets, freezes, overflow profiling*/
  37. #define DBG_DIS 0x0
  38. #define DBG_EN 0x1
  39. #define DBG_RST 0x2
  40. #define PRF_FRZ 0x4
  41. #define CYC_OVF 0x8
  42. #define PROFILE_SEL 0x10
  43. #define MMDC_MADPCR0 0x410
  44. #define MMDC_MADPCR1 0x414
  45. #define MMDC_MADPSR0 0x418
  46. #define MMDC_MADPSR1 0x41C
  47. #define MMDC_MADPSR2 0x420
  48. #define MMDC_MADPSR3 0x424
  49. #define MMDC_MADPSR4 0x428
  50. #define MMDC_MADPSR5 0x42C
  51. #define MMDC_NUM_COUNTERS 6
  52. #define MMDC_FLAG_PROFILE_SEL 0x1
  53. #define MMDC_PRF_AXI_ID_CLEAR 0x0
  54. #define to_mmdc_pmu(p) container_of(p, struct mmdc_pmu, pmu)
  55. static int ddr_type;
  56. struct fsl_mmdc_devtype_data {
  57. unsigned int flags;
  58. };
  59. static const struct fsl_mmdc_devtype_data imx6q_data = {
  60. };
  61. static const struct fsl_mmdc_devtype_data imx6qp_data = {
  62. .flags = MMDC_FLAG_PROFILE_SEL,
  63. };
  64. static const struct of_device_id imx_mmdc_dt_ids[] = {
  65. { .compatible = "fsl,imx6q-mmdc", .data = (void *)&imx6q_data},
  66. { .compatible = "fsl,imx6qp-mmdc", .data = (void *)&imx6qp_data},
  67. { /* sentinel */ }
  68. };
  69. #ifdef CONFIG_PERF_EVENTS
  70. static enum cpuhp_state cpuhp_mmdc_state;
  71. static DEFINE_IDA(mmdc_ida);
  72. PMU_EVENT_ATTR_STRING(total-cycles, mmdc_pmu_total_cycles, "event=0x00")
  73. PMU_EVENT_ATTR_STRING(busy-cycles, mmdc_pmu_busy_cycles, "event=0x01")
  74. PMU_EVENT_ATTR_STRING(read-accesses, mmdc_pmu_read_accesses, "event=0x02")
  75. PMU_EVENT_ATTR_STRING(write-accesses, mmdc_pmu_write_accesses, "event=0x03")
  76. PMU_EVENT_ATTR_STRING(read-bytes, mmdc_pmu_read_bytes, "event=0x04")
  77. PMU_EVENT_ATTR_STRING(read-bytes.unit, mmdc_pmu_read_bytes_unit, "MB");
  78. PMU_EVENT_ATTR_STRING(read-bytes.scale, mmdc_pmu_read_bytes_scale, "0.000001");
  79. PMU_EVENT_ATTR_STRING(write-bytes, mmdc_pmu_write_bytes, "event=0x05")
  80. PMU_EVENT_ATTR_STRING(write-bytes.unit, mmdc_pmu_write_bytes_unit, "MB");
  81. PMU_EVENT_ATTR_STRING(write-bytes.scale, mmdc_pmu_write_bytes_scale, "0.000001");
  82. struct mmdc_pmu {
  83. struct pmu pmu;
  84. void __iomem *mmdc_base;
  85. cpumask_t cpu;
  86. struct hrtimer hrtimer;
  87. unsigned int active_events;
  88. struct device *dev;
  89. struct perf_event *mmdc_events[MMDC_NUM_COUNTERS];
  90. struct hlist_node node;
  91. struct fsl_mmdc_devtype_data *devtype_data;
  92. };
  93. /*
  94. * Polling period is set to one second, overflow of total-cycles (the fastest
  95. * increasing counter) takes ten seconds so one second is safe
  96. */
  97. static unsigned int mmdc_pmu_poll_period_us = 1000000;
  98. module_param_named(pmu_pmu_poll_period_us, mmdc_pmu_poll_period_us, uint,
  99. S_IRUGO | S_IWUSR);
  100. static ktime_t mmdc_pmu_timer_period(void)
  101. {
  102. return ns_to_ktime((u64)mmdc_pmu_poll_period_us * 1000);
  103. }
  104. static ssize_t mmdc_pmu_cpumask_show(struct device *dev,
  105. struct device_attribute *attr, char *buf)
  106. {
  107. struct mmdc_pmu *pmu_mmdc = dev_get_drvdata(dev);
  108. return cpumap_print_to_pagebuf(true, buf, &pmu_mmdc->cpu);
  109. }
  110. static struct device_attribute mmdc_pmu_cpumask_attr =
  111. __ATTR(cpumask, S_IRUGO, mmdc_pmu_cpumask_show, NULL);
  112. static struct attribute *mmdc_pmu_cpumask_attrs[] = {
  113. &mmdc_pmu_cpumask_attr.attr,
  114. NULL,
  115. };
  116. static struct attribute_group mmdc_pmu_cpumask_attr_group = {
  117. .attrs = mmdc_pmu_cpumask_attrs,
  118. };
  119. static struct attribute *mmdc_pmu_events_attrs[] = {
  120. &mmdc_pmu_total_cycles.attr.attr,
  121. &mmdc_pmu_busy_cycles.attr.attr,
  122. &mmdc_pmu_read_accesses.attr.attr,
  123. &mmdc_pmu_write_accesses.attr.attr,
  124. &mmdc_pmu_read_bytes.attr.attr,
  125. &mmdc_pmu_read_bytes_unit.attr.attr,
  126. &mmdc_pmu_read_bytes_scale.attr.attr,
  127. &mmdc_pmu_write_bytes.attr.attr,
  128. &mmdc_pmu_write_bytes_unit.attr.attr,
  129. &mmdc_pmu_write_bytes_scale.attr.attr,
  130. NULL,
  131. };
  132. static struct attribute_group mmdc_pmu_events_attr_group = {
  133. .name = "events",
  134. .attrs = mmdc_pmu_events_attrs,
  135. };
  136. PMU_FORMAT_ATTR(event, "config:0-63");
  137. PMU_FORMAT_ATTR(axi_id, "config1:0-63");
  138. static struct attribute *mmdc_pmu_format_attrs[] = {
  139. &format_attr_event.attr,
  140. &format_attr_axi_id.attr,
  141. NULL,
  142. };
  143. static struct attribute_group mmdc_pmu_format_attr_group = {
  144. .name = "format",
  145. .attrs = mmdc_pmu_format_attrs,
  146. };
  147. static const struct attribute_group *attr_groups[] = {
  148. &mmdc_pmu_events_attr_group,
  149. &mmdc_pmu_format_attr_group,
  150. &mmdc_pmu_cpumask_attr_group,
  151. NULL,
  152. };
  153. static u32 mmdc_pmu_read_counter(struct mmdc_pmu *pmu_mmdc, int cfg)
  154. {
  155. void __iomem *mmdc_base, *reg;
  156. mmdc_base = pmu_mmdc->mmdc_base;
  157. switch (cfg) {
  158. case TOTAL_CYCLES:
  159. reg = mmdc_base + MMDC_MADPSR0;
  160. break;
  161. case BUSY_CYCLES:
  162. reg = mmdc_base + MMDC_MADPSR1;
  163. break;
  164. case READ_ACCESSES:
  165. reg = mmdc_base + MMDC_MADPSR2;
  166. break;
  167. case WRITE_ACCESSES:
  168. reg = mmdc_base + MMDC_MADPSR3;
  169. break;
  170. case READ_BYTES:
  171. reg = mmdc_base + MMDC_MADPSR4;
  172. break;
  173. case WRITE_BYTES:
  174. reg = mmdc_base + MMDC_MADPSR5;
  175. break;
  176. default:
  177. return WARN_ONCE(1,
  178. "invalid configuration %d for mmdc counter", cfg);
  179. }
  180. return readl(reg);
  181. }
  182. static int mmdc_pmu_offline_cpu(unsigned int cpu, struct hlist_node *node)
  183. {
  184. struct mmdc_pmu *pmu_mmdc = hlist_entry_safe(node, struct mmdc_pmu, node);
  185. int target;
  186. if (!cpumask_test_and_clear_cpu(cpu, &pmu_mmdc->cpu))
  187. return 0;
  188. target = cpumask_any_but(cpu_online_mask, cpu);
  189. if (target >= nr_cpu_ids)
  190. return 0;
  191. perf_pmu_migrate_context(&pmu_mmdc->pmu, cpu, target);
  192. cpumask_set_cpu(target, &pmu_mmdc->cpu);
  193. return 0;
  194. }
  195. static bool mmdc_pmu_group_event_is_valid(struct perf_event *event,
  196. struct pmu *pmu,
  197. unsigned long *used_counters)
  198. {
  199. int cfg = event->attr.config;
  200. if (is_software_event(event))
  201. return true;
  202. if (event->pmu != pmu)
  203. return false;
  204. return !test_and_set_bit(cfg, used_counters);
  205. }
  206. /*
  207. * Each event has a single fixed-purpose counter, so we can only have a
  208. * single active event for each at any point in time. Here we just check
  209. * for duplicates, and rely on mmdc_pmu_event_init to verify that the HW
  210. * event numbers are valid.
  211. */
  212. static bool mmdc_pmu_group_is_valid(struct perf_event *event)
  213. {
  214. struct pmu *pmu = event->pmu;
  215. struct perf_event *leader = event->group_leader;
  216. struct perf_event *sibling;
  217. unsigned long counter_mask = 0;
  218. set_bit(leader->attr.config, &counter_mask);
  219. if (event != leader) {
  220. if (!mmdc_pmu_group_event_is_valid(event, pmu, &counter_mask))
  221. return false;
  222. }
  223. list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
  224. if (!mmdc_pmu_group_event_is_valid(sibling, pmu, &counter_mask))
  225. return false;
  226. }
  227. return true;
  228. }
  229. static int mmdc_pmu_event_init(struct perf_event *event)
  230. {
  231. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  232. int cfg = event->attr.config;
  233. if (event->attr.type != event->pmu->type)
  234. return -ENOENT;
  235. if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
  236. return -EOPNOTSUPP;
  237. if (event->cpu < 0) {
  238. dev_warn(pmu_mmdc->dev, "Can't provide per-task data!\n");
  239. return -EOPNOTSUPP;
  240. }
  241. if (event->attr.exclude_user ||
  242. event->attr.exclude_kernel ||
  243. event->attr.exclude_hv ||
  244. event->attr.exclude_idle ||
  245. event->attr.exclude_host ||
  246. event->attr.exclude_guest ||
  247. event->attr.sample_period)
  248. return -EINVAL;
  249. if (cfg < 0 || cfg >= MMDC_NUM_COUNTERS)
  250. return -EINVAL;
  251. if (!mmdc_pmu_group_is_valid(event))
  252. return -EINVAL;
  253. event->cpu = cpumask_first(&pmu_mmdc->cpu);
  254. return 0;
  255. }
  256. static void mmdc_pmu_event_update(struct perf_event *event)
  257. {
  258. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  259. struct hw_perf_event *hwc = &event->hw;
  260. u64 delta, prev_raw_count, new_raw_count;
  261. do {
  262. prev_raw_count = local64_read(&hwc->prev_count);
  263. new_raw_count = mmdc_pmu_read_counter(pmu_mmdc,
  264. event->attr.config);
  265. } while (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
  266. new_raw_count) != prev_raw_count);
  267. delta = (new_raw_count - prev_raw_count) & 0xFFFFFFFF;
  268. local64_add(delta, &event->count);
  269. }
  270. static void mmdc_pmu_event_start(struct perf_event *event, int flags)
  271. {
  272. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  273. struct hw_perf_event *hwc = &event->hw;
  274. void __iomem *mmdc_base, *reg;
  275. u32 val;
  276. mmdc_base = pmu_mmdc->mmdc_base;
  277. reg = mmdc_base + MMDC_MADPCR0;
  278. /*
  279. * hrtimer is required because mmdc does not provide an interrupt so
  280. * polling is necessary
  281. */
  282. hrtimer_start(&pmu_mmdc->hrtimer, mmdc_pmu_timer_period(),
  283. HRTIMER_MODE_REL_PINNED);
  284. local64_set(&hwc->prev_count, 0);
  285. writel(DBG_RST, reg);
  286. /*
  287. * Write the AXI id parameter to MADPCR1.
  288. */
  289. val = event->attr.config1;
  290. reg = mmdc_base + MMDC_MADPCR1;
  291. writel(val, reg);
  292. reg = mmdc_base + MMDC_MADPCR0;
  293. val = DBG_EN;
  294. if (pmu_mmdc->devtype_data->flags & MMDC_FLAG_PROFILE_SEL)
  295. val |= PROFILE_SEL;
  296. writel(val, reg);
  297. }
  298. static int mmdc_pmu_event_add(struct perf_event *event, int flags)
  299. {
  300. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  301. struct hw_perf_event *hwc = &event->hw;
  302. int cfg = event->attr.config;
  303. if (flags & PERF_EF_START)
  304. mmdc_pmu_event_start(event, flags);
  305. if (pmu_mmdc->mmdc_events[cfg] != NULL)
  306. return -EAGAIN;
  307. pmu_mmdc->mmdc_events[cfg] = event;
  308. pmu_mmdc->active_events++;
  309. local64_set(&hwc->prev_count, mmdc_pmu_read_counter(pmu_mmdc, cfg));
  310. return 0;
  311. }
  312. static void mmdc_pmu_event_stop(struct perf_event *event, int flags)
  313. {
  314. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  315. void __iomem *mmdc_base, *reg;
  316. mmdc_base = pmu_mmdc->mmdc_base;
  317. reg = mmdc_base + MMDC_MADPCR0;
  318. writel(PRF_FRZ, reg);
  319. reg = mmdc_base + MMDC_MADPCR1;
  320. writel(MMDC_PRF_AXI_ID_CLEAR, reg);
  321. mmdc_pmu_event_update(event);
  322. }
  323. static void mmdc_pmu_event_del(struct perf_event *event, int flags)
  324. {
  325. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  326. int cfg = event->attr.config;
  327. pmu_mmdc->mmdc_events[cfg] = NULL;
  328. pmu_mmdc->active_events--;
  329. if (pmu_mmdc->active_events == 0)
  330. hrtimer_cancel(&pmu_mmdc->hrtimer);
  331. mmdc_pmu_event_stop(event, PERF_EF_UPDATE);
  332. }
  333. static void mmdc_pmu_overflow_handler(struct mmdc_pmu *pmu_mmdc)
  334. {
  335. int i;
  336. for (i = 0; i < MMDC_NUM_COUNTERS; i++) {
  337. struct perf_event *event = pmu_mmdc->mmdc_events[i];
  338. if (event)
  339. mmdc_pmu_event_update(event);
  340. }
  341. }
  342. static enum hrtimer_restart mmdc_pmu_timer_handler(struct hrtimer *hrtimer)
  343. {
  344. struct mmdc_pmu *pmu_mmdc = container_of(hrtimer, struct mmdc_pmu,
  345. hrtimer);
  346. mmdc_pmu_overflow_handler(pmu_mmdc);
  347. hrtimer_forward_now(hrtimer, mmdc_pmu_timer_period());
  348. return HRTIMER_RESTART;
  349. }
  350. static int mmdc_pmu_init(struct mmdc_pmu *pmu_mmdc,
  351. void __iomem *mmdc_base, struct device *dev)
  352. {
  353. int mmdc_num;
  354. *pmu_mmdc = (struct mmdc_pmu) {
  355. .pmu = (struct pmu) {
  356. .task_ctx_nr = perf_invalid_context,
  357. .attr_groups = attr_groups,
  358. .event_init = mmdc_pmu_event_init,
  359. .add = mmdc_pmu_event_add,
  360. .del = mmdc_pmu_event_del,
  361. .start = mmdc_pmu_event_start,
  362. .stop = mmdc_pmu_event_stop,
  363. .read = mmdc_pmu_event_update,
  364. },
  365. .mmdc_base = mmdc_base,
  366. .dev = dev,
  367. .active_events = 0,
  368. };
  369. mmdc_num = ida_simple_get(&mmdc_ida, 0, 0, GFP_KERNEL);
  370. return mmdc_num;
  371. }
  372. static int imx_mmdc_remove(struct platform_device *pdev)
  373. {
  374. struct mmdc_pmu *pmu_mmdc = platform_get_drvdata(pdev);
  375. cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
  376. perf_pmu_unregister(&pmu_mmdc->pmu);
  377. kfree(pmu_mmdc);
  378. return 0;
  379. }
  380. static int imx_mmdc_perf_init(struct platform_device *pdev, void __iomem *mmdc_base)
  381. {
  382. struct mmdc_pmu *pmu_mmdc;
  383. char *name;
  384. int mmdc_num;
  385. int ret;
  386. const struct of_device_id *of_id =
  387. of_match_device(imx_mmdc_dt_ids, &pdev->dev);
  388. pmu_mmdc = kzalloc(sizeof(*pmu_mmdc), GFP_KERNEL);
  389. if (!pmu_mmdc) {
  390. pr_err("failed to allocate PMU device!\n");
  391. return -ENOMEM;
  392. }
  393. /* The first instance registers the hotplug state */
  394. if (!cpuhp_mmdc_state) {
  395. ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
  396. "perf/arm/mmdc:online", NULL,
  397. mmdc_pmu_offline_cpu);
  398. if (ret < 0) {
  399. pr_err("cpuhp_setup_state_multi failed\n");
  400. goto pmu_free;
  401. }
  402. cpuhp_mmdc_state = ret;
  403. }
  404. mmdc_num = mmdc_pmu_init(pmu_mmdc, mmdc_base, &pdev->dev);
  405. if (mmdc_num == 0)
  406. name = "mmdc";
  407. else
  408. name = devm_kasprintf(&pdev->dev,
  409. GFP_KERNEL, "mmdc%d", mmdc_num);
  410. pmu_mmdc->devtype_data = (struct fsl_mmdc_devtype_data *)of_id->data;
  411. hrtimer_init(&pmu_mmdc->hrtimer, CLOCK_MONOTONIC,
  412. HRTIMER_MODE_REL);
  413. pmu_mmdc->hrtimer.function = mmdc_pmu_timer_handler;
  414. cpumask_set_cpu(raw_smp_processor_id(), &pmu_mmdc->cpu);
  415. /* Register the pmu instance for cpu hotplug */
  416. cpuhp_state_add_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
  417. ret = perf_pmu_register(&(pmu_mmdc->pmu), name, -1);
  418. if (ret)
  419. goto pmu_register_err;
  420. platform_set_drvdata(pdev, pmu_mmdc);
  421. return 0;
  422. pmu_register_err:
  423. pr_warn("MMDC Perf PMU failed (%d), disabled\n", ret);
  424. cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
  425. hrtimer_cancel(&pmu_mmdc->hrtimer);
  426. pmu_free:
  427. kfree(pmu_mmdc);
  428. return ret;
  429. }
  430. #else
  431. #define imx_mmdc_remove NULL
  432. #define imx_mmdc_perf_init(pdev, mmdc_base) 0
  433. #endif
  434. static int imx_mmdc_probe(struct platform_device *pdev)
  435. {
  436. struct device_node *np = pdev->dev.of_node;
  437. void __iomem *mmdc_base, *reg;
  438. u32 val;
  439. int timeout = 0x400;
  440. mmdc_base = of_iomap(np, 0);
  441. WARN_ON(!mmdc_base);
  442. reg = mmdc_base + MMDC_MDMISC;
  443. /* Get ddr type */
  444. val = readl_relaxed(reg);
  445. ddr_type = (val & BM_MMDC_MDMISC_DDR_TYPE) >>
  446. BP_MMDC_MDMISC_DDR_TYPE;
  447. reg = mmdc_base + MMDC_MAPSR;
  448. /* Enable automatic power saving */
  449. val = readl_relaxed(reg);
  450. val &= ~(1 << BP_MMDC_MAPSR_PSD);
  451. writel_relaxed(val, reg);
  452. /* Ensure it's successfully enabled */
  453. while (!(readl_relaxed(reg) & 1 << BP_MMDC_MAPSR_PSS) && --timeout)
  454. cpu_relax();
  455. if (unlikely(!timeout)) {
  456. pr_warn("%s: failed to enable automatic power saving\n",
  457. __func__);
  458. return -EBUSY;
  459. }
  460. return imx_mmdc_perf_init(pdev, mmdc_base);
  461. }
  462. int imx_mmdc_get_ddr_type(void)
  463. {
  464. return ddr_type;
  465. }
  466. static struct platform_driver imx_mmdc_driver = {
  467. .driver = {
  468. .name = "imx-mmdc",
  469. .of_match_table = imx_mmdc_dt_ids,
  470. },
  471. .probe = imx_mmdc_probe,
  472. .remove = imx_mmdc_remove,
  473. };
  474. static int __init imx_mmdc_init(void)
  475. {
  476. return platform_driver_register(&imx_mmdc_driver);
  477. }
  478. postcore_initcall(imx_mmdc_init);