be_main.h 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112
  1. /**
  2. * Copyright (C) 2005 - 2016 Broadcom
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@broadcom.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@broadcom.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <linux/aer.h>
  28. #include <scsi/scsi.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <scsi/scsi_device.h>
  31. #include <scsi/scsi_host.h>
  32. #include <scsi/iscsi_proto.h>
  33. #include <scsi/libiscsi.h>
  34. #include <scsi/scsi_transport_iscsi.h>
  35. #define DRV_NAME "be2iscsi"
  36. #define BUILD_STR "11.2.0.0"
  37. #define BE_NAME "Emulex OneConnect" \
  38. "Open-iSCSI Driver version" BUILD_STR
  39. #define DRV_DESC BE_NAME " " "Driver"
  40. #define BE_VENDOR_ID 0x19A2
  41. #define ELX_VENDOR_ID 0x10DF
  42. /* DEVICE ID's for BE2 */
  43. #define BE_DEVICE_ID1 0x212
  44. #define OC_DEVICE_ID1 0x702
  45. #define OC_DEVICE_ID2 0x703
  46. /* DEVICE ID's for BE3 */
  47. #define BE_DEVICE_ID2 0x222
  48. #define OC_DEVICE_ID3 0x712
  49. /* DEVICE ID for SKH */
  50. #define OC_SKH_ID1 0x722
  51. #define BE2_IO_DEPTH 1024
  52. #define BE2_MAX_SESSIONS 256
  53. #define BE2_CMDS_PER_CXN 128
  54. #define BE2_TMFS 16
  55. #define BE2_NOPOUT_REQ 16
  56. #define BE2_SGE 32
  57. #define BE2_DEFPDU_HDR_SZ 64
  58. #define BE2_DEFPDU_DATA_SZ 8192
  59. #define BE2_MAX_NUM_CQ_PROC 512
  60. #define MAX_CPUS 64
  61. #define BEISCSI_MAX_NUM_CPUS 7
  62. #define BEISCSI_VER_STRLEN 32
  63. #define BEISCSI_SGLIST_ELEMENTS 30
  64. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  65. #define BEISCSI_MAX_SECTORS 1024 /* scsi_host->max_sectors */
  66. #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
  67. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  68. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  69. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  70. #define BEISCSI_MAX_FRAGS_INIT 192
  71. #define BE_NUM_MSIX_ENTRIES 1
  72. #define BE_SENSE_INFO_SIZE 258
  73. #define BE_ISCSI_PDU_HEADER_SIZE 64
  74. #define BE_MIN_MEM_SIZE 16384
  75. #define MAX_CMD_SZ 65536
  76. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  77. /**
  78. * hardware needs the async PDU buffers to be posted in multiples of 8
  79. * So have atleast 8 of them by default
  80. */
  81. #define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
  82. (phwi->phwi_ctxt->pasync_ctx[ulp_num])
  83. /********* Memory BAR register ************/
  84. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  85. /**
  86. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  87. * Disable" may still globally block interrupts in addition to individual
  88. * interrupt masks; a mechanism for the device driver to block all interrupts
  89. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  90. * with the OS.
  91. */
  92. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  93. /********* ISR0 Register offset **********/
  94. #define CEV_ISR0_OFFSET 0xC18
  95. #define CEV_ISR_SIZE 4
  96. /**
  97. * Macros for reading/writing a protection domain or CSR registers
  98. * in BladeEngine.
  99. */
  100. #define DB_TXULP0_OFFSET 0x40
  101. #define DB_RXULP0_OFFSET 0xA0
  102. /********* Event Q door bell *************/
  103. #define DB_EQ_OFFSET DB_CQ_OFFSET
  104. #define DB_EQ_RING_ID_LOW_MASK 0x1FF /* bits 0 - 8 */
  105. /* Clear the interrupt for this eq */
  106. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  107. /* Must be 1 */
  108. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  109. /* Higher Order EQ_ID bit */
  110. #define DB_EQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
  111. #define DB_EQ_HIGH_SET_SHIFT 11
  112. #define DB_EQ_HIGH_FEILD_SHIFT 9
  113. /* Number of event entries processed */
  114. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  115. /* Rearm bit */
  116. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  117. /********* Compl Q door bell *************/
  118. #define DB_CQ_OFFSET 0x120
  119. #define DB_CQ_RING_ID_LOW_MASK 0x3FF /* bits 0 - 9 */
  120. /* Higher Order CQ_ID bit */
  121. #define DB_CQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
  122. #define DB_CQ_HIGH_SET_SHIFT 11
  123. #define DB_CQ_HIGH_FEILD_SHIFT 10
  124. /* Number of event entries processed */
  125. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  126. /* Rearm bit */
  127. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  128. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  129. #define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  130. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
  131. #define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  132. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
  133. #define PAGES_REQUIRED(x) \
  134. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  135. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  136. #define MEM_DESCR_OFFSET 8
  137. #define BEISCSI_DEFQ_HDR 1
  138. #define BEISCSI_DEFQ_DATA 0
  139. enum be_mem_enum {
  140. HWI_MEM_ADDN_CONTEXT,
  141. HWI_MEM_WRB,
  142. HWI_MEM_WRBH,
  143. HWI_MEM_SGLH,
  144. HWI_MEM_SGE,
  145. HWI_MEM_TEMPLATE_HDR_ULP0,
  146. HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
  147. HWI_MEM_ASYNC_DATA_BUF_ULP0,
  148. HWI_MEM_ASYNC_HEADER_RING_ULP0,
  149. HWI_MEM_ASYNC_DATA_RING_ULP0,
  150. HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
  151. HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
  152. HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
  153. HWI_MEM_TEMPLATE_HDR_ULP1,
  154. HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
  155. HWI_MEM_ASYNC_DATA_BUF_ULP1,
  156. HWI_MEM_ASYNC_HEADER_RING_ULP1,
  157. HWI_MEM_ASYNC_DATA_RING_ULP1,
  158. HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
  159. HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
  160. HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
  161. ISCSI_MEM_GLOBAL_HEADER,
  162. SE_MEM_MAX
  163. };
  164. struct be_bus_address32 {
  165. unsigned int address_lo;
  166. unsigned int address_hi;
  167. };
  168. struct be_bus_address64 {
  169. unsigned long long address;
  170. };
  171. struct be_bus_address {
  172. union {
  173. struct be_bus_address32 a32;
  174. struct be_bus_address64 a64;
  175. } u;
  176. };
  177. struct mem_array {
  178. struct be_bus_address bus_address; /* Bus address of location */
  179. void *virtual_address; /* virtual address to the location */
  180. unsigned int size; /* Size required by memory block */
  181. };
  182. struct be_mem_descriptor {
  183. unsigned int index; /* Index of this memory parameter */
  184. unsigned int category; /* type indicates cached/non-cached */
  185. unsigned int num_elements; /* number of elements in this
  186. * descriptor
  187. */
  188. unsigned int alignment_mask; /* Alignment mask for this block */
  189. unsigned int size_in_bytes; /* Size required by memory block */
  190. struct mem_array *mem_array;
  191. };
  192. struct sgl_handle {
  193. unsigned int sgl_index;
  194. unsigned int type;
  195. unsigned int cid;
  196. struct iscsi_task *task;
  197. struct iscsi_sge *pfrag;
  198. };
  199. struct hba_parameters {
  200. unsigned int ios_per_ctrl;
  201. unsigned int cxns_per_ctrl;
  202. unsigned int asyncpdus_per_ctrl;
  203. unsigned int icds_per_ctrl;
  204. unsigned int num_sge_per_io;
  205. unsigned int defpdu_hdr_sz;
  206. unsigned int defpdu_data_sz;
  207. unsigned int num_cq_entries;
  208. unsigned int num_eq_entries;
  209. unsigned int wrbs_per_cxn;
  210. unsigned int crashmode;
  211. unsigned int hba_num;
  212. unsigned int mgmt_ws_sz;
  213. unsigned int hwi_ws_sz;
  214. unsigned int eto;
  215. unsigned int ldto;
  216. unsigned int dbg_flags;
  217. unsigned int num_cxn;
  218. unsigned int eq_timer;
  219. /**
  220. * These are calculated from other params. They're here
  221. * for debug purposes
  222. */
  223. unsigned int num_mcc_pages;
  224. unsigned int num_mcc_cq_pages;
  225. unsigned int num_cq_pages;
  226. unsigned int num_eq_pages;
  227. unsigned int num_async_pdu_buf_pages;
  228. unsigned int num_async_pdu_buf_sgl_pages;
  229. unsigned int num_async_pdu_buf_cq_pages;
  230. unsigned int num_async_pdu_hdr_pages;
  231. unsigned int num_async_pdu_hdr_sgl_pages;
  232. unsigned int num_async_pdu_hdr_cq_pages;
  233. unsigned int num_sge;
  234. };
  235. struct invalidate_command_table {
  236. unsigned short icd;
  237. unsigned short cid;
  238. } __packed;
  239. #define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
  240. (phwi_ctrlr->wrb_context[cri].ulp_num)
  241. struct hwi_wrb_context {
  242. spinlock_t wrb_lock;
  243. struct list_head wrb_handle_list;
  244. struct list_head wrb_handle_drvr_list;
  245. struct wrb_handle **pwrb_handle_base;
  246. struct wrb_handle **pwrb_handle_basestd;
  247. struct iscsi_wrb *plast_wrb;
  248. unsigned short alloc_index;
  249. unsigned short free_index;
  250. unsigned short wrb_handles_available;
  251. unsigned short cid;
  252. uint8_t ulp_num; /* ULP to which CID binded */
  253. uint16_t register_set;
  254. uint16_t doorbell_format;
  255. uint32_t doorbell_offset;
  256. };
  257. struct ulp_cid_info {
  258. unsigned short *cid_array;
  259. unsigned short avlbl_cids;
  260. unsigned short cid_alloc;
  261. unsigned short cid_free;
  262. };
  263. #include "be.h"
  264. #define chip_be2(phba) (phba->generation == BE_GEN2)
  265. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  266. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  267. #define BEISCSI_ULP0 0
  268. #define BEISCSI_ULP1 1
  269. #define BEISCSI_ULP_COUNT 2
  270. #define BEISCSI_ULP0_LOADED 0x01
  271. #define BEISCSI_ULP1_LOADED 0x02
  272. #define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
  273. (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
  274. #define BEISCSI_ULP0_AVLBL_CID(phba) \
  275. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
  276. #define BEISCSI_ULP1_AVLBL_CID(phba) \
  277. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
  278. struct beiscsi_hba {
  279. struct hba_parameters params;
  280. struct hwi_controller *phwi_ctrlr;
  281. unsigned int mem_req[SE_MEM_MAX];
  282. /* PCI BAR mapped addresses */
  283. u8 __iomem *csr_va; /* CSR */
  284. u8 __iomem *db_va; /* Door Bell */
  285. u8 __iomem *pci_va; /* PCI Config */
  286. struct be_bus_address csr_pa; /* CSR */
  287. struct be_bus_address db_pa; /* CSR */
  288. struct be_bus_address pci_pa; /* CSR */
  289. /* PCI representation of our HBA */
  290. struct pci_dev *pcidev;
  291. unsigned short asic_revision;
  292. unsigned int num_cpus;
  293. unsigned int nxt_cqid;
  294. struct msix_entry msix_entries[MAX_CPUS];
  295. char *msi_name[MAX_CPUS];
  296. bool msix_enabled;
  297. struct be_mem_descriptor *init_mem;
  298. unsigned short io_sgl_alloc_index;
  299. unsigned short io_sgl_free_index;
  300. unsigned short io_sgl_hndl_avbl;
  301. struct sgl_handle **io_sgl_hndl_base;
  302. struct sgl_handle **sgl_hndl_array;
  303. unsigned short eh_sgl_alloc_index;
  304. unsigned short eh_sgl_free_index;
  305. unsigned short eh_sgl_hndl_avbl;
  306. struct sgl_handle **eh_sgl_hndl_base;
  307. spinlock_t io_sgl_lock;
  308. spinlock_t mgmt_sgl_lock;
  309. spinlock_t async_pdu_lock;
  310. unsigned int age;
  311. struct list_head hba_queue;
  312. #define BE_MAX_SESSION 2048
  313. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  314. (phba->cid_to_cri_map[cid] = cri_index)
  315. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  316. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  317. struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
  318. struct iscsi_endpoint **ep_array;
  319. struct beiscsi_conn **conn_table;
  320. struct Scsi_Host *shost;
  321. struct iscsi_iface *ipv4_iface;
  322. struct iscsi_iface *ipv6_iface;
  323. struct {
  324. /**
  325. * group together since they are used most frequently
  326. * for cid to cri conversion
  327. */
  328. #define BEISCSI_PHYS_PORT_MAX 4
  329. unsigned int phys_port;
  330. /* valid values of phys_port id are 0, 1, 2, 3 */
  331. unsigned int eqid_count;
  332. unsigned int cqid_count;
  333. unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
  334. #define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
  335. (phba->fw_config.iscsi_cid_count[ulp_num])
  336. unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
  337. unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
  338. unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
  339. unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
  340. unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
  341. unsigned short iscsi_features;
  342. uint16_t dual_ulp_aware;
  343. unsigned long ulp_supported;
  344. } fw_config;
  345. unsigned long state;
  346. #define BEISCSI_HBA_ONLINE 0
  347. #define BEISCSI_HBA_LINK_UP 1
  348. #define BEISCSI_HBA_BOOT_FOUND 2
  349. #define BEISCSI_HBA_BOOT_WORK 3
  350. #define BEISCSI_HBA_UER_SUPP 4
  351. #define BEISCSI_HBA_PCI_ERR 5
  352. #define BEISCSI_HBA_FW_TIMEOUT 6
  353. #define BEISCSI_HBA_IN_UE 7
  354. #define BEISCSI_HBA_IN_TPE 8
  355. /* error bits */
  356. #define BEISCSI_HBA_IN_ERR ((1 << BEISCSI_HBA_PCI_ERR) | \
  357. (1 << BEISCSI_HBA_FW_TIMEOUT) | \
  358. (1 << BEISCSI_HBA_IN_UE) | \
  359. (1 << BEISCSI_HBA_IN_TPE))
  360. u8 optic_state;
  361. struct delayed_work eqd_update;
  362. /* update EQ delay timer every 1000ms */
  363. #define BEISCSI_EQD_UPDATE_INTERVAL 1000
  364. struct timer_list hw_check;
  365. /* check for UE every 1000ms */
  366. #define BEISCSI_UE_DETECT_INTERVAL 1000
  367. u32 ue2rp;
  368. struct delayed_work recover_port;
  369. struct work_struct sess_work;
  370. bool mac_addr_set;
  371. u8 mac_address[ETH_ALEN];
  372. u8 port_name;
  373. u8 port_speed;
  374. char fw_ver_str[BEISCSI_VER_STRLEN];
  375. char wq_name[20];
  376. struct workqueue_struct *wq; /* The actuak work queue */
  377. struct be_ctrl_info ctrl;
  378. unsigned int generation;
  379. unsigned int interface_handle;
  380. struct invalidate_command_table inv_tbl[128];
  381. struct be_aic_obj aic_obj[MAX_CPUS];
  382. unsigned int attr_log_enable;
  383. int (*iotask_fn)(struct iscsi_task *,
  384. struct scatterlist *sg,
  385. uint32_t num_sg, uint32_t xferlen,
  386. uint32_t writedir);
  387. struct boot_struct {
  388. int retry;
  389. unsigned int tag;
  390. unsigned int s_handle;
  391. struct be_dma_mem nonemb_cmd;
  392. enum {
  393. BEISCSI_BOOT_REOPEN_SESS = 1,
  394. BEISCSI_BOOT_GET_SHANDLE,
  395. BEISCSI_BOOT_GET_SINFO,
  396. BEISCSI_BOOT_LOGOUT_SESS,
  397. BEISCSI_BOOT_CREATE_KSET,
  398. } action;
  399. struct mgmt_session_info boot_sess;
  400. struct iscsi_boot_kset *boot_kset;
  401. } boot_struct;
  402. struct work_struct boot_work;
  403. };
  404. #define beiscsi_hba_in_error(phba) ((phba)->state & BEISCSI_HBA_IN_ERR)
  405. #define beiscsi_hba_is_online(phba) \
  406. (!beiscsi_hba_in_error((phba)) && \
  407. test_bit(BEISCSI_HBA_ONLINE, &phba->state))
  408. struct beiscsi_session {
  409. struct pci_pool *bhs_pool;
  410. };
  411. /**
  412. * struct beiscsi_conn - iscsi connection structure
  413. */
  414. struct beiscsi_conn {
  415. struct iscsi_conn *conn;
  416. struct beiscsi_hba *phba;
  417. u32 exp_statsn;
  418. u32 doorbell_offset;
  419. u32 beiscsi_conn_cid;
  420. struct beiscsi_endpoint *ep;
  421. unsigned short login_in_progress;
  422. struct wrb_handle *plogin_wrb_handle;
  423. struct sgl_handle *plogin_sgl_handle;
  424. struct beiscsi_session *beiscsi_sess;
  425. struct iscsi_task *task;
  426. };
  427. /* This structure is used by the chip */
  428. struct pdu_data_out {
  429. u32 dw[12];
  430. };
  431. /**
  432. * Pseudo amap definition in which each bit of the actual structure is defined
  433. * as a byte: used to calculate offset/shift/mask of each field
  434. */
  435. struct amap_pdu_data_out {
  436. u8 opcode[6]; /* opcode */
  437. u8 rsvd0[2]; /* should be 0 */
  438. u8 rsvd1[7];
  439. u8 final_bit; /* F bit */
  440. u8 rsvd2[16];
  441. u8 ahs_length[8]; /* no AHS */
  442. u8 data_len_hi[8];
  443. u8 data_len_lo[16]; /* DataSegmentLength */
  444. u8 lun[64];
  445. u8 itt[32]; /* ITT; initiator task tag */
  446. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  447. u8 rsvd3[32];
  448. u8 exp_stat_sn[32];
  449. u8 rsvd4[32];
  450. u8 data_sn[32];
  451. u8 buffer_offset[32];
  452. u8 rsvd5[32];
  453. };
  454. struct be_cmd_bhs {
  455. struct iscsi_scsi_req iscsi_hdr;
  456. unsigned char pad1[16];
  457. struct pdu_data_out iscsi_data_pdu;
  458. unsigned char pad2[BE_SENSE_INFO_SIZE -
  459. sizeof(struct pdu_data_out)];
  460. };
  461. struct beiscsi_io_task {
  462. struct wrb_handle *pwrb_handle;
  463. struct sgl_handle *psgl_handle;
  464. struct beiscsi_conn *conn;
  465. struct scsi_cmnd *scsi_cmnd;
  466. int num_sg;
  467. struct hwi_wrb_context *pwrb_context;
  468. unsigned int cmd_sn;
  469. unsigned int flags;
  470. unsigned short cid;
  471. unsigned short header_len;
  472. itt_t libiscsi_itt;
  473. struct be_cmd_bhs *cmd_bhs;
  474. struct be_bus_address bhs_pa;
  475. unsigned short bhs_len;
  476. dma_addr_t mtask_addr;
  477. uint32_t mtask_data_count;
  478. uint8_t wrb_type;
  479. };
  480. struct be_nonio_bhs {
  481. struct iscsi_hdr iscsi_hdr;
  482. unsigned char pad1[16];
  483. struct pdu_data_out iscsi_data_pdu;
  484. unsigned char pad2[BE_SENSE_INFO_SIZE -
  485. sizeof(struct pdu_data_out)];
  486. };
  487. struct be_status_bhs {
  488. struct iscsi_scsi_req iscsi_hdr;
  489. unsigned char pad1[16];
  490. /**
  491. * The plus 2 below is to hold the sense info length that gets
  492. * DMA'ed by RxULP
  493. */
  494. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  495. };
  496. struct iscsi_sge {
  497. u32 dw[4];
  498. };
  499. /**
  500. * Pseudo amap definition in which each bit of the actual structure is defined
  501. * as a byte: used to calculate offset/shift/mask of each field
  502. */
  503. struct amap_iscsi_sge {
  504. u8 addr_hi[32];
  505. u8 addr_lo[32];
  506. u8 sge_offset[22]; /* DWORD 2 */
  507. u8 rsvd0[9]; /* DWORD 2 */
  508. u8 last_sge; /* DWORD 2 */
  509. u8 len[17]; /* DWORD 3 */
  510. u8 rsvd1[15]; /* DWORD 3 */
  511. };
  512. struct beiscsi_offload_params {
  513. u32 dw[6];
  514. };
  515. #define OFFLD_PARAMS_ERL 0x00000003
  516. #define OFFLD_PARAMS_DDE 0x00000004
  517. #define OFFLD_PARAMS_HDE 0x00000008
  518. #define OFFLD_PARAMS_IR2T 0x00000010
  519. #define OFFLD_PARAMS_IMD 0x00000020
  520. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  521. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  522. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  523. /**
  524. * Pseudo amap definition in which each bit of the actual structure is defined
  525. * as a byte: used to calculate offset/shift/mask of each field
  526. */
  527. struct amap_beiscsi_offload_params {
  528. u8 max_burst_length[32];
  529. u8 max_send_data_segment_length[32];
  530. u8 first_burst_length[32];
  531. u8 erl[2];
  532. u8 dde[1];
  533. u8 hde[1];
  534. u8 ir2t[1];
  535. u8 imd[1];
  536. u8 data_seq_inorder[1];
  537. u8 pdu_seq_inorder[1];
  538. u8 max_r2t[16];
  539. u8 pad[8];
  540. u8 exp_statsn[32];
  541. u8 max_recv_data_segment_length[32];
  542. };
  543. struct hd_async_handle {
  544. struct list_head link;
  545. struct be_bus_address pa;
  546. void *pbuffer;
  547. u32 buffer_len;
  548. u16 index;
  549. u16 cri;
  550. u8 is_header;
  551. u8 is_final;
  552. };
  553. /**
  554. * This has list of async PDUs that are waiting to be processed.
  555. * Buffers live in this list for a brief duration before they get
  556. * processed and posted back to hardware.
  557. * Note that we don't really need one cri_wait_queue per async_entry.
  558. * We need one cri_wait_queue per CRI. Its easier to manage if this
  559. * is tagged along with the async_entry.
  560. */
  561. struct hd_async_entry {
  562. struct cri_wait_queue {
  563. unsigned short hdr_len;
  564. unsigned int bytes_received;
  565. unsigned int bytes_needed;
  566. struct list_head list;
  567. } wq;
  568. /* handles posted to FW resides here */
  569. struct hd_async_handle *header;
  570. struct hd_async_handle *data;
  571. };
  572. struct hd_async_buf_context {
  573. struct be_bus_address pa_base;
  574. void *va_base;
  575. void *ring_base;
  576. struct hd_async_handle *handle_base;
  577. u16 free_entries;
  578. u32 buffer_size;
  579. /**
  580. * Once iSCSI layer finishes processing an async PDU, the
  581. * handles used for the PDU are added to this list.
  582. * They are posted back to FW in groups of 8.
  583. */
  584. struct list_head free_list;
  585. };
  586. /**
  587. * hd_async_context is declared for each ULP supporting iSCSI function.
  588. */
  589. struct hd_async_context {
  590. struct hd_async_buf_context async_header;
  591. struct hd_async_buf_context async_data;
  592. u16 num_entries;
  593. /**
  594. * When unsol PDU is in, it needs to be chained till all the bytes are
  595. * received and then processing is done. hd_async_entry is created
  596. * based on the cid_count for each ULP. When unsol PDU comes in based
  597. * on the conn_id it needs to be added to the correct async_entry wq.
  598. * Below defined cid_to_async_cri_map is used to reterive the
  599. * async_cri_map for a particular connection.
  600. *
  601. * This array is initialized after beiscsi_create_wrb_rings returns.
  602. *
  603. * - this method takes more memory space, fixed to 2K
  604. * - any support for connections greater than this the array size needs
  605. * to be incremented
  606. */
  607. #define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
  608. unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
  609. /**
  610. * This is a variable size array. Don`t add anything after this field!!
  611. */
  612. struct hd_async_entry *async_entry;
  613. };
  614. struct i_t_dpdu_cqe {
  615. u32 dw[4];
  616. } __packed;
  617. /**
  618. * Pseudo amap definition in which each bit of the actual structure is defined
  619. * as a byte: used to calculate offset/shift/mask of each field
  620. */
  621. struct amap_i_t_dpdu_cqe {
  622. u8 db_addr_hi[32];
  623. u8 db_addr_lo[32];
  624. u8 code[6];
  625. u8 cid[10];
  626. u8 dpl[16];
  627. u8 index[16];
  628. u8 num_cons[10];
  629. u8 rsvd0[4];
  630. u8 final;
  631. u8 valid;
  632. } __packed;
  633. struct amap_i_t_dpdu_cqe_v2 {
  634. u8 db_addr_hi[32]; /* DWORD 0 */
  635. u8 db_addr_lo[32]; /* DWORD 1 */
  636. u8 code[6]; /* DWORD 2 */
  637. u8 num_cons; /* DWORD 2*/
  638. u8 rsvd0[8]; /* DWORD 2 */
  639. u8 dpl[17]; /* DWORD 2 */
  640. u8 index[16]; /* DWORD 3 */
  641. u8 cid[13]; /* DWORD 3 */
  642. u8 rsvd1; /* DWORD 3 */
  643. u8 final; /* DWORD 3 */
  644. u8 valid; /* DWORD 3 */
  645. } __packed;
  646. #define CQE_VALID_MASK 0x80000000
  647. #define CQE_CODE_MASK 0x0000003F
  648. #define CQE_CID_MASK 0x0000FFC0
  649. #define EQE_VALID_MASK 0x00000001
  650. #define EQE_MAJORCODE_MASK 0x0000000E
  651. #define EQE_RESID_MASK 0xFFFF0000
  652. struct be_eq_entry {
  653. u32 dw[1];
  654. } __packed;
  655. /**
  656. * Pseudo amap definition in which each bit of the actual structure is defined
  657. * as a byte: used to calculate offset/shift/mask of each field
  658. */
  659. struct amap_eq_entry {
  660. u8 valid; /* DWORD 0 */
  661. u8 major_code[3]; /* DWORD 0 */
  662. u8 minor_code[12]; /* DWORD 0 */
  663. u8 resource_id[16]; /* DWORD 0 */
  664. } __packed;
  665. struct cq_db {
  666. u32 dw[1];
  667. } __packed;
  668. /**
  669. * Pseudo amap definition in which each bit of the actual structure is defined
  670. * as a byte: used to calculate offset/shift/mask of each field
  671. */
  672. struct amap_cq_db {
  673. u8 qid[10];
  674. u8 event[1];
  675. u8 rsvd0[5];
  676. u8 num_popped[13];
  677. u8 rearm[1];
  678. u8 rsvd1[2];
  679. } __packed;
  680. void beiscsi_process_eq(struct beiscsi_hba *phba);
  681. struct iscsi_wrb {
  682. u32 dw[16];
  683. } __packed;
  684. #define WRB_TYPE_MASK 0xF0000000
  685. #define SKH_WRB_TYPE_OFFSET 27
  686. #define BE_WRB_TYPE_OFFSET 28
  687. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  688. (pwrb->dw[0] |= (wrb_type << type_offset))
  689. /**
  690. * Pseudo amap definition in which each bit of the actual structure is defined
  691. * as a byte: used to calculate offset/shift/mask of each field
  692. */
  693. struct amap_iscsi_wrb {
  694. u8 lun[14]; /* DWORD 0 */
  695. u8 lt; /* DWORD 0 */
  696. u8 invld; /* DWORD 0 */
  697. u8 wrb_idx[8]; /* DWORD 0 */
  698. u8 dsp; /* DWORD 0 */
  699. u8 dmsg; /* DWORD 0 */
  700. u8 undr_run; /* DWORD 0 */
  701. u8 over_run; /* DWORD 0 */
  702. u8 type[4]; /* DWORD 0 */
  703. u8 ptr2nextwrb[8]; /* DWORD 1 */
  704. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  705. u8 sgl_icd_idx[12]; /* DWORD 2 */
  706. u8 rsvd0[20]; /* DWORD 2 */
  707. u8 exp_data_sn[32]; /* DWORD 3 */
  708. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  709. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  710. u8 cmdsn_itt[32]; /* DWORD 6 */
  711. u8 dif_ref_tag[32]; /* DWORD 7 */
  712. u8 sge0_addr_hi[32]; /* DWORD 8 */
  713. u8 sge0_addr_lo[32]; /* DWORD 9 */
  714. u8 sge0_offset[22]; /* DWORD 10 */
  715. u8 pbs; /* DWORD 10 */
  716. u8 dif_mode[2]; /* DWORD 10 */
  717. u8 rsvd1[6]; /* DWORD 10 */
  718. u8 sge0_last; /* DWORD 10 */
  719. u8 sge0_len[17]; /* DWORD 11 */
  720. u8 dif_meta_tag[14]; /* DWORD 11 */
  721. u8 sge0_in_ddr; /* DWORD 11 */
  722. u8 sge1_addr_hi[32]; /* DWORD 12 */
  723. u8 sge1_addr_lo[32]; /* DWORD 13 */
  724. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  725. u8 rsvd2[9]; /* DWORD 14 */
  726. u8 sge1_last; /* DWORD 14 */
  727. u8 sge1_len[17]; /* DWORD 15 */
  728. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  729. u8 rsvd3[2]; /* DWORD 15 */
  730. u8 sge1_in_ddr; /* DWORD 15 */
  731. } __packed;
  732. struct amap_iscsi_wrb_v2 {
  733. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  734. u8 rsvd0[2]; /* DWORD 0*/
  735. u8 type[5]; /* DWORD 0 */
  736. u8 ptr2nextwrb[8]; /* DWORD 1 */
  737. u8 wrb_idx[8]; /* DWORD 1 */
  738. u8 lun[16]; /* DWORD 1 */
  739. u8 sgl_idx[16]; /* DWORD 2 */
  740. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  741. u8 exp_data_sn[32]; /* DWORD 3 */
  742. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  743. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  744. u8 cq_id[16]; /* DWORD 6 */
  745. u8 rsvd1[16]; /* DWORD 6 */
  746. u8 cmdsn_itt[32]; /* DWORD 7 */
  747. u8 sge0_addr_hi[32]; /* DWORD 8 */
  748. u8 sge0_addr_lo[32]; /* DWORD 9 */
  749. u8 sge0_offset[24]; /* DWORD 10 */
  750. u8 rsvd2[7]; /* DWORD 10 */
  751. u8 sge0_last; /* DWORD 10 */
  752. u8 sge0_len[17]; /* DWORD 11 */
  753. u8 rsvd3[7]; /* DWORD 11 */
  754. u8 diff_enbl; /* DWORD 11 */
  755. u8 u_run; /* DWORD 11 */
  756. u8 o_run; /* DWORD 11 */
  757. u8 invalid; /* DWORD 11 */
  758. u8 dsp; /* DWORD 11 */
  759. u8 dmsg; /* DWORD 11 */
  760. u8 rsvd4; /* DWORD 11 */
  761. u8 lt; /* DWORD 11 */
  762. u8 sge1_addr_hi[32]; /* DWORD 12 */
  763. u8 sge1_addr_lo[32]; /* DWORD 13 */
  764. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  765. u8 rsvd5[7]; /* DWORD 14 */
  766. u8 sge1_last; /* DWORD 14 */
  767. u8 sge1_len[17]; /* DWORD 15 */
  768. u8 rsvd6[15]; /* DWORD 15 */
  769. } __packed;
  770. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid,
  771. struct hwi_wrb_context **pcontext);
  772. void
  773. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  774. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  775. struct iscsi_task *task);
  776. void hwi_ring_cq_db(struct beiscsi_hba *phba,
  777. unsigned int id, unsigned int num_processed,
  778. unsigned char rearm);
  779. unsigned int beiscsi_process_cq(struct be_eq_obj *pbe_eq, int budget);
  780. void beiscsi_process_mcc_cq(struct beiscsi_hba *phba);
  781. struct pdu_nop_out {
  782. u32 dw[12];
  783. };
  784. /**
  785. * Pseudo amap definition in which each bit of the actual structure is defined
  786. * as a byte: used to calculate offset/shift/mask of each field
  787. */
  788. struct amap_pdu_nop_out {
  789. u8 opcode[6]; /* opcode 0x00 */
  790. u8 i_bit; /* I Bit */
  791. u8 x_bit; /* reserved; should be 0 */
  792. u8 fp_bit_filler1[7];
  793. u8 f_bit; /* always 1 */
  794. u8 reserved1[16];
  795. u8 ahs_length[8]; /* no AHS */
  796. u8 data_len_hi[8];
  797. u8 data_len_lo[16]; /* DataSegmentLength */
  798. u8 lun[64];
  799. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  800. u8 ttt[32]; /* target id for ping or 0xffffffff */
  801. u8 cmd_sn[32];
  802. u8 exp_stat_sn[32];
  803. u8 reserved5[128];
  804. };
  805. #define PDUBASE_OPCODE_MASK 0x0000003F
  806. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  807. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  808. struct pdu_base {
  809. u32 dw[16];
  810. } __packed;
  811. /**
  812. * Pseudo amap definition in which each bit of the actual structure is defined
  813. * as a byte: used to calculate offset/shift/mask of each field
  814. */
  815. struct amap_pdu_base {
  816. u8 opcode[6];
  817. u8 i_bit; /* immediate bit */
  818. u8 x_bit; /* reserved, always 0 */
  819. u8 reserved1[24]; /* opcode-specific fields */
  820. u8 ahs_length[8]; /* length units is 4 byte words */
  821. u8 data_len_hi[8];
  822. u8 data_len_lo[16]; /* DatasegmentLength */
  823. u8 lun[64]; /* lun or opcode-specific fields */
  824. u8 itt[32]; /* initiator task tag */
  825. u8 reserved4[224];
  826. };
  827. struct iscsi_target_context_update_wrb {
  828. u32 dw[16];
  829. } __packed;
  830. /**
  831. * Pseudo amap definition in which each bit of the actual structure is defined
  832. * as a byte: used to calculate offset/shift/mask of each field
  833. */
  834. #define BE_TGT_CTX_UPDT_CMD 0x07
  835. struct amap_iscsi_target_context_update_wrb {
  836. u8 lun[14]; /* DWORD 0 */
  837. u8 lt; /* DWORD 0 */
  838. u8 invld; /* DWORD 0 */
  839. u8 wrb_idx[8]; /* DWORD 0 */
  840. u8 dsp; /* DWORD 0 */
  841. u8 dmsg; /* DWORD 0 */
  842. u8 undr_run; /* DWORD 0 */
  843. u8 over_run; /* DWORD 0 */
  844. u8 type[4]; /* DWORD 0 */
  845. u8 ptr2nextwrb[8]; /* DWORD 1 */
  846. u8 max_burst_length[19]; /* DWORD 1 */
  847. u8 rsvd0[5]; /* DWORD 1 */
  848. u8 rsvd1[15]; /* DWORD 2 */
  849. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  850. u8 first_burst_length[14]; /* DWORD 3 */
  851. u8 rsvd2[2]; /* DWORD 3 */
  852. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  853. u8 rsvd3[5]; /* DWORD 3 */
  854. u8 session_state[3]; /* DWORD 3 */
  855. u8 rsvd4[16]; /* DWORD 4 */
  856. u8 tx_jumbo; /* DWORD 4 */
  857. u8 hde; /* DWORD 4 */
  858. u8 dde; /* DWORD 4 */
  859. u8 erl[2]; /* DWORD 4 */
  860. u8 domain_id[5]; /* DWORD 4 */
  861. u8 mode; /* DWORD 4 */
  862. u8 imd; /* DWORD 4 */
  863. u8 ir2t; /* DWORD 4 */
  864. u8 notpredblq[2]; /* DWORD 4 */
  865. u8 compltonack; /* DWORD 4 */
  866. u8 stat_sn[32]; /* DWORD 5 */
  867. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  868. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  869. u8 pad_addr_hi[32]; /* DWORD 8 */
  870. u8 pad_addr_lo[32]; /* DWORD 9 */
  871. u8 rsvd5[32]; /* DWORD 10 */
  872. u8 rsvd6[32]; /* DWORD 11 */
  873. u8 rsvd7[32]; /* DWORD 12 */
  874. u8 rsvd8[32]; /* DWORD 13 */
  875. u8 rsvd9[32]; /* DWORD 14 */
  876. u8 rsvd10[32]; /* DWORD 15 */
  877. } __packed;
  878. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  879. #define BEISCSI_MAX_CXNS 1
  880. struct amap_iscsi_target_context_update_wrb_v2 {
  881. u8 max_burst_length[24]; /* DWORD 0 */
  882. u8 rsvd0[3]; /* DWORD 0 */
  883. u8 type[5]; /* DWORD 0 */
  884. u8 ptr2nextwrb[8]; /* DWORD 1 */
  885. u8 wrb_idx[8]; /* DWORD 1 */
  886. u8 rsvd1[16]; /* DWORD 1 */
  887. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  888. u8 rsvd2[8]; /* DWORD 2 */
  889. u8 first_burst_length[24]; /* DWORD 3 */
  890. u8 rsvd3[8]; /* DOWRD 3 */
  891. u8 max_r2t[16]; /* DWORD 4 */
  892. u8 rsvd4; /* DWORD 4 */
  893. u8 hde; /* DWORD 4 */
  894. u8 dde; /* DWORD 4 */
  895. u8 erl[2]; /* DWORD 4 */
  896. u8 rsvd5[6]; /* DWORD 4 */
  897. u8 imd; /* DWORD 4 */
  898. u8 ir2t; /* DWORD 4 */
  899. u8 rsvd6[3]; /* DWORD 4 */
  900. u8 stat_sn[32]; /* DWORD 5 */
  901. u8 rsvd7[32]; /* DWORD 6 */
  902. u8 rsvd8[32]; /* DWORD 7 */
  903. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  904. u8 rsvd9[8]; /* DWORD 8 */
  905. u8 rsvd10[32]; /* DWORD 9 */
  906. u8 rsvd11[32]; /* DWORD 10 */
  907. u8 max_cxns[16]; /* DWORD 11 */
  908. u8 rsvd12[11]; /* DWORD 11*/
  909. u8 invld; /* DWORD 11 */
  910. u8 rsvd13;/* DWORD 11*/
  911. u8 dmsg; /* DWORD 11 */
  912. u8 data_seq_inorder; /* DWORD 11 */
  913. u8 pdu_seq_inorder; /* DWORD 11 */
  914. u8 rsvd14[32]; /*DWORD 12 */
  915. u8 rsvd15[32]; /* DWORD 13 */
  916. u8 rsvd16[32]; /* DWORD 14 */
  917. u8 rsvd17[32]; /* DWORD 15 */
  918. } __packed;
  919. struct be_ring {
  920. u32 pages; /* queue size in pages */
  921. u32 id; /* queue id assigned by beklib */
  922. u32 num; /* number of elements in queue */
  923. u32 cidx; /* consumer index */
  924. u32 pidx; /* producer index -- not used by most rings */
  925. u32 item_size; /* size in bytes of one object */
  926. u8 ulp_num; /* ULP to which CID binded */
  927. u16 register_set;
  928. u16 doorbell_format;
  929. u32 doorbell_offset;
  930. void *va; /* The virtual address of the ring. This
  931. * should be last to allow 32 & 64 bit debugger
  932. * extensions to work.
  933. */
  934. };
  935. struct hwi_controller {
  936. struct list_head io_sgl_list;
  937. struct list_head eh_sgl_list;
  938. struct sgl_handle *psgl_handle_base;
  939. unsigned int wrb_mem_index;
  940. struct hwi_wrb_context *wrb_context;
  941. struct mcc_wrb *pmcc_wrb_base;
  942. struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
  943. struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
  944. struct hwi_context_memory *phwi_ctxt;
  945. };
  946. enum hwh_type_enum {
  947. HWH_TYPE_IO = 1,
  948. HWH_TYPE_LOGOUT = 2,
  949. HWH_TYPE_TMF = 3,
  950. HWH_TYPE_NOP = 4,
  951. HWH_TYPE_IO_RD = 5,
  952. HWH_TYPE_LOGIN = 11,
  953. HWH_TYPE_INVALID = 0xFFFFFFFF
  954. };
  955. struct wrb_handle {
  956. enum hwh_type_enum type;
  957. unsigned short wrb_index;
  958. struct iscsi_task *pio_handle;
  959. struct iscsi_wrb *pwrb;
  960. };
  961. struct hwi_context_memory {
  962. /* Adaptive interrupt coalescing (AIC) info */
  963. u16 min_eqd; /* in usecs */
  964. u16 max_eqd; /* in usecs */
  965. u16 cur_eqd; /* in usecs */
  966. struct be_eq_obj be_eq[MAX_CPUS];
  967. struct be_queue_info be_cq[MAX_CPUS - 1];
  968. struct be_queue_info *be_wrbq;
  969. /**
  970. * Create array of ULP number for below entries as DEFQ
  971. * will be created for both ULP if iSCSI Protocol is
  972. * loaded on both ULP.
  973. */
  974. struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
  975. struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
  976. struct hd_async_context *pasync_ctx[BEISCSI_ULP_COUNT];
  977. };
  978. void beiscsi_start_boot_work(struct beiscsi_hba *phba, unsigned int s_handle);
  979. /* Logging related definitions */
  980. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  981. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  982. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  983. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  984. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  985. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  986. #define BEISCSI_LOG_ISCSI 0x0040 /* SCSI/iSCSI Protocol related Logs */
  987. #define __beiscsi_log(phba, level, fmt, arg...) \
  988. shost_printk(level, phba->shost, fmt, __LINE__, ##arg)
  989. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  990. do { \
  991. uint32_t log_value = phba->attr_log_enable; \
  992. if (((mask) & log_value) || (level[1] <= '3')) \
  993. __beiscsi_log(phba, level, fmt, ##arg); \
  994. } while (0);
  995. #endif