tegra-gart.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. /*
  2. * IOMMU API for GART in Tegra20
  3. *
  4. * Copyright (c) 2010-2012, NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. */
  19. #define pr_fmt(fmt) "%s(): " fmt, __func__
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/slab.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/mm.h>
  26. #include <linux/list.h>
  27. #include <linux/device.h>
  28. #include <linux/io.h>
  29. #include <linux/iommu.h>
  30. #include <linux/of.h>
  31. #include <asm/cacheflush.h>
  32. /* bitmap of the page sizes currently supported */
  33. #define GART_IOMMU_PGSIZES (SZ_4K)
  34. #define GART_REG_BASE 0x24
  35. #define GART_CONFIG (0x24 - GART_REG_BASE)
  36. #define GART_ENTRY_ADDR (0x28 - GART_REG_BASE)
  37. #define GART_ENTRY_DATA (0x2c - GART_REG_BASE)
  38. #define GART_ENTRY_PHYS_ADDR_VALID (1 << 31)
  39. #define GART_PAGE_SHIFT 12
  40. #define GART_PAGE_SIZE (1 << GART_PAGE_SHIFT)
  41. #define GART_PAGE_MASK \
  42. (~(GART_PAGE_SIZE - 1) & ~GART_ENTRY_PHYS_ADDR_VALID)
  43. struct gart_client {
  44. struct device *dev;
  45. struct list_head list;
  46. };
  47. struct gart_device {
  48. void __iomem *regs;
  49. u32 *savedata;
  50. u32 page_count; /* total remappable size */
  51. dma_addr_t iovmm_base; /* offset to vmm_area */
  52. spinlock_t pte_lock; /* for pagetable */
  53. struct list_head client;
  54. spinlock_t client_lock; /* for client list */
  55. struct device *dev;
  56. struct iommu_device iommu; /* IOMMU Core handle */
  57. };
  58. struct gart_domain {
  59. struct iommu_domain domain; /* generic domain handle */
  60. struct gart_device *gart; /* link to gart device */
  61. };
  62. static struct gart_device *gart_handle; /* unique for a system */
  63. #define GART_PTE(_pfn) \
  64. (GART_ENTRY_PHYS_ADDR_VALID | ((_pfn) << PAGE_SHIFT))
  65. static struct gart_domain *to_gart_domain(struct iommu_domain *dom)
  66. {
  67. return container_of(dom, struct gart_domain, domain);
  68. }
  69. /*
  70. * Any interaction between any block on PPSB and a block on APB or AHB
  71. * must have these read-back to ensure the APB/AHB bus transaction is
  72. * complete before initiating activity on the PPSB block.
  73. */
  74. #define FLUSH_GART_REGS(gart) ((void)readl((gart)->regs + GART_CONFIG))
  75. #define for_each_gart_pte(gart, iova) \
  76. for (iova = gart->iovmm_base; \
  77. iova < gart->iovmm_base + GART_PAGE_SIZE * gart->page_count; \
  78. iova += GART_PAGE_SIZE)
  79. static inline void gart_set_pte(struct gart_device *gart,
  80. unsigned long offs, u32 pte)
  81. {
  82. writel(offs, gart->regs + GART_ENTRY_ADDR);
  83. writel(pte, gart->regs + GART_ENTRY_DATA);
  84. dev_dbg(gart->dev, "%s %08lx:%08x\n",
  85. pte ? "map" : "unmap", offs, pte & GART_PAGE_MASK);
  86. }
  87. static inline unsigned long gart_read_pte(struct gart_device *gart,
  88. unsigned long offs)
  89. {
  90. unsigned long pte;
  91. writel(offs, gart->regs + GART_ENTRY_ADDR);
  92. pte = readl(gart->regs + GART_ENTRY_DATA);
  93. return pte;
  94. }
  95. static void do_gart_setup(struct gart_device *gart, const u32 *data)
  96. {
  97. unsigned long iova;
  98. for_each_gart_pte(gart, iova)
  99. gart_set_pte(gart, iova, data ? *(data++) : 0);
  100. writel(1, gart->regs + GART_CONFIG);
  101. FLUSH_GART_REGS(gart);
  102. }
  103. #ifdef DEBUG
  104. static void gart_dump_table(struct gart_device *gart)
  105. {
  106. unsigned long iova;
  107. unsigned long flags;
  108. spin_lock_irqsave(&gart->pte_lock, flags);
  109. for_each_gart_pte(gart, iova) {
  110. unsigned long pte;
  111. pte = gart_read_pte(gart, iova);
  112. dev_dbg(gart->dev, "%s %08lx:%08lx\n",
  113. (GART_ENTRY_PHYS_ADDR_VALID & pte) ? "v" : " ",
  114. iova, pte & GART_PAGE_MASK);
  115. }
  116. spin_unlock_irqrestore(&gart->pte_lock, flags);
  117. }
  118. #else
  119. static inline void gart_dump_table(struct gart_device *gart)
  120. {
  121. }
  122. #endif
  123. static inline bool gart_iova_range_valid(struct gart_device *gart,
  124. unsigned long iova, size_t bytes)
  125. {
  126. unsigned long iova_start, iova_end, gart_start, gart_end;
  127. iova_start = iova;
  128. iova_end = iova_start + bytes - 1;
  129. gart_start = gart->iovmm_base;
  130. gart_end = gart_start + gart->page_count * GART_PAGE_SIZE - 1;
  131. if (iova_start < gart_start)
  132. return false;
  133. if (iova_end > gart_end)
  134. return false;
  135. return true;
  136. }
  137. static int gart_iommu_attach_dev(struct iommu_domain *domain,
  138. struct device *dev)
  139. {
  140. struct gart_domain *gart_domain = to_gart_domain(domain);
  141. struct gart_device *gart = gart_domain->gart;
  142. struct gart_client *client, *c;
  143. int err = 0;
  144. client = devm_kzalloc(gart->dev, sizeof(*c), GFP_KERNEL);
  145. if (!client)
  146. return -ENOMEM;
  147. client->dev = dev;
  148. spin_lock(&gart->client_lock);
  149. list_for_each_entry(c, &gart->client, list) {
  150. if (c->dev == dev) {
  151. dev_err(gart->dev,
  152. "%s is already attached\n", dev_name(dev));
  153. err = -EINVAL;
  154. goto fail;
  155. }
  156. }
  157. list_add(&client->list, &gart->client);
  158. spin_unlock(&gart->client_lock);
  159. dev_dbg(gart->dev, "Attached %s\n", dev_name(dev));
  160. return 0;
  161. fail:
  162. devm_kfree(gart->dev, client);
  163. spin_unlock(&gart->client_lock);
  164. return err;
  165. }
  166. static void gart_iommu_detach_dev(struct iommu_domain *domain,
  167. struct device *dev)
  168. {
  169. struct gart_domain *gart_domain = to_gart_domain(domain);
  170. struct gart_device *gart = gart_domain->gart;
  171. struct gart_client *c;
  172. spin_lock(&gart->client_lock);
  173. list_for_each_entry(c, &gart->client, list) {
  174. if (c->dev == dev) {
  175. list_del(&c->list);
  176. devm_kfree(gart->dev, c);
  177. dev_dbg(gart->dev, "Detached %s\n", dev_name(dev));
  178. goto out;
  179. }
  180. }
  181. dev_err(gart->dev, "Couldn't find\n");
  182. out:
  183. spin_unlock(&gart->client_lock);
  184. }
  185. static struct iommu_domain *gart_iommu_domain_alloc(unsigned type)
  186. {
  187. struct gart_domain *gart_domain;
  188. struct gart_device *gart;
  189. if (type != IOMMU_DOMAIN_UNMANAGED)
  190. return NULL;
  191. gart = gart_handle;
  192. if (!gart)
  193. return NULL;
  194. gart_domain = kzalloc(sizeof(*gart_domain), GFP_KERNEL);
  195. if (!gart_domain)
  196. return NULL;
  197. gart_domain->gart = gart;
  198. gart_domain->domain.geometry.aperture_start = gart->iovmm_base;
  199. gart_domain->domain.geometry.aperture_end = gart->iovmm_base +
  200. gart->page_count * GART_PAGE_SIZE - 1;
  201. gart_domain->domain.geometry.force_aperture = true;
  202. return &gart_domain->domain;
  203. }
  204. static void gart_iommu_domain_free(struct iommu_domain *domain)
  205. {
  206. struct gart_domain *gart_domain = to_gart_domain(domain);
  207. struct gart_device *gart = gart_domain->gart;
  208. if (gart) {
  209. spin_lock(&gart->client_lock);
  210. if (!list_empty(&gart->client)) {
  211. struct gart_client *c;
  212. list_for_each_entry(c, &gart->client, list)
  213. gart_iommu_detach_dev(domain, c->dev);
  214. }
  215. spin_unlock(&gart->client_lock);
  216. }
  217. kfree(gart_domain);
  218. }
  219. static int gart_iommu_map(struct iommu_domain *domain, unsigned long iova,
  220. phys_addr_t pa, size_t bytes, int prot)
  221. {
  222. struct gart_domain *gart_domain = to_gart_domain(domain);
  223. struct gart_device *gart = gart_domain->gart;
  224. unsigned long flags;
  225. unsigned long pfn;
  226. if (!gart_iova_range_valid(gart, iova, bytes))
  227. return -EINVAL;
  228. spin_lock_irqsave(&gart->pte_lock, flags);
  229. pfn = __phys_to_pfn(pa);
  230. if (!pfn_valid(pfn)) {
  231. dev_err(gart->dev, "Invalid page: %pa\n", &pa);
  232. spin_unlock_irqrestore(&gart->pte_lock, flags);
  233. return -EINVAL;
  234. }
  235. gart_set_pte(gart, iova, GART_PTE(pfn));
  236. FLUSH_GART_REGS(gart);
  237. spin_unlock_irqrestore(&gart->pte_lock, flags);
  238. return 0;
  239. }
  240. static size_t gart_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
  241. size_t bytes)
  242. {
  243. struct gart_domain *gart_domain = to_gart_domain(domain);
  244. struct gart_device *gart = gart_domain->gart;
  245. unsigned long flags;
  246. if (!gart_iova_range_valid(gart, iova, bytes))
  247. return 0;
  248. spin_lock_irqsave(&gart->pte_lock, flags);
  249. gart_set_pte(gart, iova, 0);
  250. FLUSH_GART_REGS(gart);
  251. spin_unlock_irqrestore(&gart->pte_lock, flags);
  252. return 0;
  253. }
  254. static phys_addr_t gart_iommu_iova_to_phys(struct iommu_domain *domain,
  255. dma_addr_t iova)
  256. {
  257. struct gart_domain *gart_domain = to_gart_domain(domain);
  258. struct gart_device *gart = gart_domain->gart;
  259. unsigned long pte;
  260. phys_addr_t pa;
  261. unsigned long flags;
  262. if (!gart_iova_range_valid(gart, iova, 0))
  263. return -EINVAL;
  264. spin_lock_irqsave(&gart->pte_lock, flags);
  265. pte = gart_read_pte(gart, iova);
  266. spin_unlock_irqrestore(&gart->pte_lock, flags);
  267. pa = (pte & GART_PAGE_MASK);
  268. if (!pfn_valid(__phys_to_pfn(pa))) {
  269. dev_err(gart->dev, "No entry for %08llx:%pa\n",
  270. (unsigned long long)iova, &pa);
  271. gart_dump_table(gart);
  272. return -EINVAL;
  273. }
  274. return pa;
  275. }
  276. static bool gart_iommu_capable(enum iommu_cap cap)
  277. {
  278. return false;
  279. }
  280. static int gart_iommu_add_device(struct device *dev)
  281. {
  282. struct iommu_group *group = iommu_group_get_for_dev(dev);
  283. if (IS_ERR(group))
  284. return PTR_ERR(group);
  285. iommu_group_put(group);
  286. iommu_device_link(&gart_handle->iommu, dev);
  287. return 0;
  288. }
  289. static void gart_iommu_remove_device(struct device *dev)
  290. {
  291. iommu_group_remove_device(dev);
  292. iommu_device_unlink(&gart_handle->iommu, dev);
  293. }
  294. static const struct iommu_ops gart_iommu_ops = {
  295. .capable = gart_iommu_capable,
  296. .domain_alloc = gart_iommu_domain_alloc,
  297. .domain_free = gart_iommu_domain_free,
  298. .attach_dev = gart_iommu_attach_dev,
  299. .detach_dev = gart_iommu_detach_dev,
  300. .add_device = gart_iommu_add_device,
  301. .remove_device = gart_iommu_remove_device,
  302. .device_group = generic_device_group,
  303. .map = gart_iommu_map,
  304. .map_sg = default_iommu_map_sg,
  305. .unmap = gart_iommu_unmap,
  306. .iova_to_phys = gart_iommu_iova_to_phys,
  307. .pgsize_bitmap = GART_IOMMU_PGSIZES,
  308. };
  309. static int tegra_gart_suspend(struct device *dev)
  310. {
  311. struct gart_device *gart = dev_get_drvdata(dev);
  312. unsigned long iova;
  313. u32 *data = gart->savedata;
  314. unsigned long flags;
  315. spin_lock_irqsave(&gart->pte_lock, flags);
  316. for_each_gart_pte(gart, iova)
  317. *(data++) = gart_read_pte(gart, iova);
  318. spin_unlock_irqrestore(&gart->pte_lock, flags);
  319. return 0;
  320. }
  321. static int tegra_gart_resume(struct device *dev)
  322. {
  323. struct gart_device *gart = dev_get_drvdata(dev);
  324. unsigned long flags;
  325. spin_lock_irqsave(&gart->pte_lock, flags);
  326. do_gart_setup(gart, gart->savedata);
  327. spin_unlock_irqrestore(&gart->pte_lock, flags);
  328. return 0;
  329. }
  330. static int tegra_gart_probe(struct platform_device *pdev)
  331. {
  332. struct gart_device *gart;
  333. struct resource *res, *res_remap;
  334. void __iomem *gart_regs;
  335. struct device *dev = &pdev->dev;
  336. int ret;
  337. if (gart_handle)
  338. return -EIO;
  339. BUILD_BUG_ON(PAGE_SHIFT != GART_PAGE_SHIFT);
  340. /* the GART memory aperture is required */
  341. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  342. res_remap = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  343. if (!res || !res_remap) {
  344. dev_err(dev, "GART memory aperture expected\n");
  345. return -ENXIO;
  346. }
  347. gart = devm_kzalloc(dev, sizeof(*gart), GFP_KERNEL);
  348. if (!gart) {
  349. dev_err(dev, "failed to allocate gart_device\n");
  350. return -ENOMEM;
  351. }
  352. gart_regs = devm_ioremap(dev, res->start, resource_size(res));
  353. if (!gart_regs) {
  354. dev_err(dev, "failed to remap GART registers\n");
  355. return -ENXIO;
  356. }
  357. ret = iommu_device_sysfs_add(&gart->iommu, &pdev->dev, NULL,
  358. dev_name(&pdev->dev));
  359. if (ret) {
  360. dev_err(dev, "Failed to register IOMMU in sysfs\n");
  361. return ret;
  362. }
  363. iommu_device_set_ops(&gart->iommu, &gart_iommu_ops);
  364. ret = iommu_device_register(&gart->iommu);
  365. if (ret) {
  366. dev_err(dev, "Failed to register IOMMU\n");
  367. iommu_device_sysfs_remove(&gart->iommu);
  368. return ret;
  369. }
  370. gart->dev = &pdev->dev;
  371. spin_lock_init(&gart->pte_lock);
  372. spin_lock_init(&gart->client_lock);
  373. INIT_LIST_HEAD(&gart->client);
  374. gart->regs = gart_regs;
  375. gart->iovmm_base = (dma_addr_t)res_remap->start;
  376. gart->page_count = (resource_size(res_remap) >> GART_PAGE_SHIFT);
  377. gart->savedata = vmalloc(sizeof(u32) * gart->page_count);
  378. if (!gart->savedata) {
  379. dev_err(dev, "failed to allocate context save area\n");
  380. return -ENOMEM;
  381. }
  382. platform_set_drvdata(pdev, gart);
  383. do_gart_setup(gart, NULL);
  384. gart_handle = gart;
  385. return 0;
  386. }
  387. static int tegra_gart_remove(struct platform_device *pdev)
  388. {
  389. struct gart_device *gart = platform_get_drvdata(pdev);
  390. iommu_device_unregister(&gart->iommu);
  391. iommu_device_sysfs_remove(&gart->iommu);
  392. writel(0, gart->regs + GART_CONFIG);
  393. if (gart->savedata)
  394. vfree(gart->savedata);
  395. gart_handle = NULL;
  396. return 0;
  397. }
  398. static const struct dev_pm_ops tegra_gart_pm_ops = {
  399. .suspend = tegra_gart_suspend,
  400. .resume = tegra_gart_resume,
  401. };
  402. static const struct of_device_id tegra_gart_of_match[] = {
  403. { .compatible = "nvidia,tegra20-gart", },
  404. { },
  405. };
  406. MODULE_DEVICE_TABLE(of, tegra_gart_of_match);
  407. static struct platform_driver tegra_gart_driver = {
  408. .probe = tegra_gart_probe,
  409. .remove = tegra_gart_remove,
  410. .driver = {
  411. .name = "tegra-gart",
  412. .pm = &tegra_gart_pm_ops,
  413. .of_match_table = tegra_gart_of_match,
  414. },
  415. };
  416. static int tegra_gart_init(void)
  417. {
  418. return platform_driver_register(&tegra_gart_driver);
  419. }
  420. static void __exit tegra_gart_exit(void)
  421. {
  422. platform_driver_unregister(&tegra_gart_driver);
  423. }
  424. subsys_initcall(tegra_gart_init);
  425. module_exit(tegra_gart_exit);
  426. MODULE_DESCRIPTION("IOMMU API for GART in Tegra20");
  427. MODULE_AUTHOR("Hiroshi DOYU <hdoyu@nvidia.com>");
  428. MODULE_ALIAS("platform:tegra-gart");
  429. MODULE_LICENSE("GPL v2");